e28dcc0e344981176e6bb7fbb5a7ed65059da139
[dpdk.git] / drivers / net / mvpp2 / mrvl_ethdev.c
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright(c) 2017 Marvell International Ltd.
3  * Copyright(c) 2017 Semihalf.
4  * All rights reserved.
5  */
6
7 #include <rte_string_fns.h>
8 #include <ethdev_driver.h>
9 #include <rte_kvargs.h>
10 #include <rte_log.h>
11 #include <rte_malloc.h>
12 #include <rte_bus_vdev.h>
13
14 #include <fcntl.h>
15 #include <linux/ethtool.h>
16 #include <linux/sockios.h>
17 #include <net/if.h>
18 #include <net/if_arp.h>
19 #include <sys/ioctl.h>
20 #include <sys/socket.h>
21 #include <sys/stat.h>
22 #include <sys/types.h>
23
24 #include <rte_mvep_common.h>
25 #include "mrvl_ethdev.h"
26 #include "mrvl_qos.h"
27 #include "mrvl_flow.h"
28 #include "mrvl_mtr.h"
29 #include "mrvl_tm.h"
30
31 /* bitmask with reserved hifs */
32 #define MRVL_MUSDK_HIFS_RESERVED 0x0F
33 /* bitmask with reserved bpools */
34 #define MRVL_MUSDK_BPOOLS_RESERVED 0x07
35 /* bitmask with reserved kernel RSS tables */
36 #define MRVL_MUSDK_RSS_RESERVED 0x0F
37 /* maximum number of available hifs */
38 #define MRVL_MUSDK_HIFS_MAX 9
39
40 /* prefetch shift */
41 #define MRVL_MUSDK_PREFETCH_SHIFT 2
42
43 /* TCAM has 25 entries reserved for uc/mc filter entries */
44 #define MRVL_MAC_ADDRS_MAX 25
45 #define MRVL_MATCH_LEN 16
46 #define MRVL_PKT_EFFEC_OFFS (MRVL_PKT_OFFS + MV_MH_SIZE)
47 /* Maximum allowable packet size */
48 #define MRVL_PKT_SIZE_MAX (10240 - MV_MH_SIZE)
49
50 #define MRVL_IFACE_NAME_ARG "iface"
51 #define MRVL_CFG_ARG "cfg"
52
53 #define MRVL_BURST_SIZE 64
54
55 #define MRVL_ARP_LENGTH 28
56
57 #define MRVL_COOKIE_ADDR_INVALID ~0ULL
58 #define MRVL_COOKIE_HIGH_ADDR_MASK 0xffffff0000000000
59
60 /** Port Rx offload capabilities */
61 #define MRVL_RX_OFFLOADS (DEV_RX_OFFLOAD_VLAN_FILTER | \
62                           DEV_RX_OFFLOAD_JUMBO_FRAME | \
63                           DEV_RX_OFFLOAD_CHECKSUM)
64
65 /** Port Tx offloads capabilities */
66 #define MRVL_TX_OFFLOADS (DEV_TX_OFFLOAD_IPV4_CKSUM | \
67                           DEV_TX_OFFLOAD_UDP_CKSUM | \
68                           DEV_TX_OFFLOAD_TCP_CKSUM | \
69                           DEV_TX_OFFLOAD_MULTI_SEGS)
70
71 static const char * const valid_args[] = {
72         MRVL_IFACE_NAME_ARG,
73         MRVL_CFG_ARG,
74         NULL
75 };
76
77 static int used_hifs = MRVL_MUSDK_HIFS_RESERVED;
78 static struct pp2_hif *hifs[RTE_MAX_LCORE];
79 static int used_bpools[PP2_NUM_PKT_PROC] = {
80         [0 ... PP2_NUM_PKT_PROC - 1] = MRVL_MUSDK_BPOOLS_RESERVED
81 };
82
83 static struct pp2_bpool *mrvl_port_to_bpool_lookup[RTE_MAX_ETHPORTS];
84 static int mrvl_port_bpool_size[PP2_NUM_PKT_PROC][PP2_BPOOL_NUM_POOLS][RTE_MAX_LCORE];
85 static uint64_t cookie_addr_high = MRVL_COOKIE_ADDR_INVALID;
86
87 struct mrvl_ifnames {
88         const char *names[PP2_NUM_ETH_PPIO * PP2_NUM_PKT_PROC];
89         int idx;
90 };
91
92 /*
93  * To use buffer harvesting based on loopback port shadow queue structure
94  * was introduced for buffers information bookkeeping.
95  *
96  * Before sending the packet, related buffer information (pp2_buff_inf) is
97  * stored in shadow queue. After packet is transmitted no longer used
98  * packet buffer is released back to it's original hardware pool,
99  * on condition it originated from interface.
100  * In case it  was generated by application itself i.e: mbuf->port field is
101  * 0xff then its released to software mempool.
102  */
103 struct mrvl_shadow_txq {
104         int head;           /* write index - used when sending buffers */
105         int tail;           /* read index - used when releasing buffers */
106         u16 size;           /* queue occupied size */
107         u16 num_to_release; /* number of descriptors sent, that can be
108                              * released
109                              */
110         struct buff_release_entry ent[MRVL_PP2_TX_SHADOWQ_SIZE]; /* q entries */
111 };
112
113 struct mrvl_rxq {
114         struct mrvl_priv *priv;
115         struct rte_mempool *mp;
116         int queue_id;
117         int port_id;
118         int cksum_enabled;
119         uint64_t bytes_recv;
120         uint64_t drop_mac;
121 };
122
123 struct mrvl_txq {
124         struct mrvl_priv *priv;
125         int queue_id;
126         int port_id;
127         uint64_t bytes_sent;
128         struct mrvl_shadow_txq shadow_txqs[RTE_MAX_LCORE];
129         int tx_deferred_start;
130 };
131
132 static int mrvl_lcore_first;
133 static int mrvl_lcore_last;
134 static int mrvl_dev_num;
135
136 static int mrvl_fill_bpool(struct mrvl_rxq *rxq, int num);
137 static inline void mrvl_free_sent_buffers(struct pp2_ppio *ppio,
138                         struct pp2_hif *hif, unsigned int core_id,
139                         struct mrvl_shadow_txq *sq, int qid, int force);
140
141 static uint16_t mrvl_tx_pkt_burst(void *txq, struct rte_mbuf **tx_pkts,
142                                   uint16_t nb_pkts);
143 static uint16_t mrvl_tx_sg_pkt_burst(void *txq, struct rte_mbuf **tx_pkts,
144                                      uint16_t nb_pkts);
145 static int rte_pmd_mrvl_remove(struct rte_vdev_device *vdev);
146 static void mrvl_deinit_pp2(void);
147 static void mrvl_deinit_hifs(void);
148
149
150 #define MRVL_XSTATS_TBL_ENTRY(name) { \
151         #name, offsetof(struct pp2_ppio_statistics, name),      \
152         sizeof(((struct pp2_ppio_statistics *)0)->name)         \
153 }
154
155 /* Table with xstats data */
156 static struct {
157         const char *name;
158         unsigned int offset;
159         unsigned int size;
160 } mrvl_xstats_tbl[] = {
161         MRVL_XSTATS_TBL_ENTRY(rx_bytes),
162         MRVL_XSTATS_TBL_ENTRY(rx_packets),
163         MRVL_XSTATS_TBL_ENTRY(rx_unicast_packets),
164         MRVL_XSTATS_TBL_ENTRY(rx_errors),
165         MRVL_XSTATS_TBL_ENTRY(rx_fullq_dropped),
166         MRVL_XSTATS_TBL_ENTRY(rx_bm_dropped),
167         MRVL_XSTATS_TBL_ENTRY(rx_early_dropped),
168         MRVL_XSTATS_TBL_ENTRY(rx_fifo_dropped),
169         MRVL_XSTATS_TBL_ENTRY(rx_cls_dropped),
170         MRVL_XSTATS_TBL_ENTRY(tx_bytes),
171         MRVL_XSTATS_TBL_ENTRY(tx_packets),
172         MRVL_XSTATS_TBL_ENTRY(tx_unicast_packets),
173         MRVL_XSTATS_TBL_ENTRY(tx_errors)
174 };
175
176 static inline void
177 mrvl_fill_shadowq(struct mrvl_shadow_txq *sq, struct rte_mbuf *buf)
178 {
179         sq->ent[sq->head].buff.cookie = (uint64_t)buf;
180         sq->ent[sq->head].buff.addr = buf ?
181                 rte_mbuf_data_iova_default(buf) : 0;
182
183         sq->ent[sq->head].bpool =
184                 (unlikely(!buf || buf->port >= RTE_MAX_ETHPORTS ||
185                  buf->refcnt > 1)) ? NULL :
186                  mrvl_port_to_bpool_lookup[buf->port];
187
188         sq->head = (sq->head + 1) & MRVL_PP2_TX_SHADOWQ_MASK;
189         sq->size++;
190 }
191
192 static inline void
193 mrvl_fill_desc(struct pp2_ppio_desc *desc, struct rte_mbuf *buf)
194 {
195         pp2_ppio_outq_desc_reset(desc);
196         pp2_ppio_outq_desc_set_phys_addr(desc, rte_pktmbuf_iova(buf));
197         pp2_ppio_outq_desc_set_pkt_offset(desc, 0);
198         pp2_ppio_outq_desc_set_pkt_len(desc, rte_pktmbuf_data_len(buf));
199 }
200
201 static inline int
202 mrvl_get_bpool_size(int pp2_id, int pool_id)
203 {
204         int i;
205         int size = 0;
206
207         for (i = mrvl_lcore_first; i <= mrvl_lcore_last; i++)
208                 size += mrvl_port_bpool_size[pp2_id][pool_id][i];
209
210         return size;
211 }
212
213 static inline int
214 mrvl_reserve_bit(int *bitmap, int max)
215 {
216         int n = sizeof(*bitmap) * 8 - __builtin_clz(*bitmap);
217
218         if (n >= max)
219                 return -1;
220
221         *bitmap |= 1 << n;
222
223         return n;
224 }
225
226 static int
227 mrvl_init_hif(int core_id)
228 {
229         struct pp2_hif_params params;
230         char match[MRVL_MATCH_LEN];
231         int ret;
232
233         ret = mrvl_reserve_bit(&used_hifs, MRVL_MUSDK_HIFS_MAX);
234         if (ret < 0) {
235                 MRVL_LOG(ERR, "Failed to allocate hif %d", core_id);
236                 return ret;
237         }
238
239         snprintf(match, sizeof(match), "hif-%d", ret);
240         memset(&params, 0, sizeof(params));
241         params.match = match;
242         params.out_size = MRVL_PP2_AGGR_TXQD_MAX;
243         ret = pp2_hif_init(&params, &hifs[core_id]);
244         if (ret) {
245                 MRVL_LOG(ERR, "Failed to initialize hif %d", core_id);
246                 return ret;
247         }
248
249         return 0;
250 }
251
252 static inline struct pp2_hif*
253 mrvl_get_hif(struct mrvl_priv *priv, int core_id)
254 {
255         int ret;
256
257         if (likely(hifs[core_id] != NULL))
258                 return hifs[core_id];
259
260         rte_spinlock_lock(&priv->lock);
261
262         ret = mrvl_init_hif(core_id);
263         if (ret < 0) {
264                 MRVL_LOG(ERR, "Failed to allocate hif %d", core_id);
265                 goto out;
266         }
267
268         if (core_id < mrvl_lcore_first)
269                 mrvl_lcore_first = core_id;
270
271         if (core_id > mrvl_lcore_last)
272                 mrvl_lcore_last = core_id;
273 out:
274         rte_spinlock_unlock(&priv->lock);
275
276         return hifs[core_id];
277 }
278
279 /**
280  * Set tx burst function according to offload flag
281  *
282  * @param dev
283  *   Pointer to Ethernet device structure.
284  */
285 static void
286 mrvl_set_tx_function(struct rte_eth_dev *dev)
287 {
288         struct mrvl_priv *priv = dev->data->dev_private;
289
290         /* Use a simple Tx queue (no offloads, no multi segs) if possible */
291         if (priv->multiseg) {
292                 RTE_LOG(INFO, PMD, "Using multi-segment tx callback\n");
293                 dev->tx_pkt_burst = mrvl_tx_sg_pkt_burst;
294         } else {
295                 RTE_LOG(INFO, PMD, "Using single-segment tx callback\n");
296                 dev->tx_pkt_burst = mrvl_tx_pkt_burst;
297         }
298 }
299
300 /**
301  * Configure rss based on dpdk rss configuration.
302  *
303  * @param priv
304  *   Pointer to private structure.
305  * @param rss_conf
306  *   Pointer to RSS configuration.
307  *
308  * @return
309  *   0 on success, negative error value otherwise.
310  */
311 static int
312 mrvl_configure_rss(struct mrvl_priv *priv, struct rte_eth_rss_conf *rss_conf)
313 {
314         if (rss_conf->rss_key)
315                 MRVL_LOG(WARNING, "Changing hash key is not supported");
316
317         if (rss_conf->rss_hf == 0) {
318                 priv->ppio_params.inqs_params.hash_type = PP2_PPIO_HASH_T_NONE;
319         } else if (rss_conf->rss_hf & ETH_RSS_IPV4) {
320                 priv->ppio_params.inqs_params.hash_type =
321                         PP2_PPIO_HASH_T_2_TUPLE;
322         } else if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV4_TCP) {
323                 priv->ppio_params.inqs_params.hash_type =
324                         PP2_PPIO_HASH_T_5_TUPLE;
325                 priv->rss_hf_tcp = 1;
326         } else if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV4_UDP) {
327                 priv->ppio_params.inqs_params.hash_type =
328                         PP2_PPIO_HASH_T_5_TUPLE;
329                 priv->rss_hf_tcp = 0;
330         } else {
331                 return -EINVAL;
332         }
333
334         return 0;
335 }
336
337 /**
338  * Ethernet device configuration.
339  *
340  * Prepare the driver for a given number of TX and RX queues and
341  * configure RSS.
342  *
343  * @param dev
344  *   Pointer to Ethernet device structure.
345  *
346  * @return
347  *   0 on success, negative error value otherwise.
348  */
349 static int
350 mrvl_dev_configure(struct rte_eth_dev *dev)
351 {
352         struct mrvl_priv *priv = dev->data->dev_private;
353         int ret;
354
355         if (priv->ppio) {
356                 MRVL_LOG(INFO, "Device reconfiguration is not supported");
357                 return -EINVAL;
358         }
359
360         if (dev->data->dev_conf.rxmode.mq_mode != ETH_MQ_RX_NONE &&
361             dev->data->dev_conf.rxmode.mq_mode != ETH_MQ_RX_RSS) {
362                 MRVL_LOG(INFO, "Unsupported rx multi queue mode %d",
363                         dev->data->dev_conf.rxmode.mq_mode);
364                 return -EINVAL;
365         }
366
367         if (dev->data->dev_conf.rxmode.split_hdr_size) {
368                 MRVL_LOG(INFO, "Split headers not supported");
369                 return -EINVAL;
370         }
371
372         if (dev->data->dev_conf.rxmode.offloads & DEV_RX_OFFLOAD_JUMBO_FRAME)
373                 dev->data->mtu = dev->data->dev_conf.rxmode.max_rx_pkt_len -
374                                  MRVL_PP2_ETH_HDRS_LEN;
375
376         if (dev->data->dev_conf.txmode.offloads & DEV_TX_OFFLOAD_MULTI_SEGS)
377                 priv->multiseg = 1;
378
379         ret = mrvl_configure_rxqs(priv, dev->data->port_id,
380                                   dev->data->nb_rx_queues);
381         if (ret < 0)
382                 return ret;
383
384         ret = mrvl_configure_txqs(priv, dev->data->port_id,
385                                   dev->data->nb_tx_queues);
386         if (ret < 0)
387                 return ret;
388
389         priv->ppio_params.outqs_params.num_outqs = dev->data->nb_tx_queues;
390         priv->ppio_params.maintain_stats = 1;
391         priv->nb_rx_queues = dev->data->nb_rx_queues;
392
393         ret = mrvl_tm_init(dev);
394         if (ret < 0)
395                 return ret;
396
397         if (dev->data->nb_rx_queues == 1 &&
398             dev->data->dev_conf.rxmode.mq_mode == ETH_MQ_RX_RSS) {
399                 MRVL_LOG(WARNING, "Disabling hash for 1 rx queue");
400                 priv->ppio_params.inqs_params.hash_type = PP2_PPIO_HASH_T_NONE;
401
402                 return 0;
403         }
404
405         return mrvl_configure_rss(priv,
406                                   &dev->data->dev_conf.rx_adv_conf.rss_conf);
407 }
408
409 /**
410  * DPDK callback to change the MTU.
411  *
412  * Setting the MTU affects hardware MRU (packets larger than the MRU
413  * will be dropped).
414  *
415  * @param dev
416  *   Pointer to Ethernet device structure.
417  * @param mtu
418  *   New MTU.
419  *
420  * @return
421  *   0 on success, negative error value otherwise.
422  */
423 static int
424 mrvl_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
425 {
426         struct mrvl_priv *priv = dev->data->dev_private;
427         uint16_t mru;
428         uint16_t mbuf_data_size = 0; /* SW buffer size */
429         int ret;
430
431         mru = MRVL_PP2_MTU_TO_MRU(mtu);
432         /*
433          * min_rx_buf_size is equal to mbuf data size
434          * if pmd didn't set it differently
435          */
436         mbuf_data_size = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM;
437         /* Prevent PMD from:
438          * - setting mru greater than the mbuf size resulting in
439          * hw and sw buffer size mismatch
440          * - setting mtu that requires the support of scattered packets
441          * when this feature has not been enabled/supported so far
442          * (TODO check scattered_rx flag here once scattered RX is supported).
443          */
444         if (mru - RTE_ETHER_CRC_LEN + MRVL_PKT_OFFS > mbuf_data_size) {
445                 mru = mbuf_data_size + RTE_ETHER_CRC_LEN - MRVL_PKT_OFFS;
446                 mtu = MRVL_PP2_MRU_TO_MTU(mru);
447                 MRVL_LOG(WARNING, "MTU too big, max MTU possible limitted "
448                         "by current mbuf size: %u. Set MTU to %u, MRU to %u",
449                         mbuf_data_size, mtu, mru);
450         }
451
452         if (mtu < RTE_ETHER_MIN_MTU || mru > MRVL_PKT_SIZE_MAX) {
453                 MRVL_LOG(ERR, "Invalid MTU [%u] or MRU [%u]", mtu, mru);
454                 return -EINVAL;
455         }
456
457         dev->data->mtu = mtu;
458         dev->data->dev_conf.rxmode.max_rx_pkt_len = mru - MV_MH_SIZE;
459
460         if (!priv->ppio)
461                 return 0;
462
463         ret = pp2_ppio_set_mru(priv->ppio, mru);
464         if (ret) {
465                 MRVL_LOG(ERR, "Failed to change MRU");
466                 return ret;
467         }
468
469         ret = pp2_ppio_set_mtu(priv->ppio, mtu);
470         if (ret) {
471                 MRVL_LOG(ERR, "Failed to change MTU");
472                 return ret;
473         }
474
475         return 0;
476 }
477
478 /**
479  * DPDK callback to bring the link up.
480  *
481  * @param dev
482  *   Pointer to Ethernet device structure.
483  *
484  * @return
485  *   0 on success, negative error value otherwise.
486  */
487 static int
488 mrvl_dev_set_link_up(struct rte_eth_dev *dev)
489 {
490         struct mrvl_priv *priv = dev->data->dev_private;
491         int ret;
492
493         if (!priv->ppio)
494                 return -EPERM;
495
496         ret = pp2_ppio_enable(priv->ppio);
497         if (ret)
498                 return ret;
499
500         /*
501          * mtu/mru can be updated if pp2_ppio_enable() was called at least once
502          * as pp2_ppio_enable() changes port->t_mode from default 0 to
503          * PP2_TRAFFIC_INGRESS_EGRESS.
504          *
505          * Set mtu to default DPDK value here.
506          */
507         ret = mrvl_mtu_set(dev, dev->data->mtu);
508         if (ret)
509                 pp2_ppio_disable(priv->ppio);
510
511         return ret;
512 }
513
514 /**
515  * DPDK callback to bring the link down.
516  *
517  * @param dev
518  *   Pointer to Ethernet device structure.
519  *
520  * @return
521  *   0 on success, negative error value otherwise.
522  */
523 static int
524 mrvl_dev_set_link_down(struct rte_eth_dev *dev)
525 {
526         struct mrvl_priv *priv = dev->data->dev_private;
527
528         if (!priv->ppio)
529                 return -EPERM;
530
531         return pp2_ppio_disable(priv->ppio);
532 }
533
534 /**
535  * DPDK callback to start tx queue.
536  *
537  * @param dev
538  *   Pointer to Ethernet device structure.
539  * @param queue_id
540  *   Transmit queue index.
541  *
542  * @return
543  *   0 on success, negative error value otherwise.
544  */
545 static int
546 mrvl_tx_queue_start(struct rte_eth_dev *dev, uint16_t queue_id)
547 {
548         struct mrvl_priv *priv = dev->data->dev_private;
549         int ret;
550
551         if (!priv)
552                 return -EPERM;
553
554         /* passing 1 enables given tx queue */
555         ret = pp2_ppio_set_outq_state(priv->ppio, queue_id, 1);
556         if (ret) {
557                 MRVL_LOG(ERR, "Failed to start txq %d", queue_id);
558                 return ret;
559         }
560
561         dev->data->tx_queue_state[queue_id] = RTE_ETH_QUEUE_STATE_STARTED;
562
563         return 0;
564 }
565
566 /**
567  * DPDK callback to stop tx queue.
568  *
569  * @param dev
570  *   Pointer to Ethernet device structure.
571  * @param queue_id
572  *   Transmit queue index.
573  *
574  * @return
575  *   0 on success, negative error value otherwise.
576  */
577 static int
578 mrvl_tx_queue_stop(struct rte_eth_dev *dev, uint16_t queue_id)
579 {
580         struct mrvl_priv *priv = dev->data->dev_private;
581         int ret;
582
583         if (!priv->ppio)
584                 return -EPERM;
585
586         /* passing 0 disables given tx queue */
587         ret = pp2_ppio_set_outq_state(priv->ppio, queue_id, 0);
588         if (ret) {
589                 MRVL_LOG(ERR, "Failed to stop txq %d", queue_id);
590                 return ret;
591         }
592
593         dev->data->tx_queue_state[queue_id] = RTE_ETH_QUEUE_STATE_STOPPED;
594
595         return 0;
596 }
597
598 /**
599  * DPDK callback to start the device.
600  *
601  * @param dev
602  *   Pointer to Ethernet device structure.
603  *
604  * @return
605  *   0 on success, negative errno value on failure.
606  */
607 static int
608 mrvl_dev_start(struct rte_eth_dev *dev)
609 {
610         struct mrvl_priv *priv = dev->data->dev_private;
611         char match[MRVL_MATCH_LEN];
612         int ret = 0, i, def_init_size;
613
614         if (priv->ppio)
615                 return mrvl_dev_set_link_up(dev);
616
617         snprintf(match, sizeof(match), "ppio-%d:%d",
618                  priv->pp_id, priv->ppio_id);
619         priv->ppio_params.match = match;
620
621         /*
622          * Calculate the minimum bpool size for refill feature as follows:
623          * 2 default burst sizes multiply by number of rx queues.
624          * If the bpool size will be below this value, new buffers will
625          * be added to the pool.
626          */
627         priv->bpool_min_size = priv->nb_rx_queues * MRVL_BURST_SIZE * 2;
628
629         /* In case initial bpool size configured in queues setup is
630          * smaller than minimum size add more buffers
631          */
632         def_init_size = priv->bpool_min_size + MRVL_BURST_SIZE * 2;
633         if (priv->bpool_init_size < def_init_size) {
634                 int buffs_to_add = def_init_size - priv->bpool_init_size;
635
636                 priv->bpool_init_size += buffs_to_add;
637                 ret = mrvl_fill_bpool(dev->data->rx_queues[0], buffs_to_add);
638                 if (ret)
639                         MRVL_LOG(ERR, "Failed to add buffers to bpool");
640         }
641
642         /*
643          * Calculate the maximum bpool size for refill feature as follows:
644          * maximum number of descriptors in rx queue multiply by number
645          * of rx queues plus minimum bpool size.
646          * In case the bpool size will exceed this value, superfluous buffers
647          * will be removed
648          */
649         priv->bpool_max_size = (priv->nb_rx_queues * MRVL_PP2_RXD_MAX) +
650                                 priv->bpool_min_size;
651
652         ret = pp2_ppio_init(&priv->ppio_params, &priv->ppio);
653         if (ret) {
654                 MRVL_LOG(ERR, "Failed to init ppio");
655                 return ret;
656         }
657
658         /*
659          * In case there are some some stale uc/mc mac addresses flush them
660          * here. It cannot be done during mrvl_dev_close() as port information
661          * is already gone at that point (due to pp2_ppio_deinit() in
662          * mrvl_dev_stop()).
663          */
664         if (!priv->uc_mc_flushed) {
665                 ret = pp2_ppio_flush_mac_addrs(priv->ppio, 1, 1);
666                 if (ret) {
667                         MRVL_LOG(ERR,
668                                 "Failed to flush uc/mc filter list");
669                         goto out;
670                 }
671                 priv->uc_mc_flushed = 1;
672         }
673
674         ret = mrvl_mtu_set(dev, dev->data->mtu);
675         if (ret)
676                 MRVL_LOG(ERR, "Failed to set MTU to %d", dev->data->mtu);
677
678         /* For default QoS config, don't start classifier. */
679         if (mrvl_qos_cfg  &&
680             mrvl_qos_cfg->port[dev->data->port_id].use_global_defaults == 0) {
681                 ret = mrvl_start_qos_mapping(priv);
682                 if (ret) {
683                         MRVL_LOG(ERR, "Failed to setup QoS mapping");
684                         goto out;
685                 }
686         }
687
688         ret = mrvl_dev_set_link_up(dev);
689         if (ret) {
690                 MRVL_LOG(ERR, "Failed to set link up");
691                 goto out;
692         }
693
694         /* start tx queues */
695         for (i = 0; i < dev->data->nb_tx_queues; i++) {
696                 struct mrvl_txq *txq = dev->data->tx_queues[i];
697
698                 dev->data->tx_queue_state[i] = RTE_ETH_QUEUE_STATE_STARTED;
699
700                 if (!txq->tx_deferred_start)
701                         continue;
702
703                 /*
704                  * All txqs are started by default. Stop them
705                  * so that tx_deferred_start works as expected.
706                  */
707                 ret = mrvl_tx_queue_stop(dev, i);
708                 if (ret)
709                         goto out;
710         }
711
712         mrvl_flow_init(dev);
713         mrvl_mtr_init(dev);
714         mrvl_set_tx_function(dev);
715
716         return 0;
717 out:
718         MRVL_LOG(ERR, "Failed to start device");
719         pp2_ppio_deinit(priv->ppio);
720         return ret;
721 }
722
723 /**
724  * Flush receive queues.
725  *
726  * @param dev
727  *   Pointer to Ethernet device structure.
728  */
729 static void
730 mrvl_flush_rx_queues(struct rte_eth_dev *dev)
731 {
732         int i;
733
734         MRVL_LOG(INFO, "Flushing rx queues");
735         for (i = 0; i < dev->data->nb_rx_queues; i++) {
736                 int ret, num;
737
738                 do {
739                         struct mrvl_rxq *q = dev->data->rx_queues[i];
740                         struct pp2_ppio_desc descs[MRVL_PP2_RXD_MAX];
741
742                         num = MRVL_PP2_RXD_MAX;
743                         ret = pp2_ppio_recv(q->priv->ppio,
744                                             q->priv->rxq_map[q->queue_id].tc,
745                                             q->priv->rxq_map[q->queue_id].inq,
746                                             descs, (uint16_t *)&num);
747                 } while (ret == 0 && num);
748         }
749 }
750
751 /**
752  * Flush transmit shadow queues.
753  *
754  * @param dev
755  *   Pointer to Ethernet device structure.
756  */
757 static void
758 mrvl_flush_tx_shadow_queues(struct rte_eth_dev *dev)
759 {
760         int i, j;
761         struct mrvl_txq *txq;
762
763         MRVL_LOG(INFO, "Flushing tx shadow queues");
764         for (i = 0; i < dev->data->nb_tx_queues; i++) {
765                 txq = (struct mrvl_txq *)dev->data->tx_queues[i];
766
767                 for (j = 0; j < RTE_MAX_LCORE; j++) {
768                         struct mrvl_shadow_txq *sq;
769
770                         if (!hifs[j])
771                                 continue;
772
773                         sq = &txq->shadow_txqs[j];
774                         mrvl_free_sent_buffers(txq->priv->ppio,
775                                 hifs[j], j, sq, txq->queue_id, 1);
776                         while (sq->tail != sq->head) {
777                                 uint64_t addr = cookie_addr_high |
778                                         sq->ent[sq->tail].buff.cookie;
779                                 rte_pktmbuf_free(
780                                         (struct rte_mbuf *)addr);
781                                 sq->tail = (sq->tail + 1) &
782                                             MRVL_PP2_TX_SHADOWQ_MASK;
783                         }
784                         memset(sq, 0, sizeof(*sq));
785                 }
786         }
787 }
788
789 /**
790  * Flush hardware bpool (buffer-pool).
791  *
792  * @param dev
793  *   Pointer to Ethernet device structure.
794  */
795 static void
796 mrvl_flush_bpool(struct rte_eth_dev *dev)
797 {
798         struct mrvl_priv *priv = dev->data->dev_private;
799         struct pp2_hif *hif;
800         uint32_t num;
801         int ret;
802         unsigned int core_id = rte_lcore_id();
803
804         if (core_id == LCORE_ID_ANY)
805                 core_id = rte_get_main_lcore();
806
807         hif = mrvl_get_hif(priv, core_id);
808
809         ret = pp2_bpool_get_num_buffs(priv->bpool, &num);
810         if (ret) {
811                 MRVL_LOG(ERR, "Failed to get bpool buffers number");
812                 return;
813         }
814
815         while (num--) {
816                 struct pp2_buff_inf inf;
817                 uint64_t addr;
818
819                 ret = pp2_bpool_get_buff(hif, priv->bpool, &inf);
820                 if (ret)
821                         break;
822
823                 addr = cookie_addr_high | inf.cookie;
824                 rte_pktmbuf_free((struct rte_mbuf *)addr);
825         }
826 }
827
828 /**
829  * DPDK callback to stop the device.
830  *
831  * @param dev
832  *   Pointer to Ethernet device structure.
833  */
834 static int
835 mrvl_dev_stop(struct rte_eth_dev *dev)
836 {
837         return mrvl_dev_set_link_down(dev);
838 }
839
840 /**
841  * DPDK callback to close the device.
842  *
843  * @param dev
844  *   Pointer to Ethernet device structure.
845  */
846 static int
847 mrvl_dev_close(struct rte_eth_dev *dev)
848 {
849         struct mrvl_priv *priv = dev->data->dev_private;
850         size_t i;
851
852         if (rte_eal_process_type() != RTE_PROC_PRIMARY)
853                 return 0;
854
855         mrvl_flush_rx_queues(dev);
856         mrvl_flush_tx_shadow_queues(dev);
857         mrvl_flow_deinit(dev);
858         mrvl_mtr_deinit(dev);
859
860         for (i = 0; i < priv->ppio_params.inqs_params.num_tcs; ++i) {
861                 struct pp2_ppio_tc_params *tc_params =
862                         &priv->ppio_params.inqs_params.tcs_params[i];
863
864                 if (tc_params->inqs_params) {
865                         rte_free(tc_params->inqs_params);
866                         tc_params->inqs_params = NULL;
867                 }
868         }
869
870         if (priv->cls_tbl) {
871                 pp2_cls_tbl_deinit(priv->cls_tbl);
872                 priv->cls_tbl = NULL;
873         }
874
875         if (priv->qos_tbl) {
876                 pp2_cls_qos_tbl_deinit(priv->qos_tbl);
877                 priv->qos_tbl = NULL;
878         }
879
880         mrvl_flush_bpool(dev);
881         mrvl_tm_deinit(dev);
882
883         if (priv->ppio) {
884                 pp2_ppio_deinit(priv->ppio);
885                 priv->ppio = NULL;
886         }
887
888         /* policer must be released after ppio deinitialization */
889         if (priv->default_policer) {
890                 pp2_cls_plcr_deinit(priv->default_policer);
891                 priv->default_policer = NULL;
892         }
893
894
895         if (priv->bpool) {
896                 pp2_bpool_deinit(priv->bpool);
897                 used_bpools[priv->pp_id] &= ~(1 << priv->bpool_bit);
898                 priv->bpool = NULL;
899         }
900
901         mrvl_dev_num--;
902
903         if (mrvl_dev_num == 0) {
904                 MRVL_LOG(INFO, "Perform MUSDK deinit");
905                 mrvl_deinit_hifs();
906                 mrvl_deinit_pp2();
907                 rte_mvep_deinit(MVEP_MOD_T_PP2);
908         }
909
910         return 0;
911 }
912
913 /**
914  * DPDK callback to retrieve physical link information.
915  *
916  * @param dev
917  *   Pointer to Ethernet device structure.
918  * @param wait_to_complete
919  *   Wait for request completion (ignored).
920  *
921  * @return
922  *   0 on success, negative error value otherwise.
923  */
924 static int
925 mrvl_link_update(struct rte_eth_dev *dev, int wait_to_complete __rte_unused)
926 {
927         /*
928          * TODO
929          * once MUSDK provides necessary API use it here
930          */
931         struct mrvl_priv *priv = dev->data->dev_private;
932         struct ethtool_cmd edata;
933         struct ifreq req;
934         int ret, fd, link_up;
935
936         if (!priv->ppio)
937                 return -EPERM;
938
939         edata.cmd = ETHTOOL_GSET;
940
941         strcpy(req.ifr_name, dev->data->name);
942         req.ifr_data = (void *)&edata;
943
944         fd = socket(AF_INET, SOCK_DGRAM, 0);
945         if (fd == -1)
946                 return -EFAULT;
947
948         ret = ioctl(fd, SIOCETHTOOL, &req);
949         if (ret == -1) {
950                 close(fd);
951                 return -EFAULT;
952         }
953
954         close(fd);
955
956         switch (ethtool_cmd_speed(&edata)) {
957         case SPEED_10:
958                 dev->data->dev_link.link_speed = ETH_SPEED_NUM_10M;
959                 break;
960         case SPEED_100:
961                 dev->data->dev_link.link_speed = ETH_SPEED_NUM_100M;
962                 break;
963         case SPEED_1000:
964                 dev->data->dev_link.link_speed = ETH_SPEED_NUM_1G;
965                 break;
966         case SPEED_10000:
967                 dev->data->dev_link.link_speed = ETH_SPEED_NUM_10G;
968                 break;
969         default:
970                 dev->data->dev_link.link_speed = ETH_SPEED_NUM_NONE;
971         }
972
973         dev->data->dev_link.link_duplex = edata.duplex ? ETH_LINK_FULL_DUPLEX :
974                                                          ETH_LINK_HALF_DUPLEX;
975         dev->data->dev_link.link_autoneg = edata.autoneg ? ETH_LINK_AUTONEG :
976                                                            ETH_LINK_FIXED;
977         pp2_ppio_get_link_state(priv->ppio, &link_up);
978         dev->data->dev_link.link_status = link_up ? ETH_LINK_UP : ETH_LINK_DOWN;
979
980         return 0;
981 }
982
983 /**
984  * DPDK callback to enable promiscuous mode.
985  *
986  * @param dev
987  *   Pointer to Ethernet device structure.
988  *
989  * @return
990  *   0 on success, negative error value otherwise.
991  */
992 static int
993 mrvl_promiscuous_enable(struct rte_eth_dev *dev)
994 {
995         struct mrvl_priv *priv = dev->data->dev_private;
996         int ret;
997
998         if (!priv->ppio)
999                 return 0;
1000
1001         if (priv->isolated)
1002                 return 0;
1003
1004         ret = pp2_ppio_set_promisc(priv->ppio, 1);
1005         if (ret) {
1006                 MRVL_LOG(ERR, "Failed to enable promiscuous mode");
1007                 return -EAGAIN;
1008         }
1009
1010         return 0;
1011 }
1012
1013 /**
1014  * DPDK callback to enable allmulti mode.
1015  *
1016  * @param dev
1017  *   Pointer to Ethernet device structure.
1018  *
1019  * @return
1020  *   0 on success, negative error value otherwise.
1021  */
1022 static int
1023 mrvl_allmulticast_enable(struct rte_eth_dev *dev)
1024 {
1025         struct mrvl_priv *priv = dev->data->dev_private;
1026         int ret;
1027
1028         if (!priv->ppio)
1029                 return 0;
1030
1031         if (priv->isolated)
1032                 return 0;
1033
1034         ret = pp2_ppio_set_mc_promisc(priv->ppio, 1);
1035         if (ret) {
1036                 MRVL_LOG(ERR, "Failed enable all-multicast mode");
1037                 return -EAGAIN;
1038         }
1039
1040         return 0;
1041 }
1042
1043 /**
1044  * DPDK callback to disable promiscuous mode.
1045  *
1046  * @param dev
1047  *   Pointer to Ethernet device structure.
1048  *
1049  * @return
1050  *   0 on success, negative error value otherwise.
1051  */
1052 static int
1053 mrvl_promiscuous_disable(struct rte_eth_dev *dev)
1054 {
1055         struct mrvl_priv *priv = dev->data->dev_private;
1056         int ret;
1057
1058         if (!priv->ppio)
1059                 return 0;
1060
1061         ret = pp2_ppio_set_promisc(priv->ppio, 0);
1062         if (ret) {
1063                 MRVL_LOG(ERR, "Failed to disable promiscuous mode");
1064                 return -EAGAIN;
1065         }
1066
1067         return 0;
1068 }
1069
1070 /**
1071  * DPDK callback to disable allmulticast mode.
1072  *
1073  * @param dev
1074  *   Pointer to Ethernet device structure.
1075  *
1076  * @return
1077  *   0 on success, negative error value otherwise.
1078  */
1079 static int
1080 mrvl_allmulticast_disable(struct rte_eth_dev *dev)
1081 {
1082         struct mrvl_priv *priv = dev->data->dev_private;
1083         int ret;
1084
1085         if (!priv->ppio)
1086                 return 0;
1087
1088         ret = pp2_ppio_set_mc_promisc(priv->ppio, 0);
1089         if (ret) {
1090                 MRVL_LOG(ERR, "Failed to disable all-multicast mode");
1091                 return -EAGAIN;
1092         }
1093
1094         return 0;
1095 }
1096
1097 /**
1098  * DPDK callback to remove a MAC address.
1099  *
1100  * @param dev
1101  *   Pointer to Ethernet device structure.
1102  * @param index
1103  *   MAC address index.
1104  */
1105 static void
1106 mrvl_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index)
1107 {
1108         struct mrvl_priv *priv = dev->data->dev_private;
1109         char buf[RTE_ETHER_ADDR_FMT_SIZE];
1110         int ret;
1111
1112         if (!priv->ppio)
1113                 return;
1114
1115         if (priv->isolated)
1116                 return;
1117
1118         ret = pp2_ppio_remove_mac_addr(priv->ppio,
1119                                        dev->data->mac_addrs[index].addr_bytes);
1120         if (ret) {
1121                 rte_ether_format_addr(buf, sizeof(buf),
1122                                   &dev->data->mac_addrs[index]);
1123                 MRVL_LOG(ERR, "Failed to remove mac %s", buf);
1124         }
1125 }
1126
1127 /**
1128  * DPDK callback to add a MAC address.
1129  *
1130  * @param dev
1131  *   Pointer to Ethernet device structure.
1132  * @param mac_addr
1133  *   MAC address to register.
1134  * @param index
1135  *   MAC address index.
1136  * @param vmdq
1137  *   VMDq pool index to associate address with (unused).
1138  *
1139  * @return
1140  *   0 on success, negative error value otherwise.
1141  */
1142 static int
1143 mrvl_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr,
1144                   uint32_t index, uint32_t vmdq __rte_unused)
1145 {
1146         struct mrvl_priv *priv = dev->data->dev_private;
1147         char buf[RTE_ETHER_ADDR_FMT_SIZE];
1148         int ret;
1149
1150         if (priv->isolated)
1151                 return -ENOTSUP;
1152
1153         if (index == 0)
1154                 /* For setting index 0, mrvl_mac_addr_set() should be used.*/
1155                 return -1;
1156
1157         if (!priv->ppio)
1158                 return 0;
1159
1160         /*
1161          * Maximum number of uc addresses can be tuned via kernel module mvpp2x
1162          * parameter uc_filter_max. Maximum number of mc addresses is then
1163          * MRVL_MAC_ADDRS_MAX - uc_filter_max. Currently it defaults to 4 and
1164          * 21 respectively.
1165          *
1166          * If more than uc_filter_max uc addresses were added to filter list
1167          * then NIC will switch to promiscuous mode automatically.
1168          *
1169          * If more than MRVL_MAC_ADDRS_MAX - uc_filter_max number mc addresses
1170          * were added to filter list then NIC will switch to all-multicast mode
1171          * automatically.
1172          */
1173         ret = pp2_ppio_add_mac_addr(priv->ppio, mac_addr->addr_bytes);
1174         if (ret) {
1175                 rte_ether_format_addr(buf, sizeof(buf), mac_addr);
1176                 MRVL_LOG(ERR, "Failed to add mac %s", buf);
1177                 return -1;
1178         }
1179
1180         return 0;
1181 }
1182
1183 /**
1184  * DPDK callback to set the primary MAC address.
1185  *
1186  * @param dev
1187  *   Pointer to Ethernet device structure.
1188  * @param mac_addr
1189  *   MAC address to register.
1190  *
1191  * @return
1192  *   0 on success, negative error value otherwise.
1193  */
1194 static int
1195 mrvl_mac_addr_set(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr)
1196 {
1197         struct mrvl_priv *priv = dev->data->dev_private;
1198         int ret;
1199
1200         if (!priv->ppio)
1201                 return 0;
1202
1203         if (priv->isolated)
1204                 return -ENOTSUP;
1205
1206         ret = pp2_ppio_set_mac_addr(priv->ppio, mac_addr->addr_bytes);
1207         if (ret) {
1208                 char buf[RTE_ETHER_ADDR_FMT_SIZE];
1209                 rte_ether_format_addr(buf, sizeof(buf), mac_addr);
1210                 MRVL_LOG(ERR, "Failed to set mac to %s", buf);
1211         }
1212
1213         return ret;
1214 }
1215
1216 /**
1217  * DPDK callback to get device statistics.
1218  *
1219  * @param dev
1220  *   Pointer to Ethernet device structure.
1221  * @param stats
1222  *   Stats structure output buffer.
1223  *
1224  * @return
1225  *   0 on success, negative error value otherwise.
1226  */
1227 static int
1228 mrvl_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
1229 {
1230         struct mrvl_priv *priv = dev->data->dev_private;
1231         struct pp2_ppio_statistics ppio_stats;
1232         uint64_t drop_mac = 0;
1233         unsigned int i, idx, ret;
1234
1235         if (!priv->ppio)
1236                 return -EPERM;
1237
1238         for (i = 0; i < dev->data->nb_rx_queues; i++) {
1239                 struct mrvl_rxq *rxq = dev->data->rx_queues[i];
1240                 struct pp2_ppio_inq_statistics rx_stats;
1241
1242                 if (!rxq)
1243                         continue;
1244
1245                 idx = rxq->queue_id;
1246                 if (unlikely(idx >= RTE_ETHDEV_QUEUE_STAT_CNTRS)) {
1247                         MRVL_LOG(ERR,
1248                                 "rx queue %d stats out of range (0 - %d)",
1249                                 idx, RTE_ETHDEV_QUEUE_STAT_CNTRS - 1);
1250                         continue;
1251                 }
1252
1253                 ret = pp2_ppio_inq_get_statistics(priv->ppio,
1254                                                   priv->rxq_map[idx].tc,
1255                                                   priv->rxq_map[idx].inq,
1256                                                   &rx_stats, 0);
1257                 if (unlikely(ret)) {
1258                         MRVL_LOG(ERR,
1259                                 "Failed to update rx queue %d stats", idx);
1260                         break;
1261                 }
1262
1263                 stats->q_ibytes[idx] = rxq->bytes_recv;
1264                 stats->q_ipackets[idx] = rx_stats.enq_desc - rxq->drop_mac;
1265                 stats->q_errors[idx] = rx_stats.drop_early +
1266                                        rx_stats.drop_fullq +
1267                                        rx_stats.drop_bm +
1268                                        rxq->drop_mac;
1269                 stats->ibytes += rxq->bytes_recv;
1270                 drop_mac += rxq->drop_mac;
1271         }
1272
1273         for (i = 0; i < dev->data->nb_tx_queues; i++) {
1274                 struct mrvl_txq *txq = dev->data->tx_queues[i];
1275                 struct pp2_ppio_outq_statistics tx_stats;
1276
1277                 if (!txq)
1278                         continue;
1279
1280                 idx = txq->queue_id;
1281                 if (unlikely(idx >= RTE_ETHDEV_QUEUE_STAT_CNTRS)) {
1282                         MRVL_LOG(ERR,
1283                                 "tx queue %d stats out of range (0 - %d)",
1284                                 idx, RTE_ETHDEV_QUEUE_STAT_CNTRS - 1);
1285                 }
1286
1287                 ret = pp2_ppio_outq_get_statistics(priv->ppio, idx,
1288                                                    &tx_stats, 0);
1289                 if (unlikely(ret)) {
1290                         MRVL_LOG(ERR,
1291                                 "Failed to update tx queue %d stats", idx);
1292                         break;
1293                 }
1294
1295                 stats->q_opackets[idx] = tx_stats.deq_desc;
1296                 stats->q_obytes[idx] = txq->bytes_sent;
1297                 stats->obytes += txq->bytes_sent;
1298         }
1299
1300         ret = pp2_ppio_get_statistics(priv->ppio, &ppio_stats, 0);
1301         if (unlikely(ret)) {
1302                 MRVL_LOG(ERR, "Failed to update port statistics");
1303                 return ret;
1304         }
1305
1306         stats->ipackets += ppio_stats.rx_packets - drop_mac;
1307         stats->opackets += ppio_stats.tx_packets;
1308         stats->imissed += ppio_stats.rx_fullq_dropped +
1309                           ppio_stats.rx_bm_dropped +
1310                           ppio_stats.rx_early_dropped +
1311                           ppio_stats.rx_fifo_dropped +
1312                           ppio_stats.rx_cls_dropped;
1313         stats->ierrors = drop_mac;
1314
1315         return 0;
1316 }
1317
1318 /**
1319  * DPDK callback to clear device statistics.
1320  *
1321  * @param dev
1322  *   Pointer to Ethernet device structure.
1323  *
1324  * @return
1325  *   0 on success, negative error value otherwise.
1326  */
1327 static int
1328 mrvl_stats_reset(struct rte_eth_dev *dev)
1329 {
1330         struct mrvl_priv *priv = dev->data->dev_private;
1331         int i;
1332
1333         if (!priv->ppio)
1334                 return 0;
1335
1336         for (i = 0; i < dev->data->nb_rx_queues; i++) {
1337                 struct mrvl_rxq *rxq = dev->data->rx_queues[i];
1338
1339                 pp2_ppio_inq_get_statistics(priv->ppio, priv->rxq_map[i].tc,
1340                                             priv->rxq_map[i].inq, NULL, 1);
1341                 rxq->bytes_recv = 0;
1342                 rxq->drop_mac = 0;
1343         }
1344
1345         for (i = 0; i < dev->data->nb_tx_queues; i++) {
1346                 struct mrvl_txq *txq = dev->data->tx_queues[i];
1347
1348                 pp2_ppio_outq_get_statistics(priv->ppio, i, NULL, 1);
1349                 txq->bytes_sent = 0;
1350         }
1351
1352         return pp2_ppio_get_statistics(priv->ppio, NULL, 1);
1353 }
1354
1355 /**
1356  * DPDK callback to get extended statistics.
1357  *
1358  * @param dev
1359  *   Pointer to Ethernet device structure.
1360  * @param stats
1361  *   Pointer to xstats table.
1362  * @param n
1363  *   Number of entries in xstats table.
1364  * @return
1365  *   Negative value on error, number of read xstats otherwise.
1366  */
1367 static int
1368 mrvl_xstats_get(struct rte_eth_dev *dev,
1369                 struct rte_eth_xstat *stats, unsigned int n)
1370 {
1371         struct mrvl_priv *priv = dev->data->dev_private;
1372         struct pp2_ppio_statistics ppio_stats;
1373         unsigned int i;
1374
1375         if (!stats)
1376                 return 0;
1377
1378         pp2_ppio_get_statistics(priv->ppio, &ppio_stats, 0);
1379         for (i = 0; i < n && i < RTE_DIM(mrvl_xstats_tbl); i++) {
1380                 uint64_t val;
1381
1382                 if (mrvl_xstats_tbl[i].size == sizeof(uint32_t))
1383                         val = *(uint32_t *)((uint8_t *)&ppio_stats +
1384                                             mrvl_xstats_tbl[i].offset);
1385                 else if (mrvl_xstats_tbl[i].size == sizeof(uint64_t))
1386                         val = *(uint64_t *)((uint8_t *)&ppio_stats +
1387                                             mrvl_xstats_tbl[i].offset);
1388                 else
1389                         return -EINVAL;
1390
1391                 stats[i].id = i;
1392                 stats[i].value = val;
1393         }
1394
1395         return n;
1396 }
1397
1398 /**
1399  * DPDK callback to reset extended statistics.
1400  *
1401  * @param dev
1402  *   Pointer to Ethernet device structure.
1403  *
1404  * @return
1405  *   0 on success, negative error value otherwise.
1406  */
1407 static int
1408 mrvl_xstats_reset(struct rte_eth_dev *dev)
1409 {
1410         return mrvl_stats_reset(dev);
1411 }
1412
1413 /**
1414  * DPDK callback to get extended statistics names.
1415  *
1416  * @param dev (unused)
1417  *   Pointer to Ethernet device structure.
1418  * @param xstats_names
1419  *   Pointer to xstats names table.
1420  * @param size
1421  *   Size of the xstats names table.
1422  * @return
1423  *   Number of read names.
1424  */
1425 static int
1426 mrvl_xstats_get_names(struct rte_eth_dev *dev __rte_unused,
1427                       struct rte_eth_xstat_name *xstats_names,
1428                       unsigned int size)
1429 {
1430         unsigned int i;
1431
1432         if (!xstats_names)
1433                 return RTE_DIM(mrvl_xstats_tbl);
1434
1435         for (i = 0; i < size && i < RTE_DIM(mrvl_xstats_tbl); i++)
1436                 strlcpy(xstats_names[i].name, mrvl_xstats_tbl[i].name,
1437                         RTE_ETH_XSTATS_NAME_SIZE);
1438
1439         return size;
1440 }
1441
1442 /**
1443  * DPDK callback to get information about the device.
1444  *
1445  * @param dev
1446  *   Pointer to Ethernet device structure (unused).
1447  * @param info
1448  *   Info structure output buffer.
1449  */
1450 static int
1451 mrvl_dev_infos_get(struct rte_eth_dev *dev __rte_unused,
1452                    struct rte_eth_dev_info *info)
1453 {
1454         info->speed_capa = ETH_LINK_SPEED_10M |
1455                            ETH_LINK_SPEED_100M |
1456                            ETH_LINK_SPEED_1G |
1457                            ETH_LINK_SPEED_10G;
1458
1459         info->max_rx_queues = MRVL_PP2_RXQ_MAX;
1460         info->max_tx_queues = MRVL_PP2_TXQ_MAX;
1461         info->max_mac_addrs = MRVL_MAC_ADDRS_MAX;
1462
1463         info->rx_desc_lim.nb_max = MRVL_PP2_RXD_MAX;
1464         info->rx_desc_lim.nb_min = MRVL_PP2_RXD_MIN;
1465         info->rx_desc_lim.nb_align = MRVL_PP2_RXD_ALIGN;
1466
1467         info->tx_desc_lim.nb_max = MRVL_PP2_TXD_MAX;
1468         info->tx_desc_lim.nb_min = MRVL_PP2_TXD_MIN;
1469         info->tx_desc_lim.nb_align = MRVL_PP2_TXD_ALIGN;
1470
1471         info->rx_offload_capa = MRVL_RX_OFFLOADS;
1472         info->rx_queue_offload_capa = MRVL_RX_OFFLOADS;
1473
1474         info->tx_offload_capa = MRVL_TX_OFFLOADS;
1475         info->tx_queue_offload_capa = MRVL_TX_OFFLOADS;
1476
1477         info->flow_type_rss_offloads = ETH_RSS_IPV4 |
1478                                        ETH_RSS_NONFRAG_IPV4_TCP |
1479                                        ETH_RSS_NONFRAG_IPV4_UDP;
1480
1481         /* By default packets are dropped if no descriptors are available */
1482         info->default_rxconf.rx_drop_en = 1;
1483
1484         info->max_rx_pktlen = MRVL_PKT_SIZE_MAX;
1485
1486         return 0;
1487 }
1488
1489 /**
1490  * Return supported packet types.
1491  *
1492  * @param dev
1493  *   Pointer to Ethernet device structure (unused).
1494  *
1495  * @return
1496  *   Const pointer to the table with supported packet types.
1497  */
1498 static const uint32_t *
1499 mrvl_dev_supported_ptypes_get(struct rte_eth_dev *dev __rte_unused)
1500 {
1501         static const uint32_t ptypes[] = {
1502                 RTE_PTYPE_L2_ETHER,
1503                 RTE_PTYPE_L2_ETHER_VLAN,
1504                 RTE_PTYPE_L2_ETHER_QINQ,
1505                 RTE_PTYPE_L3_IPV4,
1506                 RTE_PTYPE_L3_IPV4_EXT,
1507                 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
1508                 RTE_PTYPE_L3_IPV6,
1509                 RTE_PTYPE_L3_IPV6_EXT,
1510                 RTE_PTYPE_L2_ETHER_ARP,
1511                 RTE_PTYPE_L4_TCP,
1512                 RTE_PTYPE_L4_UDP
1513         };
1514
1515         return ptypes;
1516 }
1517
1518 /**
1519  * DPDK callback to get information about specific receive queue.
1520  *
1521  * @param dev
1522  *   Pointer to Ethernet device structure.
1523  * @param rx_queue_id
1524  *   Receive queue index.
1525  * @param qinfo
1526  *   Receive queue information structure.
1527  */
1528 static void mrvl_rxq_info_get(struct rte_eth_dev *dev, uint16_t rx_queue_id,
1529                               struct rte_eth_rxq_info *qinfo)
1530 {
1531         struct mrvl_rxq *q = dev->data->rx_queues[rx_queue_id];
1532         struct mrvl_priv *priv = dev->data->dev_private;
1533         int inq = priv->rxq_map[rx_queue_id].inq;
1534         int tc = priv->rxq_map[rx_queue_id].tc;
1535         struct pp2_ppio_tc_params *tc_params =
1536                 &priv->ppio_params.inqs_params.tcs_params[tc];
1537
1538         qinfo->mp = q->mp;
1539         qinfo->nb_desc = tc_params->inqs_params[inq].size;
1540 }
1541
1542 /**
1543  * DPDK callback to get information about specific transmit queue.
1544  *
1545  * @param dev
1546  *   Pointer to Ethernet device structure.
1547  * @param tx_queue_id
1548  *   Transmit queue index.
1549  * @param qinfo
1550  *   Transmit queue information structure.
1551  */
1552 static void mrvl_txq_info_get(struct rte_eth_dev *dev, uint16_t tx_queue_id,
1553                               struct rte_eth_txq_info *qinfo)
1554 {
1555         struct mrvl_priv *priv = dev->data->dev_private;
1556         struct mrvl_txq *txq = dev->data->tx_queues[tx_queue_id];
1557
1558         qinfo->nb_desc =
1559                 priv->ppio_params.outqs_params.outqs_params[tx_queue_id].size;
1560         qinfo->conf.tx_deferred_start = txq->tx_deferred_start;
1561 }
1562
1563 /**
1564  * DPDK callback to Configure a VLAN filter.
1565  *
1566  * @param dev
1567  *   Pointer to Ethernet device structure.
1568  * @param vlan_id
1569  *   VLAN ID to filter.
1570  * @param on
1571  *   Toggle filter.
1572  *
1573  * @return
1574  *   0 on success, negative error value otherwise.
1575  */
1576 static int
1577 mrvl_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
1578 {
1579         struct mrvl_priv *priv = dev->data->dev_private;
1580
1581         if (!priv->ppio)
1582                 return -EPERM;
1583
1584         if (priv->isolated)
1585                 return -ENOTSUP;
1586
1587         return on ? pp2_ppio_add_vlan(priv->ppio, vlan_id) :
1588                     pp2_ppio_remove_vlan(priv->ppio, vlan_id);
1589 }
1590
1591 /**
1592  * Release buffers to hardware bpool (buffer-pool)
1593  *
1594  * @param rxq
1595  *   Receive queue pointer.
1596  * @param num
1597  *   Number of buffers to release to bpool.
1598  *
1599  * @return
1600  *   0 on success, negative error value otherwise.
1601  */
1602 static int
1603 mrvl_fill_bpool(struct mrvl_rxq *rxq, int num)
1604 {
1605         struct buff_release_entry entries[num];
1606         struct rte_mbuf *mbufs[num];
1607         int i, ret;
1608         unsigned int core_id;
1609         struct pp2_hif *hif;
1610         struct pp2_bpool *bpool;
1611
1612         core_id = rte_lcore_id();
1613         if (core_id == LCORE_ID_ANY)
1614                 core_id = rte_get_main_lcore();
1615
1616         hif = mrvl_get_hif(rxq->priv, core_id);
1617         if (!hif)
1618                 return -1;
1619
1620         bpool = rxq->priv->bpool;
1621
1622         ret = rte_pktmbuf_alloc_bulk(rxq->mp, mbufs, num);
1623         if (ret)
1624                 return ret;
1625
1626         if (cookie_addr_high == MRVL_COOKIE_ADDR_INVALID)
1627                 cookie_addr_high =
1628                         (uint64_t)mbufs[0] & MRVL_COOKIE_HIGH_ADDR_MASK;
1629
1630         for (i = 0; i < num; i++) {
1631                 if (((uint64_t)mbufs[i] & MRVL_COOKIE_HIGH_ADDR_MASK)
1632                         != cookie_addr_high) {
1633                         MRVL_LOG(ERR,
1634                                 "mbuf virtual addr high is out of range "
1635                                 "0x%x instead of 0x%x\n",
1636                                 (uint32_t)((uint64_t)mbufs[i] >> 32),
1637                                 (uint32_t)(cookie_addr_high >> 32));
1638                         goto out;
1639                 }
1640
1641                 entries[i].buff.addr =
1642                         rte_mbuf_data_iova_default(mbufs[i]);
1643                 entries[i].buff.cookie = (uintptr_t)mbufs[i];
1644                 entries[i].bpool = bpool;
1645         }
1646
1647         pp2_bpool_put_buffs(hif, entries, (uint16_t *)&i);
1648         mrvl_port_bpool_size[bpool->pp2_id][bpool->id][core_id] += i;
1649
1650         if (i != num)
1651                 goto out;
1652
1653         return 0;
1654 out:
1655         for (; i < num; i++)
1656                 rte_pktmbuf_free(mbufs[i]);
1657
1658         return -1;
1659 }
1660
1661 /**
1662  * DPDK callback to configure the receive queue.
1663  *
1664  * @param dev
1665  *   Pointer to Ethernet device structure.
1666  * @param idx
1667  *   RX queue index.
1668  * @param desc
1669  *   Number of descriptors to configure in queue.
1670  * @param socket
1671  *   NUMA socket on which memory must be allocated.
1672  * @param conf
1673  *   Thresholds parameters.
1674  * @param mp
1675  *   Memory pool for buffer allocations.
1676  *
1677  * @return
1678  *   0 on success, negative error value otherwise.
1679  */
1680 static int
1681 mrvl_rx_queue_setup(struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
1682                     unsigned int socket,
1683                     const struct rte_eth_rxconf *conf,
1684                     struct rte_mempool *mp)
1685 {
1686         struct mrvl_priv *priv = dev->data->dev_private;
1687         struct mrvl_rxq *rxq;
1688         uint32_t frame_size, buf_size = rte_pktmbuf_data_room_size(mp);
1689         uint32_t max_rx_pkt_len = dev->data->dev_conf.rxmode.max_rx_pkt_len;
1690         int ret, tc, inq;
1691         uint64_t offloads;
1692
1693         offloads = conf->offloads | dev->data->dev_conf.rxmode.offloads;
1694
1695         if (priv->rxq_map[idx].tc == MRVL_UNKNOWN_TC) {
1696                 /*
1697                  * Unknown TC mapping, mapping will not have a correct queue.
1698                  */
1699                 MRVL_LOG(ERR, "Unknown TC mapping for queue %hu eth%hhu",
1700                         idx, priv->ppio_id);
1701                 return -EFAULT;
1702         }
1703
1704         frame_size = buf_size - RTE_PKTMBUF_HEADROOM -
1705                      MRVL_PKT_EFFEC_OFFS + RTE_ETHER_CRC_LEN;
1706         if (frame_size < max_rx_pkt_len) {
1707                 MRVL_LOG(WARNING,
1708                         "Mbuf size must be increased to %u bytes to hold up "
1709                         "to %u bytes of data.",
1710                         buf_size + max_rx_pkt_len - frame_size,
1711                         max_rx_pkt_len);
1712                 dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
1713                 MRVL_LOG(INFO, "Setting max rx pkt len to %u",
1714                         dev->data->dev_conf.rxmode.max_rx_pkt_len);
1715         }
1716
1717         if (dev->data->rx_queues[idx]) {
1718                 rte_free(dev->data->rx_queues[idx]);
1719                 dev->data->rx_queues[idx] = NULL;
1720         }
1721
1722         rxq = rte_zmalloc_socket("rxq", sizeof(*rxq), 0, socket);
1723         if (!rxq)
1724                 return -ENOMEM;
1725
1726         rxq->priv = priv;
1727         rxq->mp = mp;
1728         rxq->cksum_enabled = offloads & DEV_RX_OFFLOAD_IPV4_CKSUM;
1729         rxq->queue_id = idx;
1730         rxq->port_id = dev->data->port_id;
1731         mrvl_port_to_bpool_lookup[rxq->port_id] = priv->bpool;
1732
1733         tc = priv->rxq_map[rxq->queue_id].tc,
1734         inq = priv->rxq_map[rxq->queue_id].inq;
1735         priv->ppio_params.inqs_params.tcs_params[tc].inqs_params[inq].size =
1736                 desc;
1737
1738         ret = mrvl_fill_bpool(rxq, desc);
1739         if (ret) {
1740                 rte_free(rxq);
1741                 return ret;
1742         }
1743
1744         priv->bpool_init_size += desc;
1745
1746         dev->data->rx_queues[idx] = rxq;
1747
1748         return 0;
1749 }
1750
1751 /**
1752  * DPDK callback to release the receive queue.
1753  *
1754  * @param rxq
1755  *   Generic receive queue pointer.
1756  */
1757 static void
1758 mrvl_rx_queue_release(void *rxq)
1759 {
1760         struct mrvl_rxq *q = rxq;
1761         struct pp2_ppio_tc_params *tc_params;
1762         int i, num, tc, inq;
1763         struct pp2_hif *hif;
1764         unsigned int core_id = rte_lcore_id();
1765
1766         if (core_id == LCORE_ID_ANY)
1767                 core_id = rte_get_main_lcore();
1768
1769         if (!q)
1770                 return;
1771
1772         hif = mrvl_get_hif(q->priv, core_id);
1773
1774         if (!hif)
1775                 return;
1776
1777         tc = q->priv->rxq_map[q->queue_id].tc;
1778         inq = q->priv->rxq_map[q->queue_id].inq;
1779         tc_params = &q->priv->ppio_params.inqs_params.tcs_params[tc];
1780         num = tc_params->inqs_params[inq].size;
1781         for (i = 0; i < num; i++) {
1782                 struct pp2_buff_inf inf;
1783                 uint64_t addr;
1784
1785                 pp2_bpool_get_buff(hif, q->priv->bpool, &inf);
1786                 addr = cookie_addr_high | inf.cookie;
1787                 rte_pktmbuf_free((struct rte_mbuf *)addr);
1788         }
1789
1790         rte_free(q);
1791 }
1792
1793 /**
1794  * DPDK callback to configure the transmit queue.
1795  *
1796  * @param dev
1797  *   Pointer to Ethernet device structure.
1798  * @param idx
1799  *   Transmit queue index.
1800  * @param desc
1801  *   Number of descriptors to configure in the queue.
1802  * @param socket
1803  *   NUMA socket on which memory must be allocated.
1804  * @param conf
1805  *   Tx queue configuration parameters.
1806  *
1807  * @return
1808  *   0 on success, negative error value otherwise.
1809  */
1810 static int
1811 mrvl_tx_queue_setup(struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
1812                     unsigned int socket,
1813                     const struct rte_eth_txconf *conf)
1814 {
1815         struct mrvl_priv *priv = dev->data->dev_private;
1816         struct mrvl_txq *txq;
1817
1818         if (dev->data->tx_queues[idx]) {
1819                 rte_free(dev->data->tx_queues[idx]);
1820                 dev->data->tx_queues[idx] = NULL;
1821         }
1822
1823         txq = rte_zmalloc_socket("txq", sizeof(*txq), 0, socket);
1824         if (!txq)
1825                 return -ENOMEM;
1826
1827         txq->priv = priv;
1828         txq->queue_id = idx;
1829         txq->port_id = dev->data->port_id;
1830         txq->tx_deferred_start = conf->tx_deferred_start;
1831         dev->data->tx_queues[idx] = txq;
1832
1833         priv->ppio_params.outqs_params.outqs_params[idx].size = desc;
1834
1835         return 0;
1836 }
1837
1838 /**
1839  * DPDK callback to release the transmit queue.
1840  *
1841  * @param txq
1842  *   Generic transmit queue pointer.
1843  */
1844 static void
1845 mrvl_tx_queue_release(void *txq)
1846 {
1847         struct mrvl_txq *q = txq;
1848
1849         if (!q)
1850                 return;
1851
1852         rte_free(q);
1853 }
1854
1855 /**
1856  * DPDK callback to get flow control configuration.
1857  *
1858  * @param dev
1859  *  Pointer to Ethernet device structure.
1860  * @param fc_conf
1861  *  Pointer to the flow control configuration.
1862  *
1863  * @return
1864  *  0 on success, negative error value otherwise.
1865  */
1866 static int
1867 mrvl_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
1868 {
1869         struct mrvl_priv *priv = dev->data->dev_private;
1870         int ret, en;
1871
1872         if (!priv)
1873                 return -EPERM;
1874
1875         ret = pp2_ppio_get_rx_pause(priv->ppio, &en);
1876         if (ret) {
1877                 MRVL_LOG(ERR, "Failed to read rx pause state");
1878                 return ret;
1879         }
1880
1881         fc_conf->mode = en ? RTE_FC_RX_PAUSE : RTE_FC_NONE;
1882
1883         return 0;
1884 }
1885
1886 /**
1887  * DPDK callback to set flow control configuration.
1888  *
1889  * @param dev
1890  *  Pointer to Ethernet device structure.
1891  * @param fc_conf
1892  *  Pointer to the flow control configuration.
1893  *
1894  * @return
1895  *  0 on success, negative error value otherwise.
1896  */
1897 static int
1898 mrvl_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
1899 {
1900         struct mrvl_priv *priv = dev->data->dev_private;
1901
1902         if (!priv)
1903                 return -EPERM;
1904
1905         if (fc_conf->high_water ||
1906             fc_conf->low_water ||
1907             fc_conf->pause_time ||
1908             fc_conf->mac_ctrl_frame_fwd ||
1909             fc_conf->autoneg) {
1910                 MRVL_LOG(ERR, "Flowctrl parameter is not supported");
1911
1912                 return -EINVAL;
1913         }
1914
1915         if (fc_conf->mode == RTE_FC_NONE ||
1916             fc_conf->mode == RTE_FC_RX_PAUSE) {
1917                 int ret, en;
1918
1919                 en = fc_conf->mode == RTE_FC_NONE ? 0 : 1;
1920                 ret = pp2_ppio_set_rx_pause(priv->ppio, en);
1921                 if (ret)
1922                         MRVL_LOG(ERR,
1923                                 "Failed to change flowctrl on RX side");
1924
1925                 return ret;
1926         }
1927
1928         return 0;
1929 }
1930
1931 /**
1932  * Update RSS hash configuration
1933  *
1934  * @param dev
1935  *   Pointer to Ethernet device structure.
1936  * @param rss_conf
1937  *   Pointer to RSS configuration.
1938  *
1939  * @return
1940  *   0 on success, negative error value otherwise.
1941  */
1942 static int
1943 mrvl_rss_hash_update(struct rte_eth_dev *dev,
1944                      struct rte_eth_rss_conf *rss_conf)
1945 {
1946         struct mrvl_priv *priv = dev->data->dev_private;
1947
1948         if (priv->isolated)
1949                 return -ENOTSUP;
1950
1951         return mrvl_configure_rss(priv, rss_conf);
1952 }
1953
1954 /**
1955  * DPDK callback to get RSS hash configuration.
1956  *
1957  * @param dev
1958  *   Pointer to Ethernet device structure.
1959  * @rss_conf
1960  *   Pointer to RSS configuration.
1961  *
1962  * @return
1963  *   Always 0.
1964  */
1965 static int
1966 mrvl_rss_hash_conf_get(struct rte_eth_dev *dev,
1967                        struct rte_eth_rss_conf *rss_conf)
1968 {
1969         struct mrvl_priv *priv = dev->data->dev_private;
1970         enum pp2_ppio_hash_type hash_type =
1971                 priv->ppio_params.inqs_params.hash_type;
1972
1973         rss_conf->rss_key = NULL;
1974
1975         if (hash_type == PP2_PPIO_HASH_T_NONE)
1976                 rss_conf->rss_hf = 0;
1977         else if (hash_type == PP2_PPIO_HASH_T_2_TUPLE)
1978                 rss_conf->rss_hf = ETH_RSS_IPV4;
1979         else if (hash_type == PP2_PPIO_HASH_T_5_TUPLE && priv->rss_hf_tcp)
1980                 rss_conf->rss_hf = ETH_RSS_NONFRAG_IPV4_TCP;
1981         else if (hash_type == PP2_PPIO_HASH_T_5_TUPLE && !priv->rss_hf_tcp)
1982                 rss_conf->rss_hf = ETH_RSS_NONFRAG_IPV4_UDP;
1983
1984         return 0;
1985 }
1986
1987 /**
1988  * DPDK callback to get rte_flow callbacks.
1989  *
1990  * @param dev
1991  *   Pointer to the device structure.
1992  * @param filer_type
1993  *   Flow filter type.
1994  * @param filter_op
1995  *   Flow filter operation.
1996  * @param arg
1997  *   Pointer to pass the flow ops.
1998  *
1999  * @return
2000  *   0 on success, negative error value otherwise.
2001  */
2002 static int
2003 mrvl_eth_filter_ctrl(struct rte_eth_dev *dev __rte_unused,
2004                      enum rte_filter_type filter_type,
2005                      enum rte_filter_op filter_op, void *arg)
2006 {
2007         switch (filter_type) {
2008         case RTE_ETH_FILTER_GENERIC:
2009                 if (filter_op != RTE_ETH_FILTER_GET)
2010                         return -EINVAL;
2011                 *(const void **)arg = &mrvl_flow_ops;
2012                 return 0;
2013         default:
2014                 MRVL_LOG(WARNING, "Filter type (%d) not supported",
2015                                 filter_type);
2016                 return -EINVAL;
2017         }
2018 }
2019
2020 /**
2021  * DPDK callback to get rte_mtr callbacks.
2022  *
2023  * @param dev
2024  *   Pointer to the device structure.
2025  * @param ops
2026  *   Pointer to pass the mtr ops.
2027  *
2028  * @return
2029  *   Always 0.
2030  */
2031 static int
2032 mrvl_mtr_ops_get(struct rte_eth_dev *dev __rte_unused, void *ops)
2033 {
2034         *(const void **)ops = &mrvl_mtr_ops;
2035
2036         return 0;
2037 }
2038
2039 /**
2040  * DPDK callback to get rte_tm callbacks.
2041  *
2042  * @param dev
2043  *   Pointer to the device structure.
2044  * @param ops
2045  *   Pointer to pass the tm ops.
2046  *
2047  * @return
2048  *   Always 0.
2049  */
2050 static int
2051 mrvl_tm_ops_get(struct rte_eth_dev *dev __rte_unused, void *ops)
2052 {
2053         *(const void **)ops = &mrvl_tm_ops;
2054
2055         return 0;
2056 }
2057
2058 static const struct eth_dev_ops mrvl_ops = {
2059         .dev_configure = mrvl_dev_configure,
2060         .dev_start = mrvl_dev_start,
2061         .dev_stop = mrvl_dev_stop,
2062         .dev_set_link_up = mrvl_dev_set_link_up,
2063         .dev_set_link_down = mrvl_dev_set_link_down,
2064         .dev_close = mrvl_dev_close,
2065         .link_update = mrvl_link_update,
2066         .promiscuous_enable = mrvl_promiscuous_enable,
2067         .allmulticast_enable = mrvl_allmulticast_enable,
2068         .promiscuous_disable = mrvl_promiscuous_disable,
2069         .allmulticast_disable = mrvl_allmulticast_disable,
2070         .mac_addr_remove = mrvl_mac_addr_remove,
2071         .mac_addr_add = mrvl_mac_addr_add,
2072         .mac_addr_set = mrvl_mac_addr_set,
2073         .mtu_set = mrvl_mtu_set,
2074         .stats_get = mrvl_stats_get,
2075         .stats_reset = mrvl_stats_reset,
2076         .xstats_get = mrvl_xstats_get,
2077         .xstats_reset = mrvl_xstats_reset,
2078         .xstats_get_names = mrvl_xstats_get_names,
2079         .dev_infos_get = mrvl_dev_infos_get,
2080         .dev_supported_ptypes_get = mrvl_dev_supported_ptypes_get,
2081         .rxq_info_get = mrvl_rxq_info_get,
2082         .txq_info_get = mrvl_txq_info_get,
2083         .vlan_filter_set = mrvl_vlan_filter_set,
2084         .tx_queue_start = mrvl_tx_queue_start,
2085         .tx_queue_stop = mrvl_tx_queue_stop,
2086         .rx_queue_setup = mrvl_rx_queue_setup,
2087         .rx_queue_release = mrvl_rx_queue_release,
2088         .tx_queue_setup = mrvl_tx_queue_setup,
2089         .tx_queue_release = mrvl_tx_queue_release,
2090         .flow_ctrl_get = mrvl_flow_ctrl_get,
2091         .flow_ctrl_set = mrvl_flow_ctrl_set,
2092         .rss_hash_update = mrvl_rss_hash_update,
2093         .rss_hash_conf_get = mrvl_rss_hash_conf_get,
2094         .filter_ctrl = mrvl_eth_filter_ctrl,
2095         .mtr_ops_get = mrvl_mtr_ops_get,
2096         .tm_ops_get = mrvl_tm_ops_get,
2097 };
2098
2099 /**
2100  * Return packet type information and l3/l4 offsets.
2101  *
2102  * @param desc
2103  *   Pointer to the received packet descriptor.
2104  * @param l3_offset
2105  *   l3 packet offset.
2106  * @param l4_offset
2107  *   l4 packet offset.
2108  *
2109  * @return
2110  *   Packet type information.
2111  */
2112 static inline uint64_t
2113 mrvl_desc_to_packet_type_and_offset(struct pp2_ppio_desc *desc,
2114                                     uint8_t *l3_offset, uint8_t *l4_offset)
2115 {
2116         enum pp2_inq_l3_type l3_type;
2117         enum pp2_inq_l4_type l4_type;
2118         enum pp2_inq_vlan_tag vlan_tag;
2119         uint64_t packet_type;
2120
2121         pp2_ppio_inq_desc_get_l3_info(desc, &l3_type, l3_offset);
2122         pp2_ppio_inq_desc_get_l4_info(desc, &l4_type, l4_offset);
2123         pp2_ppio_inq_desc_get_vlan_tag(desc, &vlan_tag);
2124
2125         packet_type = RTE_PTYPE_L2_ETHER;
2126
2127         switch (vlan_tag) {
2128         case PP2_INQ_VLAN_TAG_SINGLE:
2129                 packet_type |= RTE_PTYPE_L2_ETHER_VLAN;
2130                 break;
2131         case PP2_INQ_VLAN_TAG_DOUBLE:
2132         case PP2_INQ_VLAN_TAG_TRIPLE:
2133                 packet_type |= RTE_PTYPE_L2_ETHER_QINQ;
2134                 break;
2135         default:
2136                 break;
2137         }
2138
2139         switch (l3_type) {
2140         case PP2_INQ_L3_TYPE_IPV4_NO_OPTS:
2141                 packet_type |= RTE_PTYPE_L3_IPV4;
2142                 break;
2143         case PP2_INQ_L3_TYPE_IPV4_OK:
2144                 packet_type |= RTE_PTYPE_L3_IPV4_EXT;
2145                 break;
2146         case PP2_INQ_L3_TYPE_IPV4_TTL_ZERO:
2147                 packet_type |= RTE_PTYPE_L3_IPV4_EXT_UNKNOWN;
2148                 break;
2149         case PP2_INQ_L3_TYPE_IPV6_NO_EXT:
2150                 packet_type |= RTE_PTYPE_L3_IPV6;
2151                 break;
2152         case PP2_INQ_L3_TYPE_IPV6_EXT:
2153                 packet_type |= RTE_PTYPE_L3_IPV6_EXT;
2154                 break;
2155         case PP2_INQ_L3_TYPE_ARP:
2156                 packet_type |= RTE_PTYPE_L2_ETHER_ARP;
2157                 /*
2158                  * In case of ARP l4_offset is set to wrong value.
2159                  * Set it to proper one so that later on mbuf->l3_len can be
2160                  * calculated subtracting l4_offset and l3_offset.
2161                  */
2162                 *l4_offset = *l3_offset + MRVL_ARP_LENGTH;
2163                 break;
2164         default:
2165                 break;
2166         }
2167
2168         switch (l4_type) {
2169         case PP2_INQ_L4_TYPE_TCP:
2170                 packet_type |= RTE_PTYPE_L4_TCP;
2171                 break;
2172         case PP2_INQ_L4_TYPE_UDP:
2173                 packet_type |= RTE_PTYPE_L4_UDP;
2174                 break;
2175         default:
2176                 break;
2177         }
2178
2179         return packet_type;
2180 }
2181
2182 /**
2183  * Get offload information from the received packet descriptor.
2184  *
2185  * @param desc
2186  *   Pointer to the received packet descriptor.
2187  *
2188  * @return
2189  *   Mbuf offload flags.
2190  */
2191 static inline uint64_t
2192 mrvl_desc_to_ol_flags(struct pp2_ppio_desc *desc)
2193 {
2194         uint64_t flags;
2195         enum pp2_inq_desc_status status;
2196
2197         status = pp2_ppio_inq_desc_get_l3_pkt_error(desc);
2198         if (unlikely(status != PP2_DESC_ERR_OK))
2199                 flags = PKT_RX_IP_CKSUM_BAD;
2200         else
2201                 flags = PKT_RX_IP_CKSUM_GOOD;
2202
2203         status = pp2_ppio_inq_desc_get_l4_pkt_error(desc);
2204         if (unlikely(status != PP2_DESC_ERR_OK))
2205                 flags |= PKT_RX_L4_CKSUM_BAD;
2206         else
2207                 flags |= PKT_RX_L4_CKSUM_GOOD;
2208
2209         return flags;
2210 }
2211
2212 /**
2213  * DPDK callback for receive.
2214  *
2215  * @param rxq
2216  *   Generic pointer to the receive queue.
2217  * @param rx_pkts
2218  *   Array to store received packets.
2219  * @param nb_pkts
2220  *   Maximum number of packets in array.
2221  *
2222  * @return
2223  *   Number of packets successfully received.
2224  */
2225 static uint16_t
2226 mrvl_rx_pkt_burst(void *rxq, struct rte_mbuf **rx_pkts, uint16_t nb_pkts)
2227 {
2228         struct mrvl_rxq *q = rxq;
2229         struct pp2_ppio_desc descs[nb_pkts];
2230         struct pp2_bpool *bpool;
2231         int i, ret, rx_done = 0;
2232         int num;
2233         struct pp2_hif *hif;
2234         unsigned int core_id = rte_lcore_id();
2235
2236         hif = mrvl_get_hif(q->priv, core_id);
2237
2238         if (unlikely(!q->priv->ppio || !hif))
2239                 return 0;
2240
2241         bpool = q->priv->bpool;
2242
2243         ret = pp2_ppio_recv(q->priv->ppio, q->priv->rxq_map[q->queue_id].tc,
2244                             q->priv->rxq_map[q->queue_id].inq, descs, &nb_pkts);
2245         if (unlikely(ret < 0))
2246                 return 0;
2247
2248         mrvl_port_bpool_size[bpool->pp2_id][bpool->id][core_id] -= nb_pkts;
2249
2250         for (i = 0; i < nb_pkts; i++) {
2251                 struct rte_mbuf *mbuf;
2252                 uint8_t l3_offset, l4_offset;
2253                 enum pp2_inq_desc_status status;
2254                 uint64_t addr;
2255
2256                 if (likely(nb_pkts - i > MRVL_MUSDK_PREFETCH_SHIFT)) {
2257                         struct pp2_ppio_desc *pref_desc;
2258                         u64 pref_addr;
2259
2260                         pref_desc = &descs[i + MRVL_MUSDK_PREFETCH_SHIFT];
2261                         pref_addr = cookie_addr_high |
2262                                     pp2_ppio_inq_desc_get_cookie(pref_desc);
2263                         rte_mbuf_prefetch_part1((struct rte_mbuf *)(pref_addr));
2264                         rte_mbuf_prefetch_part2((struct rte_mbuf *)(pref_addr));
2265                 }
2266
2267                 addr = cookie_addr_high |
2268                        pp2_ppio_inq_desc_get_cookie(&descs[i]);
2269                 mbuf = (struct rte_mbuf *)addr;
2270                 rte_pktmbuf_reset(mbuf);
2271
2272                 /* drop packet in case of mac, overrun or resource error */
2273                 status = pp2_ppio_inq_desc_get_l2_pkt_error(&descs[i]);
2274                 if (unlikely(status != PP2_DESC_ERR_OK)) {
2275                         struct pp2_buff_inf binf = {
2276                                 .addr = rte_mbuf_data_iova_default(mbuf),
2277                                 .cookie = (uint64_t)mbuf,
2278                         };
2279
2280                         pp2_bpool_put_buff(hif, bpool, &binf);
2281                         mrvl_port_bpool_size
2282                                 [bpool->pp2_id][bpool->id][core_id]++;
2283                         q->drop_mac++;
2284                         continue;
2285                 }
2286
2287                 mbuf->data_off += MRVL_PKT_EFFEC_OFFS;
2288                 mbuf->pkt_len = pp2_ppio_inq_desc_get_pkt_len(&descs[i]);
2289                 mbuf->data_len = mbuf->pkt_len;
2290                 mbuf->port = q->port_id;
2291                 mbuf->packet_type =
2292                         mrvl_desc_to_packet_type_and_offset(&descs[i],
2293                                                             &l3_offset,
2294                                                             &l4_offset);
2295                 mbuf->l2_len = l3_offset;
2296                 mbuf->l3_len = l4_offset - l3_offset;
2297
2298                 if (likely(q->cksum_enabled))
2299                         mbuf->ol_flags = mrvl_desc_to_ol_flags(&descs[i]);
2300
2301                 rx_pkts[rx_done++] = mbuf;
2302                 q->bytes_recv += mbuf->pkt_len;
2303         }
2304
2305         if (rte_spinlock_trylock(&q->priv->lock) == 1) {
2306                 num = mrvl_get_bpool_size(bpool->pp2_id, bpool->id);
2307
2308                 if (unlikely(num <= q->priv->bpool_min_size ||
2309                              (!rx_done && num < q->priv->bpool_init_size))) {
2310                         mrvl_fill_bpool(q, MRVL_BURST_SIZE);
2311                 } else if (unlikely(num > q->priv->bpool_max_size)) {
2312                         int i;
2313                         int pkt_to_remove = num - q->priv->bpool_init_size;
2314                         struct rte_mbuf *mbuf;
2315                         struct pp2_buff_inf buff;
2316
2317                         for (i = 0; i < pkt_to_remove; i++) {
2318                                 ret = pp2_bpool_get_buff(hif, bpool, &buff);
2319                                 if (ret)
2320                                         break;
2321                                 mbuf = (struct rte_mbuf *)
2322                                         (cookie_addr_high | buff.cookie);
2323                                 rte_pktmbuf_free(mbuf);
2324                         }
2325                         mrvl_port_bpool_size
2326                                 [bpool->pp2_id][bpool->id][core_id] -= i;
2327                 }
2328                 rte_spinlock_unlock(&q->priv->lock);
2329         }
2330
2331         return rx_done;
2332 }
2333
2334 /**
2335  * Prepare offload information.
2336  *
2337  * @param ol_flags
2338  *   Offload flags.
2339  * @param packet_type
2340  *   Packet type bitfield.
2341  * @param l3_type
2342  *   Pointer to the pp2_ouq_l3_type structure.
2343  * @param l4_type
2344  *   Pointer to the pp2_outq_l4_type structure.
2345  * @param gen_l3_cksum
2346  *   Will be set to 1 in case l3 checksum is computed.
2347  * @param l4_cksum
2348  *   Will be set to 1 in case l4 checksum is computed.
2349  *
2350  * @return
2351  *   0 on success, negative error value otherwise.
2352  */
2353 static inline int
2354 mrvl_prepare_proto_info(uint64_t ol_flags, uint32_t packet_type,
2355                         enum pp2_outq_l3_type *l3_type,
2356                         enum pp2_outq_l4_type *l4_type,
2357                         int *gen_l3_cksum,
2358                         int *gen_l4_cksum)
2359 {
2360         /*
2361          * Based on ol_flags prepare information
2362          * for pp2_ppio_outq_desc_set_proto_info() which setups descriptor
2363          * for offloading.
2364          */
2365         if (ol_flags & PKT_TX_IPV4) {
2366                 *l3_type = PP2_OUTQ_L3_TYPE_IPV4;
2367                 *gen_l3_cksum = ol_flags & PKT_TX_IP_CKSUM ? 1 : 0;
2368         } else if (ol_flags & PKT_TX_IPV6) {
2369                 *l3_type = PP2_OUTQ_L3_TYPE_IPV6;
2370                 /* no checksum for ipv6 header */
2371                 *gen_l3_cksum = 0;
2372         } else {
2373                 /* if something different then stop processing */
2374                 return -1;
2375         }
2376
2377         ol_flags &= PKT_TX_L4_MASK;
2378         if ((packet_type & RTE_PTYPE_L4_TCP) &&
2379             ol_flags == PKT_TX_TCP_CKSUM) {
2380                 *l4_type = PP2_OUTQ_L4_TYPE_TCP;
2381                 *gen_l4_cksum = 1;
2382         } else if ((packet_type & RTE_PTYPE_L4_UDP) &&
2383                    ol_flags == PKT_TX_UDP_CKSUM) {
2384                 *l4_type = PP2_OUTQ_L4_TYPE_UDP;
2385                 *gen_l4_cksum = 1;
2386         } else {
2387                 *l4_type = PP2_OUTQ_L4_TYPE_OTHER;
2388                 /* no checksum for other type */
2389                 *gen_l4_cksum = 0;
2390         }
2391
2392         return 0;
2393 }
2394
2395 /**
2396  * Release already sent buffers to bpool (buffer-pool).
2397  *
2398  * @param ppio
2399  *   Pointer to the port structure.
2400  * @param hif
2401  *   Pointer to the MUSDK hardware interface.
2402  * @param sq
2403  *   Pointer to the shadow queue.
2404  * @param qid
2405  *   Queue id number.
2406  * @param force
2407  *   Force releasing packets.
2408  */
2409 static inline void
2410 mrvl_free_sent_buffers(struct pp2_ppio *ppio, struct pp2_hif *hif,
2411                        unsigned int core_id, struct mrvl_shadow_txq *sq,
2412                        int qid, int force)
2413 {
2414         struct buff_release_entry *entry;
2415         uint16_t nb_done = 0, num = 0, skip_bufs = 0;
2416         int i;
2417
2418         pp2_ppio_get_num_outq_done(ppio, hif, qid, &nb_done);
2419
2420         sq->num_to_release += nb_done;
2421
2422         if (likely(!force &&
2423                    sq->num_to_release < MRVL_PP2_BUF_RELEASE_BURST_SIZE))
2424                 return;
2425
2426         nb_done = sq->num_to_release;
2427         sq->num_to_release = 0;
2428
2429         for (i = 0; i < nb_done; i++) {
2430                 entry = &sq->ent[sq->tail + num];
2431                 if (unlikely(!entry->buff.addr)) {
2432                         MRVL_LOG(ERR,
2433                                 "Shadow memory @%d: cookie(%lx), pa(%lx)!",
2434                                 sq->tail, (u64)entry->buff.cookie,
2435                                 (u64)entry->buff.addr);
2436                         skip_bufs = 1;
2437                         goto skip;
2438                 }
2439
2440                 if (unlikely(!entry->bpool)) {
2441                         struct rte_mbuf *mbuf;
2442
2443                         mbuf = (struct rte_mbuf *)entry->buff.cookie;
2444                         rte_pktmbuf_free(mbuf);
2445                         skip_bufs = 1;
2446                         goto skip;
2447                 }
2448
2449                 mrvl_port_bpool_size
2450                         [entry->bpool->pp2_id][entry->bpool->id][core_id]++;
2451                 num++;
2452                 if (unlikely(sq->tail + num == MRVL_PP2_TX_SHADOWQ_SIZE))
2453                         goto skip;
2454                 continue;
2455 skip:
2456                 if (likely(num))
2457                         pp2_bpool_put_buffs(hif, &sq->ent[sq->tail], &num);
2458                 num += skip_bufs;
2459                 sq->tail = (sq->tail + num) & MRVL_PP2_TX_SHADOWQ_MASK;
2460                 sq->size -= num;
2461                 num = 0;
2462                 skip_bufs = 0;
2463         }
2464
2465         if (likely(num)) {
2466                 pp2_bpool_put_buffs(hif, &sq->ent[sq->tail], &num);
2467                 sq->tail = (sq->tail + num) & MRVL_PP2_TX_SHADOWQ_MASK;
2468                 sq->size -= num;
2469         }
2470 }
2471
2472 /**
2473  * DPDK callback for transmit.
2474  *
2475  * @param txq
2476  *   Generic pointer transmit queue.
2477  * @param tx_pkts
2478  *   Packets to transmit.
2479  * @param nb_pkts
2480  *   Number of packets in array.
2481  *
2482  * @return
2483  *   Number of packets successfully transmitted.
2484  */
2485 static uint16_t
2486 mrvl_tx_pkt_burst(void *txq, struct rte_mbuf **tx_pkts, uint16_t nb_pkts)
2487 {
2488         struct mrvl_txq *q = txq;
2489         struct mrvl_shadow_txq *sq;
2490         struct pp2_hif *hif;
2491         struct pp2_ppio_desc descs[nb_pkts];
2492         unsigned int core_id = rte_lcore_id();
2493         int i, ret, bytes_sent = 0;
2494         uint16_t num, sq_free_size;
2495         uint64_t addr;
2496
2497         hif = mrvl_get_hif(q->priv, core_id);
2498         sq = &q->shadow_txqs[core_id];
2499
2500         if (unlikely(!q->priv->ppio || !hif))
2501                 return 0;
2502
2503         if (sq->size)
2504                 mrvl_free_sent_buffers(q->priv->ppio, hif, core_id,
2505                                        sq, q->queue_id, 0);
2506
2507         sq_free_size = MRVL_PP2_TX_SHADOWQ_SIZE - sq->size - 1;
2508         if (unlikely(nb_pkts > sq_free_size))
2509                 nb_pkts = sq_free_size;
2510
2511         for (i = 0; i < nb_pkts; i++) {
2512                 struct rte_mbuf *mbuf = tx_pkts[i];
2513                 int gen_l3_cksum, gen_l4_cksum;
2514                 enum pp2_outq_l3_type l3_type;
2515                 enum pp2_outq_l4_type l4_type;
2516
2517                 if (likely(nb_pkts - i > MRVL_MUSDK_PREFETCH_SHIFT)) {
2518                         struct rte_mbuf *pref_pkt_hdr;
2519
2520                         pref_pkt_hdr = tx_pkts[i + MRVL_MUSDK_PREFETCH_SHIFT];
2521                         rte_mbuf_prefetch_part1(pref_pkt_hdr);
2522                         rte_mbuf_prefetch_part2(pref_pkt_hdr);
2523                 }
2524
2525                 mrvl_fill_shadowq(sq, mbuf);
2526                 mrvl_fill_desc(&descs[i], mbuf);
2527
2528                 bytes_sent += rte_pktmbuf_pkt_len(mbuf);
2529                 /*
2530                  * in case unsupported ol_flags were passed
2531                  * do not update descriptor offload information
2532                  */
2533                 ret = mrvl_prepare_proto_info(mbuf->ol_flags, mbuf->packet_type,
2534                                               &l3_type, &l4_type, &gen_l3_cksum,
2535                                               &gen_l4_cksum);
2536                 if (unlikely(ret))
2537                         continue;
2538
2539                 pp2_ppio_outq_desc_set_proto_info(&descs[i], l3_type, l4_type,
2540                                                   mbuf->l2_len,
2541                                                   mbuf->l2_len + mbuf->l3_len,
2542                                                   gen_l3_cksum, gen_l4_cksum);
2543         }
2544
2545         num = nb_pkts;
2546         pp2_ppio_send(q->priv->ppio, hif, q->queue_id, descs, &nb_pkts);
2547         /* number of packets that were not sent */
2548         if (unlikely(num > nb_pkts)) {
2549                 for (i = nb_pkts; i < num; i++) {
2550                         sq->head = (MRVL_PP2_TX_SHADOWQ_SIZE + sq->head - 1) &
2551                                 MRVL_PP2_TX_SHADOWQ_MASK;
2552                         addr = sq->ent[sq->head].buff.cookie;
2553                         bytes_sent -=
2554                                 rte_pktmbuf_pkt_len((struct rte_mbuf *)addr);
2555                 }
2556                 sq->size -= num - nb_pkts;
2557         }
2558
2559         q->bytes_sent += bytes_sent;
2560
2561         return nb_pkts;
2562 }
2563
2564 /** DPDK callback for S/G transmit.
2565  *
2566  * @param txq
2567  *   Generic pointer transmit queue.
2568  * @param tx_pkts
2569  *   Packets to transmit.
2570  * @param nb_pkts
2571  *   Number of packets in array.
2572  *
2573  * @return
2574  *   Number of packets successfully transmitted.
2575  */
2576 static uint16_t
2577 mrvl_tx_sg_pkt_burst(void *txq, struct rte_mbuf **tx_pkts,
2578                      uint16_t nb_pkts)
2579 {
2580         struct mrvl_txq *q = txq;
2581         struct mrvl_shadow_txq *sq;
2582         struct pp2_hif *hif;
2583         struct pp2_ppio_desc descs[nb_pkts * PP2_PPIO_DESC_NUM_FRAGS];
2584         struct pp2_ppio_sg_pkts pkts;
2585         uint8_t frags[nb_pkts];
2586         unsigned int core_id = rte_lcore_id();
2587         int i, j, ret, bytes_sent = 0;
2588         int tail, tail_first;
2589         uint16_t num, sq_free_size;
2590         uint16_t nb_segs, total_descs = 0;
2591         uint64_t addr;
2592
2593         hif = mrvl_get_hif(q->priv, core_id);
2594         sq = &q->shadow_txqs[core_id];
2595         pkts.frags = frags;
2596         pkts.num = 0;
2597
2598         if (unlikely(!q->priv->ppio || !hif))
2599                 return 0;
2600
2601         if (sq->size)
2602                 mrvl_free_sent_buffers(q->priv->ppio, hif, core_id,
2603                                        sq, q->queue_id, 0);
2604
2605         /* Save shadow queue free size */
2606         sq_free_size = MRVL_PP2_TX_SHADOWQ_SIZE - sq->size - 1;
2607
2608         tail = 0;
2609         for (i = 0; i < nb_pkts; i++) {
2610                 struct rte_mbuf *mbuf = tx_pkts[i];
2611                 struct rte_mbuf *seg = NULL;
2612                 int gen_l3_cksum, gen_l4_cksum;
2613                 enum pp2_outq_l3_type l3_type;
2614                 enum pp2_outq_l4_type l4_type;
2615
2616                 nb_segs = mbuf->nb_segs;
2617                 tail_first = tail;
2618                 total_descs += nb_segs;
2619
2620                 /*
2621                  * Check if total_descs does not exceed
2622                  * shadow queue free size
2623                  */
2624                 if (unlikely(total_descs > sq_free_size)) {
2625                         total_descs -= nb_segs;
2626                         break;
2627                 }
2628
2629                 /* Check if nb_segs does not exceed the max nb of desc per
2630                  * fragmented packet
2631                  */
2632                 if (nb_segs > PP2_PPIO_DESC_NUM_FRAGS) {
2633                         total_descs -= nb_segs;
2634                         RTE_LOG(ERR, PMD,
2635                                 "Too many segments. Packet won't be sent.\n");
2636                         break;
2637                 }
2638
2639                 if (likely(nb_pkts - i > MRVL_MUSDK_PREFETCH_SHIFT)) {
2640                         struct rte_mbuf *pref_pkt_hdr;
2641
2642                         pref_pkt_hdr = tx_pkts[i + MRVL_MUSDK_PREFETCH_SHIFT];
2643                         rte_mbuf_prefetch_part1(pref_pkt_hdr);
2644                         rte_mbuf_prefetch_part2(pref_pkt_hdr);
2645                 }
2646
2647                 pkts.frags[pkts.num] = nb_segs;
2648                 pkts.num++;
2649
2650                 seg = mbuf;
2651                 for (j = 0; j < nb_segs - 1; j++) {
2652                         /* For the subsequent segments, set shadow queue
2653                          * buffer to NULL
2654                          */
2655                         mrvl_fill_shadowq(sq, NULL);
2656                         mrvl_fill_desc(&descs[tail], seg);
2657
2658                         tail++;
2659                         seg = seg->next;
2660                 }
2661                 /* Put first mbuf info in last shadow queue entry */
2662                 mrvl_fill_shadowq(sq, mbuf);
2663                 /* Update descriptor with last segment */
2664                 mrvl_fill_desc(&descs[tail++], seg);
2665
2666                 bytes_sent += rte_pktmbuf_pkt_len(mbuf);
2667                 /* In case unsupported ol_flags were passed
2668                  * do not update descriptor offload information
2669                  */
2670                 ret = mrvl_prepare_proto_info(mbuf->ol_flags, mbuf->packet_type,
2671                                               &l3_type, &l4_type, &gen_l3_cksum,
2672                                               &gen_l4_cksum);
2673                 if (unlikely(ret))
2674                         continue;
2675
2676                 pp2_ppio_outq_desc_set_proto_info(&descs[tail_first], l3_type,
2677                                                   l4_type, mbuf->l2_len,
2678                                                   mbuf->l2_len + mbuf->l3_len,
2679                                                   gen_l3_cksum, gen_l4_cksum);
2680         }
2681
2682         num = total_descs;
2683         pp2_ppio_send_sg(q->priv->ppio, hif, q->queue_id, descs,
2684                          &total_descs, &pkts);
2685         /* number of packets that were not sent */
2686         if (unlikely(num > total_descs)) {
2687                 for (i = total_descs; i < num; i++) {
2688                         sq->head = (MRVL_PP2_TX_SHADOWQ_SIZE + sq->head - 1) &
2689                                 MRVL_PP2_TX_SHADOWQ_MASK;
2690
2691                         addr = sq->ent[sq->head].buff.cookie;
2692                         if (addr)
2693                                 bytes_sent -=
2694                                         rte_pktmbuf_pkt_len((struct rte_mbuf *)
2695                                                 (cookie_addr_high | addr));
2696                 }
2697                 sq->size -= num - total_descs;
2698                 nb_pkts = pkts.num;
2699         }
2700
2701         q->bytes_sent += bytes_sent;
2702
2703         return nb_pkts;
2704 }
2705
2706 /**
2707  * Initialize packet processor.
2708  *
2709  * @return
2710  *   0 on success, negative error value otherwise.
2711  */
2712 static int
2713 mrvl_init_pp2(void)
2714 {
2715         struct pp2_init_params init_params;
2716
2717         memset(&init_params, 0, sizeof(init_params));
2718         init_params.hif_reserved_map = MRVL_MUSDK_HIFS_RESERVED;
2719         init_params.bm_pool_reserved_map = MRVL_MUSDK_BPOOLS_RESERVED;
2720         init_params.rss_tbl_reserved_map = MRVL_MUSDK_RSS_RESERVED;
2721
2722         return pp2_init(&init_params);
2723 }
2724
2725 /**
2726  * Deinitialize packet processor.
2727  *
2728  * @return
2729  *   0 on success, negative error value otherwise.
2730  */
2731 static void
2732 mrvl_deinit_pp2(void)
2733 {
2734         pp2_deinit();
2735 }
2736
2737 /**
2738  * Create private device structure.
2739  *
2740  * @param dev_name
2741  *   Pointer to the port name passed in the initialization parameters.
2742  *
2743  * @return
2744  *   Pointer to the newly allocated private device structure.
2745  */
2746 static struct mrvl_priv *
2747 mrvl_priv_create(const char *dev_name)
2748 {
2749         struct pp2_bpool_params bpool_params;
2750         char match[MRVL_MATCH_LEN];
2751         struct mrvl_priv *priv;
2752         int ret, bpool_bit;
2753
2754         priv = rte_zmalloc_socket(dev_name, sizeof(*priv), 0, rte_socket_id());
2755         if (!priv)
2756                 return NULL;
2757
2758         ret = pp2_netdev_get_ppio_info((char *)(uintptr_t)dev_name,
2759                                        &priv->pp_id, &priv->ppio_id);
2760         if (ret)
2761                 goto out_free_priv;
2762
2763         bpool_bit = mrvl_reserve_bit(&used_bpools[priv->pp_id],
2764                                      PP2_BPOOL_NUM_POOLS);
2765         if (bpool_bit < 0)
2766                 goto out_free_priv;
2767         priv->bpool_bit = bpool_bit;
2768
2769         snprintf(match, sizeof(match), "pool-%d:%d", priv->pp_id,
2770                  priv->bpool_bit);
2771         memset(&bpool_params, 0, sizeof(bpool_params));
2772         bpool_params.match = match;
2773         bpool_params.buff_len = MRVL_PKT_SIZE_MAX + MRVL_PKT_EFFEC_OFFS;
2774         ret = pp2_bpool_init(&bpool_params, &priv->bpool);
2775         if (ret)
2776                 goto out_clear_bpool_bit;
2777
2778         priv->ppio_params.type = PP2_PPIO_T_NIC;
2779         rte_spinlock_init(&priv->lock);
2780
2781         return priv;
2782 out_clear_bpool_bit:
2783         used_bpools[priv->pp_id] &= ~(1 << priv->bpool_bit);
2784 out_free_priv:
2785         rte_free(priv);
2786         return NULL;
2787 }
2788
2789 /**
2790  * Create device representing Ethernet port.
2791  *
2792  * @param name
2793  *   Pointer to the port's name.
2794  *
2795  * @return
2796  *   0 on success, negative error value otherwise.
2797  */
2798 static int
2799 mrvl_eth_dev_create(struct rte_vdev_device *vdev, const char *name)
2800 {
2801         int ret, fd = socket(AF_INET, SOCK_DGRAM, 0);
2802         struct rte_eth_dev *eth_dev;
2803         struct mrvl_priv *priv;
2804         struct ifreq req;
2805
2806         eth_dev = rte_eth_dev_allocate(name);
2807         if (!eth_dev)
2808                 return -ENOMEM;
2809
2810         priv = mrvl_priv_create(name);
2811         if (!priv) {
2812                 ret = -ENOMEM;
2813                 goto out_free;
2814         }
2815         eth_dev->data->dev_private = priv;
2816
2817         eth_dev->data->mac_addrs =
2818                 rte_zmalloc("mac_addrs",
2819                             RTE_ETHER_ADDR_LEN * MRVL_MAC_ADDRS_MAX, 0);
2820         if (!eth_dev->data->mac_addrs) {
2821                 MRVL_LOG(ERR, "Failed to allocate space for eth addrs");
2822                 ret = -ENOMEM;
2823                 goto out_free;
2824         }
2825
2826         memset(&req, 0, sizeof(req));
2827         strcpy(req.ifr_name, name);
2828         ret = ioctl(fd, SIOCGIFHWADDR, &req);
2829         if (ret)
2830                 goto out_free;
2831
2832         memcpy(eth_dev->data->mac_addrs[0].addr_bytes,
2833                req.ifr_addr.sa_data, RTE_ETHER_ADDR_LEN);
2834
2835         eth_dev->device = &vdev->device;
2836         eth_dev->rx_pkt_burst = mrvl_rx_pkt_burst;
2837         mrvl_set_tx_function(eth_dev);
2838         eth_dev->dev_ops = &mrvl_ops;
2839         eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
2840
2841         rte_eth_dev_probing_finish(eth_dev);
2842         return 0;
2843 out_free:
2844         rte_eth_dev_release_port(eth_dev);
2845
2846         return ret;
2847 }
2848
2849 /**
2850  * Callback used by rte_kvargs_process() during argument parsing.
2851  *
2852  * @param key
2853  *   Pointer to the parsed key (unused).
2854  * @param value
2855  *   Pointer to the parsed value.
2856  * @param extra_args
2857  *   Pointer to the extra arguments which contains address of the
2858  *   table of pointers to parsed interface names.
2859  *
2860  * @return
2861  *   Always 0.
2862  */
2863 static int
2864 mrvl_get_ifnames(const char *key __rte_unused, const char *value,
2865                  void *extra_args)
2866 {
2867         struct mrvl_ifnames *ifnames = extra_args;
2868
2869         ifnames->names[ifnames->idx++] = value;
2870
2871         return 0;
2872 }
2873
2874 /**
2875  * Deinitialize per-lcore MUSDK hardware interfaces (hifs).
2876  */
2877 static void
2878 mrvl_deinit_hifs(void)
2879 {
2880         int i;
2881
2882         for (i = mrvl_lcore_first; i <= mrvl_lcore_last; i++) {
2883                 if (hifs[i])
2884                         pp2_hif_deinit(hifs[i]);
2885         }
2886         used_hifs = MRVL_MUSDK_HIFS_RESERVED;
2887         memset(hifs, 0, sizeof(hifs));
2888 }
2889
2890 /**
2891  * DPDK callback to register the virtual device.
2892  *
2893  * @param vdev
2894  *   Pointer to the virtual device.
2895  *
2896  * @return
2897  *   0 on success, negative error value otherwise.
2898  */
2899 static int
2900 rte_pmd_mrvl_probe(struct rte_vdev_device *vdev)
2901 {
2902         struct rte_kvargs *kvlist;
2903         struct mrvl_ifnames ifnames;
2904         int ret = -EINVAL;
2905         uint32_t i, ifnum, cfgnum;
2906         const char *params;
2907
2908         params = rte_vdev_device_args(vdev);
2909         if (!params)
2910                 return -EINVAL;
2911
2912         kvlist = rte_kvargs_parse(params, valid_args);
2913         if (!kvlist)
2914                 return -EINVAL;
2915
2916         ifnum = rte_kvargs_count(kvlist, MRVL_IFACE_NAME_ARG);
2917         if (ifnum > RTE_DIM(ifnames.names))
2918                 goto out_free_kvlist;
2919
2920         ifnames.idx = 0;
2921         rte_kvargs_process(kvlist, MRVL_IFACE_NAME_ARG,
2922                            mrvl_get_ifnames, &ifnames);
2923
2924
2925         /*
2926          * The below system initialization should be done only once,
2927          * on the first provided configuration file
2928          */
2929         if (!mrvl_qos_cfg) {
2930                 cfgnum = rte_kvargs_count(kvlist, MRVL_CFG_ARG);
2931                 MRVL_LOG(INFO, "Parsing config file!");
2932                 if (cfgnum > 1) {
2933                         MRVL_LOG(ERR, "Cannot handle more than one config file!");
2934                         goto out_free_kvlist;
2935                 } else if (cfgnum == 1) {
2936                         rte_kvargs_process(kvlist, MRVL_CFG_ARG,
2937                                            mrvl_get_qoscfg, &mrvl_qos_cfg);
2938                 }
2939         }
2940
2941         if (mrvl_dev_num)
2942                 goto init_devices;
2943
2944         MRVL_LOG(INFO, "Perform MUSDK initializations");
2945
2946         ret = rte_mvep_init(MVEP_MOD_T_PP2, kvlist);
2947         if (ret)
2948                 goto out_free_kvlist;
2949
2950         ret = mrvl_init_pp2();
2951         if (ret) {
2952                 MRVL_LOG(ERR, "Failed to init PP!");
2953                 rte_mvep_deinit(MVEP_MOD_T_PP2);
2954                 goto out_free_kvlist;
2955         }
2956
2957         memset(mrvl_port_bpool_size, 0, sizeof(mrvl_port_bpool_size));
2958         memset(mrvl_port_to_bpool_lookup, 0, sizeof(mrvl_port_to_bpool_lookup));
2959
2960         mrvl_lcore_first = RTE_MAX_LCORE;
2961         mrvl_lcore_last = 0;
2962
2963 init_devices:
2964         for (i = 0; i < ifnum; i++) {
2965                 MRVL_LOG(INFO, "Creating %s", ifnames.names[i]);
2966                 ret = mrvl_eth_dev_create(vdev, ifnames.names[i]);
2967                 if (ret)
2968                         goto out_cleanup;
2969                 mrvl_dev_num++;
2970         }
2971
2972         rte_kvargs_free(kvlist);
2973
2974         return 0;
2975 out_cleanup:
2976         rte_pmd_mrvl_remove(vdev);
2977
2978 out_free_kvlist:
2979         rte_kvargs_free(kvlist);
2980
2981         return ret;
2982 }
2983
2984 /**
2985  * DPDK callback to remove virtual device.
2986  *
2987  * @param vdev
2988  *   Pointer to the removed virtual device.
2989  *
2990  * @return
2991  *   0 on success, negative error value otherwise.
2992  */
2993 static int
2994 rte_pmd_mrvl_remove(struct rte_vdev_device *vdev)
2995 {
2996         uint16_t port_id;
2997         int ret = 0;
2998
2999         RTE_ETH_FOREACH_DEV(port_id) {
3000                 if (rte_eth_devices[port_id].device != &vdev->device)
3001                         continue;
3002                 ret |= rte_eth_dev_close(port_id);
3003         }
3004
3005         return ret == 0 ? 0 : -EIO;
3006 }
3007
3008 static struct rte_vdev_driver pmd_mrvl_drv = {
3009         .probe = rte_pmd_mrvl_probe,
3010         .remove = rte_pmd_mrvl_remove,
3011 };
3012
3013 RTE_PMD_REGISTER_VDEV(net_mvpp2, pmd_mrvl_drv);
3014 RTE_PMD_REGISTER_ALIAS(net_mvpp2, eth_mvpp2);
3015 RTE_LOG_REGISTER(mrvl_logtype, pmd.net.mvpp2, NOTICE);