2 * Copyright (c) 2016 QLogic Corporation.
6 * See LICENSE.qede_pmd for copyright and licensing details.
11 #include "ecore_gtt_reg_addr.h"
13 #include "ecore_chain.h"
14 #include "ecore_status.h"
16 #include "ecore_rt_defs.h"
17 #include "ecore_init_ops.h"
18 #include "ecore_int.h"
19 #include "ecore_cxt.h"
20 #include "ecore_spq.h"
21 #include "ecore_init_fw_funcs.h"
22 #include "ecore_sp_commands.h"
23 #include "ecore_dev_api.h"
24 #include "ecore_sriov.h"
26 #include "ecore_mcp.h"
27 #include "ecore_hw_defs.h"
28 #include "mcp_public.h"
29 #include "ecore_iro.h"
31 #include "ecore_dev_api.h"
32 #include "ecore_dcbx.h"
35 /* TODO - there's a bug in DCBx re-configuration flows in MF, as the QM
36 * registers involved are not split and thus configuration is a race where
37 * some of the PFs configuration might be lost.
38 * Eventually, this needs to move into a MFW-covered HW-lock as arbitration
39 * mechanism as this doesn't cover some cases [E.g., PDA or scenarios where
40 * there's more than a single compiled ecore component in system].
42 static osal_spinlock_t qm_lock;
43 static bool qm_lock_init;
45 /******************** Doorbell Recovery *******************/
46 /* The doorbell recovery mechanism consists of a list of entries which represent
47 * doorbelling entities (l2 queues, roce sq/rq/cqs, the slowpath spq, etc). Each
48 * entity needs to register with the mechanism and provide the parameters
49 * describing it's doorbell, including a location where last used doorbell data
50 * can be found. The doorbell execute function will traverse the list and
51 * doorbell all of the registered entries.
53 struct ecore_db_recovery_entry {
54 osal_list_entry_t list_entry;
55 void OSAL_IOMEM *db_addr;
57 enum ecore_db_rec_width db_width;
58 enum ecore_db_rec_space db_space;
62 /* display a single doorbell recovery entry */
63 void ecore_db_recovery_dp_entry(struct ecore_hwfn *p_hwfn,
64 struct ecore_db_recovery_entry *db_entry,
67 DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ, "(%s: db_entry %p, addr %p, data %p, width %s, %s space, hwfn %d)\n",
68 action, db_entry, db_entry->db_addr, db_entry->db_data,
69 db_entry->db_width == DB_REC_WIDTH_32B ? "32b" : "64b",
70 db_entry->db_space == DB_REC_USER ? "user" : "kernel",
74 /* doorbell address sanity (address within doorbell bar range) */
75 bool ecore_db_rec_sanity(struct ecore_dev *p_dev, void OSAL_IOMEM *db_addr,
78 /* make sure doorbell address is within the doorbell bar */
79 if (db_addr < p_dev->doorbells || (u8 *)db_addr >
80 (u8 *)p_dev->doorbells + p_dev->db_size) {
82 "Illegal doorbell address: %p. Legal range for doorbell addresses is [%p..%p]\n",
83 db_addr, p_dev->doorbells,
84 (u8 *)p_dev->doorbells + p_dev->db_size);
88 /* make sure doorbell data pointer is not null */
90 OSAL_WARN(true, "Illegal doorbell data pointer: %p", db_data);
97 /* find hwfn according to the doorbell address */
98 struct ecore_hwfn *ecore_db_rec_find_hwfn(struct ecore_dev *p_dev,
99 void OSAL_IOMEM *db_addr)
101 struct ecore_hwfn *p_hwfn;
103 /* In CMT doorbell bar is split down the middle between engine 0 and
106 if (ECORE_IS_CMT(p_dev))
107 p_hwfn = db_addr < p_dev->hwfns[1].doorbells ?
108 &p_dev->hwfns[0] : &p_dev->hwfns[1];
110 p_hwfn = ECORE_LEADING_HWFN(p_dev);
115 /* add a new entry to the doorbell recovery mechanism */
116 enum _ecore_status_t ecore_db_recovery_add(struct ecore_dev *p_dev,
117 void OSAL_IOMEM *db_addr,
119 enum ecore_db_rec_width db_width,
120 enum ecore_db_rec_space db_space)
122 struct ecore_db_recovery_entry *db_entry;
123 struct ecore_hwfn *p_hwfn;
125 /* shortcircuit VFs, for now */
127 DP_VERBOSE(p_dev, ECORE_MSG_IOV, "db recovery - skipping VF doorbell\n");
128 return ECORE_SUCCESS;
131 /* sanitize doorbell address */
132 if (!ecore_db_rec_sanity(p_dev, db_addr, db_data))
135 /* obtain hwfn from doorbell address */
136 p_hwfn = ecore_db_rec_find_hwfn(p_dev, db_addr);
139 db_entry = OSAL_ZALLOC(p_hwfn->p_dev, GFP_KERNEL, sizeof(*db_entry));
141 DP_NOTICE(p_dev, false, "Failed to allocate a db recovery entry\n");
146 db_entry->db_addr = db_addr;
147 db_entry->db_data = db_data;
148 db_entry->db_width = db_width;
149 db_entry->db_space = db_space;
150 db_entry->hwfn_idx = p_hwfn->my_id;
153 ecore_db_recovery_dp_entry(p_hwfn, db_entry, "Adding");
155 /* protect the list */
156 OSAL_SPIN_LOCK(&p_hwfn->db_recovery_info.lock);
157 OSAL_LIST_PUSH_TAIL(&db_entry->list_entry,
158 &p_hwfn->db_recovery_info.list);
159 OSAL_SPIN_UNLOCK(&p_hwfn->db_recovery_info.lock);
161 return ECORE_SUCCESS;
164 /* remove an entry from the doorbell recovery mechanism */
165 enum _ecore_status_t ecore_db_recovery_del(struct ecore_dev *p_dev,
166 void OSAL_IOMEM *db_addr,
169 struct ecore_db_recovery_entry *db_entry = OSAL_NULL;
170 enum _ecore_status_t rc = ECORE_INVAL;
171 struct ecore_hwfn *p_hwfn;
173 /* shortcircuit VFs, for now */
175 DP_VERBOSE(p_dev, ECORE_MSG_IOV, "db recovery - skipping VF doorbell\n");
176 return ECORE_SUCCESS;
179 /* sanitize doorbell address */
180 if (!ecore_db_rec_sanity(p_dev, db_addr, db_data))
183 /* obtain hwfn from doorbell address */
184 p_hwfn = ecore_db_rec_find_hwfn(p_dev, db_addr);
186 /* protect the list */
187 OSAL_SPIN_LOCK(&p_hwfn->db_recovery_info.lock);
188 OSAL_LIST_FOR_EACH_ENTRY(db_entry,
189 &p_hwfn->db_recovery_info.list,
191 struct ecore_db_recovery_entry) {
192 /* search according to db_data addr since db_addr is not unique
195 if (db_entry->db_data == db_data) {
196 ecore_db_recovery_dp_entry(p_hwfn, db_entry,
198 OSAL_LIST_REMOVE_ENTRY(&db_entry->list_entry,
199 &p_hwfn->db_recovery_info.list);
205 OSAL_SPIN_UNLOCK(&p_hwfn->db_recovery_info.lock);
207 if (rc == ECORE_INVAL)
209 DP_NOTICE(p_hwfn, false,
210 "Failed to find element in list. Key (db_data addr) was %p. db_addr was %p\n",
213 OSAL_FREE(p_dev, db_entry);
218 /* initialize the doorbell recovery mechanism */
219 enum _ecore_status_t ecore_db_recovery_setup(struct ecore_hwfn *p_hwfn)
221 DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ, "Setting up db recovery\n");
223 /* make sure db_size was set in p_dev */
224 if (!p_hwfn->p_dev->db_size) {
225 DP_ERR(p_hwfn->p_dev, "db_size not set\n");
229 OSAL_LIST_INIT(&p_hwfn->db_recovery_info.list);
230 #ifdef CONFIG_ECORE_LOCK_ALLOC
231 OSAL_SPIN_LOCK_ALLOC(p_hwfn, &p_hwfn->db_recovery_info.lock);
233 OSAL_SPIN_LOCK_INIT(&p_hwfn->db_recovery_info.lock);
234 p_hwfn->db_recovery_info.db_recovery_counter = 0;
236 return ECORE_SUCCESS;
239 /* destroy the doorbell recovery mechanism */
240 void ecore_db_recovery_teardown(struct ecore_hwfn *p_hwfn)
242 struct ecore_db_recovery_entry *db_entry = OSAL_NULL;
244 DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ, "Tearing down db recovery\n");
245 if (!OSAL_LIST_IS_EMPTY(&p_hwfn->db_recovery_info.list)) {
246 DP_VERBOSE(p_hwfn, false, "Doorbell Recovery teardown found the doorbell recovery list was not empty (Expected in disorderly driver unload (e.g. recovery) otherwise this probably means some flow forgot to db_recovery_del). Prepare to purge doorbell recovery list...\n");
247 while (!OSAL_LIST_IS_EMPTY(&p_hwfn->db_recovery_info.list)) {
248 db_entry = OSAL_LIST_FIRST_ENTRY(
249 &p_hwfn->db_recovery_info.list,
250 struct ecore_db_recovery_entry,
252 ecore_db_recovery_dp_entry(p_hwfn, db_entry, "Purging");
253 OSAL_LIST_REMOVE_ENTRY(&db_entry->list_entry,
254 &p_hwfn->db_recovery_info.list);
255 OSAL_FREE(p_hwfn->p_dev, db_entry);
258 #ifdef CONFIG_ECORE_LOCK_ALLOC
259 OSAL_SPIN_LOCK_DEALLOC(&p_hwfn->db_recovery_info.lock);
261 p_hwfn->db_recovery_info.db_recovery_counter = 0;
264 /* print the content of the doorbell recovery mechanism */
265 void ecore_db_recovery_dp(struct ecore_hwfn *p_hwfn)
267 struct ecore_db_recovery_entry *db_entry = OSAL_NULL;
269 DP_NOTICE(p_hwfn, false,
270 "Dispalying doorbell recovery database. Counter was %d\n",
271 p_hwfn->db_recovery_info.db_recovery_counter);
273 /* protect the list */
274 OSAL_SPIN_LOCK(&p_hwfn->db_recovery_info.lock);
275 OSAL_LIST_FOR_EACH_ENTRY(db_entry,
276 &p_hwfn->db_recovery_info.list,
278 struct ecore_db_recovery_entry) {
279 ecore_db_recovery_dp_entry(p_hwfn, db_entry, "Printing");
282 OSAL_SPIN_UNLOCK(&p_hwfn->db_recovery_info.lock);
285 /* ring the doorbell of a single doorbell recovery entry */
286 void ecore_db_recovery_ring(struct ecore_hwfn *p_hwfn,
287 struct ecore_db_recovery_entry *db_entry,
288 enum ecore_db_rec_exec db_exec)
290 /* Print according to width */
291 if (db_entry->db_width == DB_REC_WIDTH_32B)
292 DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ, "%s doorbell address %p data %x\n",
293 db_exec == DB_REC_DRY_RUN ? "would have rung" : "ringing",
294 db_entry->db_addr, *(u32 *)db_entry->db_data);
296 DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ, "%s doorbell address %p data %lx\n",
297 db_exec == DB_REC_DRY_RUN ? "would have rung" : "ringing",
299 *(unsigned long *)(db_entry->db_data));
302 if (!ecore_db_rec_sanity(p_hwfn->p_dev, db_entry->db_addr,
306 /* Flush the write combined buffer. Since there are multiple doorbelling
307 * entities using the same address, if we don't flush, a transaction
310 OSAL_WMB(p_hwfn->p_dev);
312 /* Ring the doorbell */
313 if (db_exec == DB_REC_REAL_DEAL || db_exec == DB_REC_ONCE) {
314 if (db_entry->db_width == DB_REC_WIDTH_32B)
315 DIRECT_REG_WR(p_hwfn, db_entry->db_addr,
316 *(u32 *)(db_entry->db_data));
318 DIRECT_REG_WR64(p_hwfn, db_entry->db_addr,
319 *(u64 *)(db_entry->db_data));
322 /* Flush the write combined buffer. Next doorbell may come from a
323 * different entity to the same address...
325 OSAL_WMB(p_hwfn->p_dev);
328 /* traverse the doorbell recovery entry list and ring all the doorbells */
329 void ecore_db_recovery_execute(struct ecore_hwfn *p_hwfn,
330 enum ecore_db_rec_exec db_exec)
332 struct ecore_db_recovery_entry *db_entry = OSAL_NULL;
334 if (db_exec != DB_REC_ONCE) {
335 DP_NOTICE(p_hwfn, false, "Executing doorbell recovery. Counter was %d\n",
336 p_hwfn->db_recovery_info.db_recovery_counter);
338 /* track amount of times recovery was executed */
339 p_hwfn->db_recovery_info.db_recovery_counter++;
342 /* protect the list */
343 OSAL_SPIN_LOCK(&p_hwfn->db_recovery_info.lock);
344 OSAL_LIST_FOR_EACH_ENTRY(db_entry,
345 &p_hwfn->db_recovery_info.list,
347 struct ecore_db_recovery_entry) {
348 ecore_db_recovery_ring(p_hwfn, db_entry, db_exec);
349 if (db_exec == DB_REC_ONCE)
353 OSAL_SPIN_UNLOCK(&p_hwfn->db_recovery_info.lock);
355 /******************** Doorbell Recovery end ****************/
358 #define ECORE_MIN_DPIS (4) /* The minimal num of DPIs required to
359 * load the driver. The number was
364 #define ECORE_MIN_PWM_REGION (ECORE_WID_SIZE * ECORE_MIN_DPIS)
367 BAR_ID_0, /* used for GRC */
368 BAR_ID_1 /* Used for doorbells */
371 static u32 ecore_hw_bar_size(struct ecore_hwfn *p_hwfn,
372 struct ecore_ptt *p_ptt,
375 u32 bar_reg = (bar_id == BAR_ID_0 ?
376 PGLUE_B_REG_PF_BAR0_SIZE : PGLUE_B_REG_PF_BAR1_SIZE);
379 if (IS_VF(p_hwfn->p_dev)) {
380 /* TODO - assume each VF hwfn has 64Kb for Bar0; Bar1 can be
381 * read from actual register, but we're currently not using
382 * it for actual doorbelling.
387 val = ecore_rd(p_hwfn, p_ptt, bar_reg);
389 return 1 << (val + 15);
391 /* The above registers were updated in the past only in CMT mode. Since
392 * they were found to be useful MFW started updating them from 8.7.7.0.
393 * In older MFW versions they are set to 0 which means disabled.
395 if (ECORE_IS_CMT(p_hwfn->p_dev)) {
397 "BAR size not configured. Assuming BAR size of 256kB for GRC and 512kB for DB\n");
398 val = BAR_ID_0 ? 256 * 1024 : 512 * 1024;
401 "BAR size not configured. Assuming BAR size of 512kB for GRC and 512kB for DB\n");
408 void ecore_init_dp(struct ecore_dev *p_dev,
409 u32 dp_module, u8 dp_level, void *dp_ctx)
413 p_dev->dp_level = dp_level;
414 p_dev->dp_module = dp_module;
415 p_dev->dp_ctx = dp_ctx;
416 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
417 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
419 p_hwfn->dp_level = dp_level;
420 p_hwfn->dp_module = dp_module;
421 p_hwfn->dp_ctx = dp_ctx;
425 void ecore_init_struct(struct ecore_dev *p_dev)
429 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
430 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
432 p_hwfn->p_dev = p_dev;
434 p_hwfn->b_active = false;
436 #ifdef CONFIG_ECORE_LOCK_ALLOC
437 OSAL_MUTEX_ALLOC(p_hwfn, &p_hwfn->dmae_info.mutex);
439 OSAL_MUTEX_INIT(&p_hwfn->dmae_info.mutex);
442 /* hwfn 0 is always active */
443 p_dev->hwfns[0].b_active = true;
445 /* set the default cache alignment to 128 (may be overridden later) */
446 p_dev->cache_shift = 7;
449 static void ecore_qm_info_free(struct ecore_hwfn *p_hwfn)
451 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
453 OSAL_FREE(p_hwfn->p_dev, qm_info->qm_pq_params);
454 OSAL_FREE(p_hwfn->p_dev, qm_info->qm_vport_params);
455 OSAL_FREE(p_hwfn->p_dev, qm_info->qm_port_params);
456 OSAL_FREE(p_hwfn->p_dev, qm_info->wfq_data);
459 void ecore_resc_free(struct ecore_dev *p_dev)
464 for_each_hwfn(p_dev, i)
465 ecore_l2_free(&p_dev->hwfns[i]);
469 OSAL_FREE(p_dev, p_dev->fw_data);
471 OSAL_FREE(p_dev, p_dev->reset_stats);
473 for_each_hwfn(p_dev, i) {
474 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
476 ecore_cxt_mngr_free(p_hwfn);
477 ecore_qm_info_free(p_hwfn);
478 ecore_spq_free(p_hwfn);
479 ecore_eq_free(p_hwfn);
480 ecore_consq_free(p_hwfn);
481 ecore_int_free(p_hwfn);
482 ecore_iov_free(p_hwfn);
483 ecore_l2_free(p_hwfn);
484 ecore_dmae_info_free(p_hwfn);
485 ecore_dcbx_info_free(p_hwfn, p_hwfn->p_dcbx_info);
486 /* @@@TBD Flush work-queue ? */
488 /* destroy doorbell recovery mechanism */
489 ecore_db_recovery_teardown(p_hwfn);
493 /******************** QM initialization *******************/
495 /* bitmaps for indicating active traffic classes.
496 * Special case for Arrowhead 4 port
498 /* 0..3 actualy used, 4 serves OOO, 7 serves high priority stuff (e.g. DCQCN) */
499 #define ACTIVE_TCS_BMAP 0x9f
500 /* 0..3 actually used, OOO and high priority stuff all use 3 */
501 #define ACTIVE_TCS_BMAP_4PORT_K2 0xf
503 /* determines the physical queue flags for a given PF. */
504 static u32 ecore_get_pq_flags(struct ecore_hwfn *p_hwfn)
512 if (IS_ECORE_SRIOV(p_hwfn->p_dev))
513 flags |= PQ_FLAGS_VFS;
516 switch (p_hwfn->hw_info.personality) {
518 flags |= PQ_FLAGS_MCOS;
521 flags |= PQ_FLAGS_OFLD;
523 case ECORE_PCI_ISCSI:
524 flags |= PQ_FLAGS_ACK | PQ_FLAGS_OOO | PQ_FLAGS_OFLD;
526 case ECORE_PCI_ETH_ROCE:
527 flags |= PQ_FLAGS_MCOS | PQ_FLAGS_OFLD;
529 case ECORE_PCI_ETH_IWARP:
530 flags |= PQ_FLAGS_MCOS | PQ_FLAGS_ACK | PQ_FLAGS_OOO |
534 DP_ERR(p_hwfn, "unknown personality %d\n",
535 p_hwfn->hw_info.personality);
541 /* Getters for resource amounts necessary for qm initialization */
542 u8 ecore_init_qm_get_num_tcs(struct ecore_hwfn *p_hwfn)
544 return p_hwfn->hw_info.num_hw_tc;
547 u16 ecore_init_qm_get_num_vfs(struct ecore_hwfn *p_hwfn)
549 return IS_ECORE_SRIOV(p_hwfn->p_dev) ?
550 p_hwfn->p_dev->p_iov_info->total_vfs : 0;
553 #define NUM_DEFAULT_RLS 1
555 u16 ecore_init_qm_get_num_pf_rls(struct ecore_hwfn *p_hwfn)
557 u16 num_pf_rls, num_vfs = ecore_init_qm_get_num_vfs(p_hwfn);
560 /* num RLs can't exceed resource amount of rls or vports or the
563 num_pf_rls = (u16)OSAL_MIN_T(u32, RESC_NUM(p_hwfn, ECORE_RL),
564 (u16)RESC_NUM(p_hwfn, ECORE_VPORT));
566 /* make sure after we reserve the default and VF rls we'll have
569 if (num_pf_rls < num_vfs + NUM_DEFAULT_RLS) {
570 DP_NOTICE(p_hwfn, false,
571 "no rate limiters left for PF rate limiting"
572 " [num_pf_rls %d num_vfs %d]\n", num_pf_rls, num_vfs);
576 /* subtract rls necessary for VFs and one default one for the PF */
577 num_pf_rls -= num_vfs + NUM_DEFAULT_RLS;
582 u16 ecore_init_qm_get_num_vports(struct ecore_hwfn *p_hwfn)
584 u32 pq_flags = ecore_get_pq_flags(p_hwfn);
586 /* all pqs share the same vport (hence the 1 below), except for vfs
589 return (!!(PQ_FLAGS_RLS & pq_flags)) *
590 ecore_init_qm_get_num_pf_rls(p_hwfn) +
591 (!!(PQ_FLAGS_VFS & pq_flags)) *
592 ecore_init_qm_get_num_vfs(p_hwfn) + 1;
595 /* calc amount of PQs according to the requested flags */
596 u16 ecore_init_qm_get_num_pqs(struct ecore_hwfn *p_hwfn)
598 u32 pq_flags = ecore_get_pq_flags(p_hwfn);
600 return (!!(PQ_FLAGS_RLS & pq_flags)) *
601 ecore_init_qm_get_num_pf_rls(p_hwfn) +
602 (!!(PQ_FLAGS_MCOS & pq_flags)) *
603 ecore_init_qm_get_num_tcs(p_hwfn) +
604 (!!(PQ_FLAGS_LB & pq_flags)) +
605 (!!(PQ_FLAGS_OOO & pq_flags)) +
606 (!!(PQ_FLAGS_ACK & pq_flags)) +
607 (!!(PQ_FLAGS_OFLD & pq_flags)) +
608 (!!(PQ_FLAGS_VFS & pq_flags)) *
609 ecore_init_qm_get_num_vfs(p_hwfn);
612 /* initialize the top level QM params */
613 static void ecore_init_qm_params(struct ecore_hwfn *p_hwfn)
615 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
618 /* pq and vport bases for this PF */
619 qm_info->start_pq = (u16)RESC_START(p_hwfn, ECORE_PQ);
620 qm_info->start_vport = (u8)RESC_START(p_hwfn, ECORE_VPORT);
622 /* rate limiting and weighted fair queueing are always enabled */
623 qm_info->vport_rl_en = 1;
624 qm_info->vport_wfq_en = 1;
626 /* TC config is different for AH 4 port */
627 four_port = p_hwfn->p_dev->num_ports_in_engine == MAX_NUM_PORTS_K2;
629 /* in AH 4 port we have fewer TCs per port */
630 qm_info->max_phys_tcs_per_port = four_port ? NUM_PHYS_TCS_4PORT_K2 :
633 /* unless MFW indicated otherwise, ooo_tc should be 3 for AH 4 port and
636 if (!qm_info->ooo_tc)
637 qm_info->ooo_tc = four_port ? DCBX_TCP_OOO_K2_4PORT_TC :
641 /* initialize qm vport params */
642 static void ecore_init_qm_vport_params(struct ecore_hwfn *p_hwfn)
644 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
647 /* all vports participate in weighted fair queueing */
648 for (i = 0; i < ecore_init_qm_get_num_vports(p_hwfn); i++)
649 qm_info->qm_vport_params[i].vport_wfq = 1;
652 /* initialize qm port params */
653 static void ecore_init_qm_port_params(struct ecore_hwfn *p_hwfn)
655 /* Initialize qm port parameters */
656 u8 i, active_phys_tcs, num_ports = p_hwfn->p_dev->num_ports_in_engine;
658 /* indicate how ooo and high pri traffic is dealt with */
659 active_phys_tcs = num_ports == MAX_NUM_PORTS_K2 ?
660 ACTIVE_TCS_BMAP_4PORT_K2 : ACTIVE_TCS_BMAP;
662 for (i = 0; i < num_ports; i++) {
663 struct init_qm_port_params *p_qm_port =
664 &p_hwfn->qm_info.qm_port_params[i];
666 p_qm_port->active = 1;
667 p_qm_port->active_phys_tcs = active_phys_tcs;
668 p_qm_port->num_pbf_cmd_lines = PBF_MAX_CMD_LINES / num_ports;
669 p_qm_port->num_btb_blocks = BTB_MAX_BLOCKS / num_ports;
673 /* Reset the params which must be reset for qm init. QM init may be called as
674 * a result of flows other than driver load (e.g. dcbx renegotiation). Other
675 * params may be affected by the init but would simply recalculate to the same
676 * values. The allocations made for QM init, ports, vports, pqs and vfqs are not
677 * affected as these amounts stay the same.
679 static void ecore_init_qm_reset_params(struct ecore_hwfn *p_hwfn)
681 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
683 qm_info->num_pqs = 0;
684 qm_info->num_vports = 0;
685 qm_info->num_pf_rls = 0;
686 qm_info->num_vf_pqs = 0;
687 qm_info->first_vf_pq = 0;
688 qm_info->first_mcos_pq = 0;
689 qm_info->first_rl_pq = 0;
692 static void ecore_init_qm_advance_vport(struct ecore_hwfn *p_hwfn)
694 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
696 qm_info->num_vports++;
698 if (qm_info->num_vports > ecore_init_qm_get_num_vports(p_hwfn))
700 "vport overflow! qm_info->num_vports %d,"
701 " qm_init_get_num_vports() %d\n",
703 ecore_init_qm_get_num_vports(p_hwfn));
706 /* initialize a single pq and manage qm_info resources accounting.
707 * The pq_init_flags param determines whether the PQ is rate limited
709 * and whether a new vport is allocated to the pq or not (i.e. vport will be
713 /* flags for pq init */
714 #define PQ_INIT_SHARE_VPORT (1 << 0)
715 #define PQ_INIT_PF_RL (1 << 1)
716 #define PQ_INIT_VF_RL (1 << 2)
718 /* defines for pq init */
719 #define PQ_INIT_DEFAULT_WRR_GROUP 1
720 #define PQ_INIT_DEFAULT_TC 0
721 #define PQ_INIT_OFLD_TC (p_hwfn->hw_info.offload_tc)
723 static void ecore_init_qm_pq(struct ecore_hwfn *p_hwfn,
724 struct ecore_qm_info *qm_info,
725 u8 tc, u32 pq_init_flags)
727 u16 pq_idx = qm_info->num_pqs, max_pq =
728 ecore_init_qm_get_num_pqs(p_hwfn);
732 "pq overflow! pq %d, max pq %d\n", pq_idx, max_pq);
735 qm_info->qm_pq_params[pq_idx].vport_id = qm_info->start_vport +
737 qm_info->qm_pq_params[pq_idx].tc_id = tc;
738 qm_info->qm_pq_params[pq_idx].wrr_group = PQ_INIT_DEFAULT_WRR_GROUP;
739 qm_info->qm_pq_params[pq_idx].rl_valid =
740 (pq_init_flags & PQ_INIT_PF_RL ||
741 pq_init_flags & PQ_INIT_VF_RL);
743 /* qm params accounting */
745 if (!(pq_init_flags & PQ_INIT_SHARE_VPORT))
746 qm_info->num_vports++;
748 if (pq_init_flags & PQ_INIT_PF_RL)
749 qm_info->num_pf_rls++;
751 if (qm_info->num_vports > ecore_init_qm_get_num_vports(p_hwfn))
753 "vport overflow! qm_info->num_vports %d,"
754 " qm_init_get_num_vports() %d\n",
756 ecore_init_qm_get_num_vports(p_hwfn));
758 if (qm_info->num_pf_rls > ecore_init_qm_get_num_pf_rls(p_hwfn))
759 DP_ERR(p_hwfn, "rl overflow! qm_info->num_pf_rls %d,"
760 " qm_init_get_num_pf_rls() %d\n",
762 ecore_init_qm_get_num_pf_rls(p_hwfn));
765 /* get pq index according to PQ_FLAGS */
766 static u16 *ecore_init_qm_get_idx_from_flags(struct ecore_hwfn *p_hwfn,
769 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
771 /* Can't have multiple flags set here */
772 if (OSAL_BITMAP_WEIGHT((unsigned long *)&pq_flags,
773 sizeof(pq_flags)) > 1)
778 return &qm_info->first_rl_pq;
780 return &qm_info->first_mcos_pq;
782 return &qm_info->pure_lb_pq;
784 return &qm_info->ooo_pq;
786 return &qm_info->pure_ack_pq;
788 return &qm_info->offload_pq;
790 return &qm_info->first_vf_pq;
796 DP_ERR(p_hwfn, "BAD pq flags %d\n", pq_flags);
800 /* save pq index in qm info */
801 static void ecore_init_qm_set_idx(struct ecore_hwfn *p_hwfn,
802 u32 pq_flags, u16 pq_val)
804 u16 *base_pq_idx = ecore_init_qm_get_idx_from_flags(p_hwfn, pq_flags);
806 *base_pq_idx = p_hwfn->qm_info.start_pq + pq_val;
809 /* get tx pq index, with the PQ TX base already set (ready for context init) */
810 u16 ecore_get_cm_pq_idx(struct ecore_hwfn *p_hwfn, u32 pq_flags)
812 u16 *base_pq_idx = ecore_init_qm_get_idx_from_flags(p_hwfn, pq_flags);
814 return *base_pq_idx + CM_TX_PQ_BASE;
817 u16 ecore_get_cm_pq_idx_mcos(struct ecore_hwfn *p_hwfn, u8 tc)
819 u8 max_tc = ecore_init_qm_get_num_tcs(p_hwfn);
822 DP_ERR(p_hwfn, "tc %d must be smaller than %d\n", tc, max_tc);
824 return ecore_get_cm_pq_idx(p_hwfn, PQ_FLAGS_MCOS) + tc;
827 u16 ecore_get_cm_pq_idx_vf(struct ecore_hwfn *p_hwfn, u16 vf)
829 u16 max_vf = ecore_init_qm_get_num_vfs(p_hwfn);
832 DP_ERR(p_hwfn, "vf %d must be smaller than %d\n", vf, max_vf);
834 return ecore_get_cm_pq_idx(p_hwfn, PQ_FLAGS_VFS) + vf;
837 u16 ecore_get_cm_pq_idx_rl(struct ecore_hwfn *p_hwfn, u8 rl)
839 u16 max_rl = ecore_init_qm_get_num_pf_rls(p_hwfn);
842 DP_ERR(p_hwfn, "rl %d must be smaller than %d\n", rl, max_rl);
844 return ecore_get_cm_pq_idx(p_hwfn, PQ_FLAGS_RLS) + rl;
847 /* Functions for creating specific types of pqs */
848 static void ecore_init_qm_lb_pq(struct ecore_hwfn *p_hwfn)
850 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
852 if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_LB))
855 ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_LB, qm_info->num_pqs);
856 ecore_init_qm_pq(p_hwfn, qm_info, PURE_LB_TC, PQ_INIT_SHARE_VPORT);
859 static void ecore_init_qm_ooo_pq(struct ecore_hwfn *p_hwfn)
861 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
863 if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_OOO))
866 ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_OOO, qm_info->num_pqs);
867 ecore_init_qm_pq(p_hwfn, qm_info, qm_info->ooo_tc, PQ_INIT_SHARE_VPORT);
870 static void ecore_init_qm_pure_ack_pq(struct ecore_hwfn *p_hwfn)
872 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
874 if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_ACK))
877 ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_ACK, qm_info->num_pqs);
878 ecore_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
881 static void ecore_init_qm_offload_pq(struct ecore_hwfn *p_hwfn)
883 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
885 if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_OFLD))
888 ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_OFLD, qm_info->num_pqs);
889 ecore_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
892 static void ecore_init_qm_mcos_pqs(struct ecore_hwfn *p_hwfn)
894 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
897 if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_MCOS))
900 ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_MCOS, qm_info->num_pqs);
901 for (tc_idx = 0; tc_idx < ecore_init_qm_get_num_tcs(p_hwfn); tc_idx++)
902 ecore_init_qm_pq(p_hwfn, qm_info, tc_idx, PQ_INIT_SHARE_VPORT);
905 static void ecore_init_qm_vf_pqs(struct ecore_hwfn *p_hwfn)
907 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
908 u16 vf_idx, num_vfs = ecore_init_qm_get_num_vfs(p_hwfn);
910 if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_VFS))
913 ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_VFS, qm_info->num_pqs);
915 qm_info->num_vf_pqs = num_vfs;
916 for (vf_idx = 0; vf_idx < num_vfs; vf_idx++)
917 ecore_init_qm_pq(p_hwfn, qm_info, PQ_INIT_DEFAULT_TC,
921 static void ecore_init_qm_rl_pqs(struct ecore_hwfn *p_hwfn)
923 u16 pf_rls_idx, num_pf_rls = ecore_init_qm_get_num_pf_rls(p_hwfn);
924 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
926 if (!(ecore_get_pq_flags(p_hwfn) & PQ_FLAGS_RLS))
929 ecore_init_qm_set_idx(p_hwfn, PQ_FLAGS_RLS, qm_info->num_pqs);
930 for (pf_rls_idx = 0; pf_rls_idx < num_pf_rls; pf_rls_idx++)
931 ecore_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC,
935 static void ecore_init_qm_pq_params(struct ecore_hwfn *p_hwfn)
937 /* rate limited pqs, must come first (FW assumption) */
938 ecore_init_qm_rl_pqs(p_hwfn);
940 /* pqs for multi cos */
941 ecore_init_qm_mcos_pqs(p_hwfn);
943 /* pure loopback pq */
944 ecore_init_qm_lb_pq(p_hwfn);
946 /* out of order pq */
947 ecore_init_qm_ooo_pq(p_hwfn);
950 ecore_init_qm_pure_ack_pq(p_hwfn);
952 /* pq for offloaded protocol */
953 ecore_init_qm_offload_pq(p_hwfn);
955 /* done sharing vports */
956 ecore_init_qm_advance_vport(p_hwfn);
959 ecore_init_qm_vf_pqs(p_hwfn);
962 /* compare values of getters against resources amounts */
963 static enum _ecore_status_t ecore_init_qm_sanity(struct ecore_hwfn *p_hwfn)
965 if (ecore_init_qm_get_num_vports(p_hwfn) >
966 RESC_NUM(p_hwfn, ECORE_VPORT)) {
967 DP_ERR(p_hwfn, "requested amount of vports exceeds resource\n");
971 if (ecore_init_qm_get_num_pqs(p_hwfn) > RESC_NUM(p_hwfn, ECORE_PQ)) {
972 DP_ERR(p_hwfn, "requested amount of pqs exceeds resource\n");
976 return ECORE_SUCCESS;
980 * Function for verbose printing of the qm initialization results
982 static void ecore_dp_init_qm_params(struct ecore_hwfn *p_hwfn)
984 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
985 struct init_qm_vport_params *vport;
986 struct init_qm_port_params *port;
987 struct init_qm_pq_params *pq;
990 /* top level params */
991 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
992 "qm init top level params: start_pq %d, start_vport %d,"
993 " pure_lb_pq %d, offload_pq %d, pure_ack_pq %d\n",
994 qm_info->start_pq, qm_info->start_vport, qm_info->pure_lb_pq,
995 qm_info->offload_pq, qm_info->pure_ack_pq);
996 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
997 "ooo_pq %d, first_vf_pq %d, num_pqs %d, num_vf_pqs %d,"
998 " num_vports %d, max_phys_tcs_per_port %d\n",
999 qm_info->ooo_pq, qm_info->first_vf_pq, qm_info->num_pqs,
1000 qm_info->num_vf_pqs, qm_info->num_vports,
1001 qm_info->max_phys_tcs_per_port);
1002 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
1003 "pf_rl_en %d, pf_wfq_en %d, vport_rl_en %d, vport_wfq_en %d,"
1004 " pf_wfq %d, pf_rl %d, num_pf_rls %d, pq_flags %x\n",
1005 qm_info->pf_rl_en, qm_info->pf_wfq_en, qm_info->vport_rl_en,
1006 qm_info->vport_wfq_en, qm_info->pf_wfq, qm_info->pf_rl,
1007 qm_info->num_pf_rls, ecore_get_pq_flags(p_hwfn));
1010 for (i = 0; i < p_hwfn->p_dev->num_ports_in_engine; i++) {
1011 port = &qm_info->qm_port_params[i];
1012 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
1013 "port idx %d, active %d, active_phys_tcs %d,"
1014 " num_pbf_cmd_lines %d, num_btb_blocks %d,"
1016 i, port->active, port->active_phys_tcs,
1017 port->num_pbf_cmd_lines, port->num_btb_blocks,
1022 for (i = 0; i < qm_info->num_vports; i++) {
1023 vport = &qm_info->qm_vport_params[i];
1024 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
1025 "vport idx %d, vport_rl %d, wfq %d,"
1026 " first_tx_pq_id [ ",
1027 qm_info->start_vport + i, vport->vport_rl,
1029 for (tc = 0; tc < NUM_OF_TCS; tc++)
1030 DP_VERBOSE(p_hwfn, ECORE_MSG_HW, "%d ",
1031 vport->first_tx_pq_id[tc]);
1032 DP_VERBOSE(p_hwfn, ECORE_MSG_HW, "]\n");
1036 for (i = 0; i < qm_info->num_pqs; i++) {
1037 pq = &qm_info->qm_pq_params[i];
1038 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
1039 "pq idx %d, vport_id %d, tc %d, wrr_grp %d,"
1041 qm_info->start_pq + i, pq->vport_id, pq->tc_id,
1042 pq->wrr_group, pq->rl_valid);
1046 static void ecore_init_qm_info(struct ecore_hwfn *p_hwfn)
1048 /* reset params required for init run */
1049 ecore_init_qm_reset_params(p_hwfn);
1051 /* init QM top level params */
1052 ecore_init_qm_params(p_hwfn);
1054 /* init QM port params */
1055 ecore_init_qm_port_params(p_hwfn);
1057 /* init QM vport params */
1058 ecore_init_qm_vport_params(p_hwfn);
1060 /* init QM physical queue params */
1061 ecore_init_qm_pq_params(p_hwfn);
1063 /* display all that init */
1064 ecore_dp_init_qm_params(p_hwfn);
1067 /* This function reconfigures the QM pf on the fly.
1068 * For this purpose we:
1069 * 1. reconfigure the QM database
1070 * 2. set new values to runtime array
1071 * 3. send an sdm_qm_cmd through the rbc interface to stop the QM
1072 * 4. activate init tool in QM_PF stage
1073 * 5. send an sdm_qm_cmd through rbc interface to release the QM
1075 enum _ecore_status_t ecore_qm_reconf(struct ecore_hwfn *p_hwfn,
1076 struct ecore_ptt *p_ptt)
1078 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
1080 enum _ecore_status_t rc;
1082 /* initialize ecore's qm data structure */
1083 ecore_init_qm_info(p_hwfn);
1085 /* stop PF's qm queues */
1086 OSAL_SPIN_LOCK(&qm_lock);
1087 b_rc = ecore_send_qm_stop_cmd(p_hwfn, p_ptt, false, true,
1088 qm_info->start_pq, qm_info->num_pqs);
1089 OSAL_SPIN_UNLOCK(&qm_lock);
1093 /* clear the QM_PF runtime phase leftovers from previous init */
1094 ecore_init_clear_rt_data(p_hwfn);
1096 /* prepare QM portion of runtime array */
1097 ecore_qm_init_pf(p_hwfn, p_ptt);
1099 /* activate init tool on runtime array */
1100 rc = ecore_init_run(p_hwfn, p_ptt, PHASE_QM_PF, p_hwfn->rel_pf_id,
1101 p_hwfn->hw_info.hw_mode);
1102 if (rc != ECORE_SUCCESS)
1105 /* start PF's qm queues */
1106 OSAL_SPIN_LOCK(&qm_lock);
1107 b_rc = ecore_send_qm_stop_cmd(p_hwfn, p_ptt, true, true,
1108 qm_info->start_pq, qm_info->num_pqs);
1109 OSAL_SPIN_UNLOCK(&qm_lock);
1113 return ECORE_SUCCESS;
1116 static enum _ecore_status_t ecore_alloc_qm_data(struct ecore_hwfn *p_hwfn)
1118 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
1119 enum _ecore_status_t rc;
1121 rc = ecore_init_qm_sanity(p_hwfn);
1122 if (rc != ECORE_SUCCESS)
1125 qm_info->qm_pq_params = OSAL_ZALLOC(p_hwfn->p_dev, GFP_KERNEL,
1126 sizeof(struct init_qm_pq_params) *
1127 ecore_init_qm_get_num_pqs(p_hwfn));
1128 if (!qm_info->qm_pq_params)
1131 qm_info->qm_vport_params = OSAL_ZALLOC(p_hwfn->p_dev, GFP_KERNEL,
1132 sizeof(struct init_qm_vport_params) *
1133 ecore_init_qm_get_num_vports(p_hwfn));
1134 if (!qm_info->qm_vport_params)
1137 qm_info->qm_port_params = OSAL_ZALLOC(p_hwfn->p_dev, GFP_KERNEL,
1138 sizeof(struct init_qm_port_params) *
1139 p_hwfn->p_dev->num_ports_in_engine);
1140 if (!qm_info->qm_port_params)
1143 qm_info->wfq_data = OSAL_ZALLOC(p_hwfn->p_dev, GFP_KERNEL,
1144 sizeof(struct ecore_wfq_data) *
1145 ecore_init_qm_get_num_vports(p_hwfn));
1146 if (!qm_info->wfq_data)
1149 return ECORE_SUCCESS;
1152 DP_NOTICE(p_hwfn, false, "Failed to allocate memory for QM params\n");
1153 ecore_qm_info_free(p_hwfn);
1156 /******************** End QM initialization ***************/
1158 enum _ecore_status_t ecore_resc_alloc(struct ecore_dev *p_dev)
1160 enum _ecore_status_t rc = ECORE_SUCCESS;
1164 for_each_hwfn(p_dev, i) {
1165 rc = ecore_l2_alloc(&p_dev->hwfns[i]);
1166 if (rc != ECORE_SUCCESS)
1172 p_dev->fw_data = OSAL_ZALLOC(p_dev, GFP_KERNEL,
1173 sizeof(*p_dev->fw_data));
1174 if (!p_dev->fw_data)
1177 for_each_hwfn(p_dev, i) {
1178 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
1179 u32 n_eqes, num_cons;
1181 /* initialize the doorbell recovery mechanism */
1182 rc = ecore_db_recovery_setup(p_hwfn);
1186 /* First allocate the context manager structure */
1187 rc = ecore_cxt_mngr_alloc(p_hwfn);
1191 /* Set the HW cid/tid numbers (in the context manager)
1192 * Must be done prior to any further computations.
1194 rc = ecore_cxt_set_pf_params(p_hwfn);
1198 rc = ecore_alloc_qm_data(p_hwfn);
1203 ecore_init_qm_info(p_hwfn);
1205 /* Compute the ILT client partition */
1206 rc = ecore_cxt_cfg_ilt_compute(p_hwfn);
1210 /* CID map / ILT shadow table / T2
1211 * The talbes sizes are determined by the computations above
1213 rc = ecore_cxt_tables_alloc(p_hwfn);
1217 /* SPQ, must follow ILT because initializes SPQ context */
1218 rc = ecore_spq_alloc(p_hwfn);
1222 /* SP status block allocation */
1223 p_hwfn->p_dpc_ptt = ecore_get_reserved_ptt(p_hwfn,
1226 rc = ecore_int_alloc(p_hwfn, p_hwfn->p_main_ptt);
1230 rc = ecore_iov_alloc(p_hwfn);
1235 n_eqes = ecore_chain_get_capacity(&p_hwfn->p_spq->chain);
1236 if (ECORE_IS_RDMA_PERSONALITY(p_hwfn)) {
1237 /* Calculate the EQ size
1238 * ---------------------
1239 * Each ICID may generate up to one event at a time i.e.
1240 * the event must be handled/cleared before a new one
1241 * can be generated. We calculate the sum of events per
1242 * protocol and create an EQ deep enough to handle the
1244 * - Core - according to SPQ.
1245 * - RoCE - per QP there are a couple of ICIDs, one
1246 * responder and one requester, each can
1247 * generate an EQE => n_eqes_qp = 2 * n_qp.
1248 * Each CQ can generate an EQE. There are 2 CQs
1249 * per QP => n_eqes_cq = 2 * n_qp.
1250 * Hence the RoCE total is 4 * n_qp or
1252 * - ENet - There can be up to two events per VF. One
1253 * for VF-PF channel and another for VF FLR
1254 * initial cleanup. The number of VFs is
1255 * bounded by MAX_NUM_VFS_BB, and is much
1256 * smaller than RoCE's so we avoid exact
1259 if (ECORE_IS_ROCE_PERSONALITY(p_hwfn)) {
1261 ecore_cxt_get_proto_cid_count(
1267 num_cons = ecore_cxt_get_proto_cid_count(
1272 n_eqes += num_cons + 2 * MAX_NUM_VFS_BB;
1273 } else if (p_hwfn->hw_info.personality == ECORE_PCI_ISCSI) {
1275 ecore_cxt_get_proto_cid_count(p_hwfn,
1278 n_eqes += 2 * num_cons;
1281 if (n_eqes > 0xFFFF) {
1282 DP_ERR(p_hwfn, "Cannot allocate 0x%x EQ elements."
1283 "The maximum of a u16 chain is 0x%x\n",
1288 rc = ecore_eq_alloc(p_hwfn, (u16)n_eqes);
1292 rc = ecore_consq_alloc(p_hwfn);
1296 rc = ecore_l2_alloc(p_hwfn);
1297 if (rc != ECORE_SUCCESS)
1300 /* DMA info initialization */
1301 rc = ecore_dmae_info_alloc(p_hwfn);
1303 DP_NOTICE(p_hwfn, true,
1304 "Failed to allocate memory for dmae_info"
1309 /* DCBX initialization */
1310 rc = ecore_dcbx_info_alloc(p_hwfn);
1312 DP_NOTICE(p_hwfn, true,
1313 "Failed to allocate memory for dcbx structure\n");
1318 p_dev->reset_stats = OSAL_ZALLOC(p_dev, GFP_KERNEL,
1319 sizeof(*p_dev->reset_stats));
1320 if (!p_dev->reset_stats) {
1321 DP_NOTICE(p_dev, true, "Failed to allocate reset statistics\n");
1325 return ECORE_SUCCESS;
1330 ecore_resc_free(p_dev);
1334 void ecore_resc_setup(struct ecore_dev *p_dev)
1339 for_each_hwfn(p_dev, i)
1340 ecore_l2_setup(&p_dev->hwfns[i]);
1344 for_each_hwfn(p_dev, i) {
1345 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
1347 ecore_cxt_mngr_setup(p_hwfn);
1348 ecore_spq_setup(p_hwfn);
1349 ecore_eq_setup(p_hwfn);
1350 ecore_consq_setup(p_hwfn);
1352 /* Read shadow of current MFW mailbox */
1353 ecore_mcp_read_mb(p_hwfn, p_hwfn->p_main_ptt);
1354 OSAL_MEMCPY(p_hwfn->mcp_info->mfw_mb_shadow,
1355 p_hwfn->mcp_info->mfw_mb_cur,
1356 p_hwfn->mcp_info->mfw_mb_length);
1358 ecore_int_setup(p_hwfn, p_hwfn->p_main_ptt);
1360 ecore_l2_setup(p_hwfn);
1361 ecore_iov_setup(p_hwfn);
1365 #define FINAL_CLEANUP_POLL_CNT (100)
1366 #define FINAL_CLEANUP_POLL_TIME (10)
1367 enum _ecore_status_t ecore_final_cleanup(struct ecore_hwfn *p_hwfn,
1368 struct ecore_ptt *p_ptt,
1371 u32 command = 0, addr, count = FINAL_CLEANUP_POLL_CNT;
1372 enum _ecore_status_t rc = ECORE_TIMEOUT;
1375 if (CHIP_REV_IS_TEDIBEAR(p_hwfn->p_dev) ||
1376 CHIP_REV_IS_SLOW(p_hwfn->p_dev)) {
1377 DP_INFO(p_hwfn, "Skipping final cleanup for non-ASIC\n");
1378 return ECORE_SUCCESS;
1382 addr = GTT_BAR0_MAP_REG_USDM_RAM +
1383 USTORM_FLR_FINAL_ACK_OFFSET(p_hwfn->rel_pf_id);
1388 command |= X_FINAL_CLEANUP_AGG_INT <<
1389 SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT;
1390 command |= 1 << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT;
1391 command |= id << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT;
1392 command |= SDM_COMP_TYPE_AGG_INT << SDM_OP_GEN_COMP_TYPE_SHIFT;
1394 /* Make sure notification is not set before initiating final cleanup */
1396 if (REG_RD(p_hwfn, addr)) {
1397 DP_NOTICE(p_hwfn, false,
1398 "Unexpected; Found final cleanup notification");
1399 DP_NOTICE(p_hwfn, false,
1400 " before initiating final cleanup\n");
1401 REG_WR(p_hwfn, addr, 0);
1404 DP_VERBOSE(p_hwfn, ECORE_MSG_IOV,
1405 "Sending final cleanup for PFVF[%d] [Command %08x]\n",
1408 ecore_wr(p_hwfn, p_ptt, XSDM_REG_OPERATION_GEN, command);
1410 /* Poll until completion */
1411 while (!REG_RD(p_hwfn, addr) && count--)
1412 OSAL_MSLEEP(FINAL_CLEANUP_POLL_TIME);
1414 if (REG_RD(p_hwfn, addr))
1417 DP_NOTICE(p_hwfn, true,
1418 "Failed to receive FW final cleanup notification\n");
1420 /* Cleanup afterwards */
1421 REG_WR(p_hwfn, addr, 0);
1426 static enum _ecore_status_t ecore_calc_hw_mode(struct ecore_hwfn *p_hwfn)
1430 if (ECORE_IS_BB_B0(p_hwfn->p_dev)) {
1431 hw_mode |= 1 << MODE_BB;
1432 } else if (ECORE_IS_AH(p_hwfn->p_dev)) {
1433 hw_mode |= 1 << MODE_K2;
1435 DP_NOTICE(p_hwfn, true, "Unknown chip type %#x\n",
1436 p_hwfn->p_dev->type);
1440 /* Ports per engine is based on the values in CNIG_REG_NW_PORT_MODE */
1441 switch (p_hwfn->p_dev->num_ports_in_engine) {
1443 hw_mode |= 1 << MODE_PORTS_PER_ENG_1;
1446 hw_mode |= 1 << MODE_PORTS_PER_ENG_2;
1449 hw_mode |= 1 << MODE_PORTS_PER_ENG_4;
1452 DP_NOTICE(p_hwfn, true,
1453 "num_ports_in_engine = %d not supported\n",
1454 p_hwfn->p_dev->num_ports_in_engine);
1458 switch (p_hwfn->p_dev->mf_mode) {
1459 case ECORE_MF_DEFAULT:
1461 hw_mode |= 1 << MODE_MF_SI;
1463 case ECORE_MF_OVLAN:
1464 hw_mode |= 1 << MODE_MF_SD;
1467 DP_NOTICE(p_hwfn, true,
1468 "Unsupported MF mode, init as DEFAULT\n");
1469 hw_mode |= 1 << MODE_MF_SI;
1473 if (CHIP_REV_IS_SLOW(p_hwfn->p_dev)) {
1474 if (CHIP_REV_IS_FPGA(p_hwfn->p_dev)) {
1475 hw_mode |= 1 << MODE_FPGA;
1477 if (p_hwfn->p_dev->b_is_emul_full)
1478 hw_mode |= 1 << MODE_EMUL_FULL;
1480 hw_mode |= 1 << MODE_EMUL_REDUCED;
1484 hw_mode |= 1 << MODE_ASIC;
1486 if (ECORE_IS_CMT(p_hwfn->p_dev))
1487 hw_mode |= 1 << MODE_100G;
1489 p_hwfn->hw_info.hw_mode = hw_mode;
1491 DP_VERBOSE(p_hwfn, (ECORE_MSG_PROBE | ECORE_MSG_IFUP),
1492 "Configuring function for hw_mode: 0x%08x\n",
1493 p_hwfn->hw_info.hw_mode);
1495 return ECORE_SUCCESS;
1499 /* MFW-replacement initializations for non-ASIC */
1500 static enum _ecore_status_t ecore_hw_init_chip(struct ecore_hwfn *p_hwfn,
1501 struct ecore_ptt *p_ptt)
1503 struct ecore_dev *p_dev = p_hwfn->p_dev;
1507 if (CHIP_REV_IS_EMUL(p_dev)) {
1508 if (ECORE_IS_AH(p_dev))
1512 ecore_wr(p_hwfn, p_ptt, MISCS_REG_RESET_PL_HV + 4, pl_hv);
1514 if (CHIP_REV_IS_EMUL(p_dev) &&
1515 (ECORE_IS_AH(p_dev)))
1516 ecore_wr(p_hwfn, p_ptt, MISCS_REG_RESET_PL_HV_2_K2_E5,
1519 /* initialize port mode to 4x10G_E (10G with 4x10 SERDES) */
1520 /* CNIG_REG_NW_PORT_MODE is same for A0 and B0 */
1521 if (!CHIP_REV_IS_EMUL(p_dev) || ECORE_IS_BB(p_dev))
1522 ecore_wr(p_hwfn, p_ptt, CNIG_REG_NW_PORT_MODE_BB, 4);
1524 if (CHIP_REV_IS_EMUL(p_dev)) {
1525 if (ECORE_IS_AH(p_dev)) {
1526 /* 2 for 4-port, 1 for 2-port, 0 for 1-port */
1527 ecore_wr(p_hwfn, p_ptt, MISC_REG_PORT_MODE,
1528 (p_dev->num_ports_in_engine >> 1));
1530 ecore_wr(p_hwfn, p_ptt, MISC_REG_BLOCK_256B_EN,
1531 p_dev->num_ports_in_engine == 4 ? 0 : 3);
1536 ecore_wr(p_hwfn, p_ptt, PSWRQ2_REG_RBC_DONE, 1);
1537 for (i = 0; i < 100; i++) {
1539 if (ecore_rd(p_hwfn, p_ptt, PSWRQ2_REG_CFG_DONE) == 1)
1543 DP_NOTICE(p_hwfn, true,
1544 "RBC done failed to complete in PSWRQ2\n");
1546 return ECORE_SUCCESS;
1550 /* Init run time data for all PFs and their VFs on an engine.
1551 * TBD - for VFs - Once we have parent PF info for each VF in
1552 * shmem available as CAU requires knowledge of parent PF for each VF.
1554 static void ecore_init_cau_rt_data(struct ecore_dev *p_dev)
1556 u32 offset = CAU_REG_SB_VAR_MEMORY_RT_OFFSET;
1559 for_each_hwfn(p_dev, i) {
1560 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
1561 struct ecore_igu_info *p_igu_info;
1562 struct ecore_igu_block *p_block;
1563 struct cau_sb_entry sb_entry;
1565 p_igu_info = p_hwfn->hw_info.p_igu_info;
1568 igu_sb_id < ECORE_MAPPING_MEMORY_SIZE(p_dev);
1570 p_block = &p_igu_info->entry[igu_sb_id];
1572 if (!p_block->is_pf)
1575 ecore_init_cau_sb_entry(p_hwfn, &sb_entry,
1576 p_block->function_id, 0, 0);
1577 STORE_RT_REG_AGG(p_hwfn, offset + igu_sb_id * 2,
1583 static void ecore_init_cache_line_size(struct ecore_hwfn *p_hwfn,
1584 struct ecore_ptt *p_ptt)
1586 u32 val, wr_mbs, cache_line_size;
1588 val = ecore_rd(p_hwfn, p_ptt, PSWRQ2_REG_WR_MBS0);
1601 "Unexpected value of PSWRQ2_REG_WR_MBS0 [0x%x]. Avoid configuring PGLUE_B_REG_CACHE_LINE_SIZE.\n",
1606 cache_line_size = OSAL_MIN_T(u32, OSAL_CACHE_LINE_SIZE, wr_mbs);
1607 switch (cache_line_size) {
1622 "Unexpected value of cache line size [0x%x]. Avoid configuring PGLUE_B_REG_CACHE_LINE_SIZE.\n",
1626 if (wr_mbs < OSAL_CACHE_LINE_SIZE)
1628 "The cache line size for padding is suboptimal for performance [OS cache line size 0x%x, wr mbs 0x%x]\n",
1629 OSAL_CACHE_LINE_SIZE, wr_mbs);
1631 STORE_RT_REG(p_hwfn, PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET, val);
1633 STORE_RT_REG(p_hwfn, PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET, val);
1634 STORE_RT_REG(p_hwfn, PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET, val);
1638 static enum _ecore_status_t ecore_hw_init_common(struct ecore_hwfn *p_hwfn,
1639 struct ecore_ptt *p_ptt,
1642 struct ecore_qm_info *qm_info = &p_hwfn->qm_info;
1643 struct ecore_dev *p_dev = p_hwfn->p_dev;
1644 u8 vf_id, max_num_vfs;
1647 enum _ecore_status_t rc = ECORE_SUCCESS;
1649 ecore_init_cau_rt_data(p_dev);
1651 /* Program GTT windows */
1652 ecore_gtt_init(p_hwfn, p_ptt);
1655 if (CHIP_REV_IS_EMUL(p_dev)) {
1656 rc = ecore_hw_init_chip(p_hwfn, p_ptt);
1657 if (rc != ECORE_SUCCESS)
1662 if (p_hwfn->mcp_info) {
1663 if (p_hwfn->mcp_info->func_info.bandwidth_max)
1664 qm_info->pf_rl_en = 1;
1665 if (p_hwfn->mcp_info->func_info.bandwidth_min)
1666 qm_info->pf_wfq_en = 1;
1669 ecore_qm_common_rt_init(p_hwfn,
1670 p_dev->num_ports_in_engine,
1671 qm_info->max_phys_tcs_per_port,
1672 qm_info->pf_rl_en, qm_info->pf_wfq_en,
1673 qm_info->vport_rl_en, qm_info->vport_wfq_en,
1674 qm_info->qm_port_params);
1676 ecore_cxt_hw_init_common(p_hwfn);
1678 ecore_init_cache_line_size(p_hwfn, p_ptt);
1680 rc = ecore_init_run(p_hwfn, p_ptt, PHASE_ENGINE, ANY_PHASE_ID, hw_mode);
1681 if (rc != ECORE_SUCCESS)
1684 /* @@TBD MichalK - should add VALIDATE_VFID to init tool...
1685 * need to decide with which value, maybe runtime
1687 ecore_wr(p_hwfn, p_ptt, PSWRQ2_REG_L2P_VALIDATE_VFID, 0);
1688 ecore_wr(p_hwfn, p_ptt, PGLUE_B_REG_USE_CLIENTID_IN_TAG, 1);
1690 if (ECORE_IS_BB(p_dev)) {
1691 /* Workaround clears ROCE search for all functions to prevent
1692 * involving non initialized function in processing ROCE packet.
1694 num_pfs = NUM_OF_ENG_PFS(p_dev);
1695 for (pf_id = 0; pf_id < num_pfs; pf_id++) {
1696 ecore_fid_pretend(p_hwfn, p_ptt, pf_id);
1697 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1698 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1700 /* pretend to original PF */
1701 ecore_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
1704 /* Workaround for avoiding CCFC execution error when getting packets
1705 * with CRC errors, and allowing instead the invoking of the FW error
1707 * This is not done inside the init tool since it currently can't
1708 * perform a pretending to VFs.
1710 max_num_vfs = ECORE_IS_AH(p_dev) ? MAX_NUM_VFS_K2 : MAX_NUM_VFS_BB;
1711 for (vf_id = 0; vf_id < max_num_vfs; vf_id++) {
1712 concrete_fid = ecore_vfid_to_concrete(p_hwfn, vf_id);
1713 ecore_fid_pretend(p_hwfn, p_ptt, (u16)concrete_fid);
1714 ecore_wr(p_hwfn, p_ptt, CCFC_REG_STRONG_ENABLE_VF, 0x1);
1715 ecore_wr(p_hwfn, p_ptt, CCFC_REG_WEAK_ENABLE_VF, 0x0);
1716 ecore_wr(p_hwfn, p_ptt, TCFC_REG_STRONG_ENABLE_VF, 0x1);
1717 ecore_wr(p_hwfn, p_ptt, TCFC_REG_WEAK_ENABLE_VF, 0x0);
1719 /* pretend to original PF */
1720 ecore_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
1726 #define MISC_REG_RESET_REG_2_XMAC_BIT (1 << 4)
1727 #define MISC_REG_RESET_REG_2_XMAC_SOFT_BIT (1 << 5)
1729 #define PMEG_IF_BYTE_COUNT 8
1731 static void ecore_wr_nw_port(struct ecore_hwfn *p_hwfn,
1732 struct ecore_ptt *p_ptt,
1733 u32 addr, u64 data, u8 reg_type, u8 port)
1735 DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
1736 "CMD: %08x, ADDR: 0x%08x, DATA: %08x:%08x\n",
1737 ecore_rd(p_hwfn, p_ptt, CNIG_REG_PMEG_IF_CMD_BB) |
1738 (8 << PMEG_IF_BYTE_COUNT),
1739 (reg_type << 25) | (addr << 8) | port,
1740 (u32)((data >> 32) & 0xffffffff),
1741 (u32)(data & 0xffffffff));
1743 ecore_wr(p_hwfn, p_ptt, CNIG_REG_PMEG_IF_CMD_BB,
1744 (ecore_rd(p_hwfn, p_ptt, CNIG_REG_PMEG_IF_CMD_BB) &
1745 0xffff00fe) | (8 << PMEG_IF_BYTE_COUNT));
1746 ecore_wr(p_hwfn, p_ptt, CNIG_REG_PMEG_IF_ADDR_BB,
1747 (reg_type << 25) | (addr << 8) | port);
1748 ecore_wr(p_hwfn, p_ptt, CNIG_REG_PMEG_IF_WRDATA_BB, data & 0xffffffff);
1749 ecore_wr(p_hwfn, p_ptt, CNIG_REG_PMEG_IF_WRDATA_BB,
1750 (data >> 32) & 0xffffffff);
1753 #define XLPORT_MODE_REG (0x20a)
1754 #define XLPORT_MAC_CONTROL (0x210)
1755 #define XLPORT_FLOW_CONTROL_CONFIG (0x207)
1756 #define XLPORT_ENABLE_REG (0x20b)
1758 #define XLMAC_CTRL (0x600)
1759 #define XLMAC_MODE (0x601)
1760 #define XLMAC_RX_MAX_SIZE (0x608)
1761 #define XLMAC_TX_CTRL (0x604)
1762 #define XLMAC_PAUSE_CTRL (0x60d)
1763 #define XLMAC_PFC_CTRL (0x60e)
1765 static void ecore_emul_link_init_bb(struct ecore_hwfn *p_hwfn,
1766 struct ecore_ptt *p_ptt)
1768 u8 loopback = 0, port = p_hwfn->port_id * 2;
1770 DP_INFO(p_hwfn->p_dev, "Configurating Emulation Link %02x\n", port);
1772 /* XLPORT MAC MODE *//* 0 Quad, 4 Single... */
1773 ecore_wr_nw_port(p_hwfn, p_ptt, XLPORT_MODE_REG, (0x4 << 4) | 0x4, 1,
1775 ecore_wr_nw_port(p_hwfn, p_ptt, XLPORT_MAC_CONTROL, 0, 1, port);
1776 /* XLMAC: SOFT RESET */
1777 ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_CTRL, 0x40, 0, port);
1778 /* XLMAC: Port Speed >= 10Gbps */
1779 ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_MODE, 0x40, 0, port);
1780 /* XLMAC: Max Size */
1781 ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_RX_MAX_SIZE, 0x3fff, 0, port);
1782 ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_TX_CTRL,
1783 0x01000000800ULL | (0xa << 12) | ((u64)1 << 38),
1785 ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_PAUSE_CTRL, 0x7c000, 0, port);
1786 ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_PFC_CTRL,
1787 0x30ffffc000ULL, 0, port);
1788 ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_CTRL, 0x3 | (loopback << 2), 0,
1789 port); /* XLMAC: TX_EN, RX_EN */
1790 /* XLMAC: TX_EN, RX_EN, SW_LINK_STATUS */
1791 ecore_wr_nw_port(p_hwfn, p_ptt, XLMAC_CTRL,
1792 0x1003 | (loopback << 2), 0, port);
1793 /* Enabled Parallel PFC interface */
1794 ecore_wr_nw_port(p_hwfn, p_ptt, XLPORT_FLOW_CONTROL_CONFIG, 1, 0, port);
1796 /* XLPORT port enable */
1797 ecore_wr_nw_port(p_hwfn, p_ptt, XLPORT_ENABLE_REG, 0xf, 1, port);
1800 static void ecore_emul_link_init_ah_e5(struct ecore_hwfn *p_hwfn,
1801 struct ecore_ptt *p_ptt)
1803 u8 port = p_hwfn->port_id;
1804 u32 mac_base = NWM_REG_MAC0_K2_E5 + (port << 2) * NWM_REG_MAC0_SIZE;
1806 DP_INFO(p_hwfn->p_dev, "Configurating Emulation Link %02x\n", port);
1808 ecore_wr(p_hwfn, p_ptt, CNIG_REG_NIG_PORT0_CONF_K2_E5 + (port << 2),
1809 (1 << CNIG_REG_NIG_PORT0_CONF_NIG_PORT_ENABLE_0_K2_E5_SHIFT) |
1811 CNIG_REG_NIG_PORT0_CONF_NIG_PORT_NWM_PORT_MAP_0_K2_E5_SHIFT) |
1812 (0 << CNIG_REG_NIG_PORT0_CONF_NIG_PORT_RATE_0_K2_E5_SHIFT));
1814 ecore_wr(p_hwfn, p_ptt, mac_base + ETH_MAC_REG_XIF_MODE_K2_E5,
1815 1 << ETH_MAC_REG_XIF_MODE_XGMII_K2_E5_SHIFT);
1817 ecore_wr(p_hwfn, p_ptt, mac_base + ETH_MAC_REG_FRM_LENGTH_K2_E5,
1818 9018 << ETH_MAC_REG_FRM_LENGTH_FRM_LENGTH_K2_E5_SHIFT);
1820 ecore_wr(p_hwfn, p_ptt, mac_base + ETH_MAC_REG_TX_IPG_LENGTH_K2_E5,
1821 0xc << ETH_MAC_REG_TX_IPG_LENGTH_TXIPG_K2_E5_SHIFT);
1823 ecore_wr(p_hwfn, p_ptt, mac_base + ETH_MAC_REG_RX_FIFO_SECTIONS_K2_E5,
1824 8 << ETH_MAC_REG_RX_FIFO_SECTIONS_RX_SECTION_FULL_K2_E5_SHIFT);
1826 ecore_wr(p_hwfn, p_ptt, mac_base + ETH_MAC_REG_TX_FIFO_SECTIONS_K2_E5,
1828 ETH_MAC_REG_TX_FIFO_SECTIONS_TX_SECTION_EMPTY_K2_E5_SHIFT) |
1830 ETH_MAC_REG_TX_FIFO_SECTIONS_TX_SECTION_FULL_K2_E5_SHIFT));
1832 ecore_wr(p_hwfn, p_ptt, mac_base + ETH_MAC_REG_COMMAND_CONFIG_K2_E5,
1836 static void ecore_emul_link_init(struct ecore_hwfn *p_hwfn,
1837 struct ecore_ptt *p_ptt)
1839 if (ECORE_IS_AH(p_hwfn->p_dev))
1840 ecore_emul_link_init_ah_e5(p_hwfn, p_ptt);
1842 ecore_emul_link_init_bb(p_hwfn, p_ptt);
1845 static void ecore_link_init_bb(struct ecore_hwfn *p_hwfn,
1846 struct ecore_ptt *p_ptt, u8 port)
1848 int port_offset = port ? 0x800 : 0;
1849 u32 xmac_rxctrl = 0;
1852 /* FIXME: move to common start */
1853 ecore_wr(p_hwfn, p_ptt, MISC_REG_RESET_PL_PDA_VAUX + 2 * sizeof(u32),
1854 MISC_REG_RESET_REG_2_XMAC_BIT); /* Clear */
1856 ecore_wr(p_hwfn, p_ptt, MISC_REG_RESET_PL_PDA_VAUX + sizeof(u32),
1857 MISC_REG_RESET_REG_2_XMAC_BIT); /* Set */
1859 ecore_wr(p_hwfn, p_ptt, MISC_REG_XMAC_CORE_PORT_MODE_BB, 1);
1861 /* Set the number of ports on the Warp Core to 10G */
1862 ecore_wr(p_hwfn, p_ptt, MISC_REG_XMAC_PHY_PORT_MODE_BB, 3);
1864 /* Soft reset of XMAC */
1865 ecore_wr(p_hwfn, p_ptt, MISC_REG_RESET_PL_PDA_VAUX + 2 * sizeof(u32),
1866 MISC_REG_RESET_REG_2_XMAC_SOFT_BIT);
1868 ecore_wr(p_hwfn, p_ptt, MISC_REG_RESET_PL_PDA_VAUX + sizeof(u32),
1869 MISC_REG_RESET_REG_2_XMAC_SOFT_BIT);
1871 /* FIXME: move to common end */
1872 if (CHIP_REV_IS_FPGA(p_hwfn->p_dev))
1873 ecore_wr(p_hwfn, p_ptt, XMAC_REG_MODE_BB + port_offset, 0x20);
1875 /* Set Max packet size: initialize XMAC block register for port 0 */
1876 ecore_wr(p_hwfn, p_ptt, XMAC_REG_RX_MAX_SIZE_BB + port_offset, 0x2710);
1878 /* CRC append for Tx packets: init XMAC block register for port 1 */
1879 ecore_wr(p_hwfn, p_ptt, XMAC_REG_TX_CTRL_LO_BB + port_offset, 0xC800);
1881 /* Enable TX and RX: initialize XMAC block register for port 1 */
1882 ecore_wr(p_hwfn, p_ptt, XMAC_REG_CTRL_BB + port_offset,
1883 XMAC_REG_CTRL_TX_EN_BB | XMAC_REG_CTRL_RX_EN_BB);
1884 xmac_rxctrl = ecore_rd(p_hwfn, p_ptt,
1885 XMAC_REG_RX_CTRL_BB + port_offset);
1886 xmac_rxctrl |= XMAC_REG_RX_CTRL_PROCESS_VARIABLE_PREAMBLE_BB;
1887 ecore_wr(p_hwfn, p_ptt, XMAC_REG_RX_CTRL_BB + port_offset, xmac_rxctrl);
1891 static enum _ecore_status_t
1892 ecore_hw_init_dpi_size(struct ecore_hwfn *p_hwfn,
1893 struct ecore_ptt *p_ptt, u32 pwm_region_size, u32 n_cpus)
1895 u32 dpi_bit_shift, dpi_count, dpi_page_size;
1899 /* Calculate DPI size
1900 * ------------------
1901 * The PWM region contains Doorbell Pages. The first is reserverd for
1902 * the kernel for, e.g, L2. The others are free to be used by non-
1903 * trusted applications, typically from user space. Each page, called a
1904 * doorbell page is sectioned into windows that allow doorbells to be
1905 * issued in parallel by the kernel/application. The size of such a
1906 * window (a.k.a. WID) is 1kB.
1908 * 1kB WID x N WIDS = DPI page size
1909 * DPI page size x N DPIs = PWM region size
1911 * The size of the DPI page size must be in multiples of OSAL_PAGE_SIZE
1912 * in order to ensure that two applications won't share the same page.
1913 * It also must contain at least one WID per CPU to allow parallelism.
1914 * It also must be a power of 2, since it is stored as a bit shift.
1916 * The DPI page size is stored in a register as 'dpi_bit_shift' so that
1917 * 0 is 4kB, 1 is 8kB and etc. Hence the minimum size is 4,096
1918 * containing 4 WIDs.
1920 n_wids = OSAL_MAX_T(u32, ECORE_MIN_WIDS, n_cpus);
1921 dpi_page_size = ECORE_WID_SIZE * OSAL_ROUNDUP_POW_OF_TWO(n_wids);
1922 dpi_page_size = (dpi_page_size + OSAL_PAGE_SIZE - 1) &
1923 ~(OSAL_PAGE_SIZE - 1);
1924 dpi_bit_shift = OSAL_LOG2(dpi_page_size / 4096);
1925 dpi_count = pwm_region_size / dpi_page_size;
1927 min_dpis = p_hwfn->pf_params.rdma_pf_params.min_dpis;
1928 min_dpis = OSAL_MAX_T(u32, ECORE_MIN_DPIS, min_dpis);
1931 p_hwfn->dpi_size = dpi_page_size;
1932 p_hwfn->dpi_count = dpi_count;
1934 /* Update registers */
1935 ecore_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPI_BIT_SHIFT, dpi_bit_shift);
1937 if (dpi_count < min_dpis)
1938 return ECORE_NORESOURCES;
1940 return ECORE_SUCCESS;
1943 enum ECORE_ROCE_EDPM_MODE {
1944 ECORE_ROCE_EDPM_MODE_ENABLE = 0,
1945 ECORE_ROCE_EDPM_MODE_FORCE_ON = 1,
1946 ECORE_ROCE_EDPM_MODE_DISABLE = 2,
1949 static enum _ecore_status_t
1950 ecore_hw_init_pf_doorbell_bar(struct ecore_hwfn *p_hwfn,
1951 struct ecore_ptt *p_ptt)
1953 u32 pwm_regsize, norm_regsize;
1954 u32 non_pwm_conn, min_addr_reg1;
1955 u32 db_bar_size, n_cpus;
1958 enum _ecore_status_t rc = ECORE_SUCCESS;
1961 db_bar_size = ecore_hw_bar_size(p_hwfn, p_ptt, BAR_ID_1);
1962 if (ECORE_IS_CMT(p_hwfn->p_dev))
1965 /* Calculate doorbell regions
1966 * -----------------------------------
1967 * The doorbell BAR is made of two regions. The first is called normal
1968 * region and the second is called PWM region. In the normal region
1969 * each ICID has its own set of addresses so that writing to that
1970 * specific address identifies the ICID. In the Process Window Mode
1971 * region the ICID is given in the data written to the doorbell. The
1972 * above per PF register denotes the offset in the doorbell BAR in which
1973 * the PWM region begins.
1974 * The normal region has ECORE_PF_DEMS_SIZE bytes per ICID, that is per
1975 * non-PWM connection. The calculation below computes the total non-PWM
1976 * connections. The DORQ_REG_PF_MIN_ADDR_REG1 register is
1977 * in units of 4,096 bytes.
1979 non_pwm_conn = ecore_cxt_get_proto_cid_start(p_hwfn, PROTOCOLID_CORE) +
1980 ecore_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_CORE,
1982 ecore_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_ETH, OSAL_NULL);
1983 norm_regsize = ROUNDUP(ECORE_PF_DEMS_SIZE * non_pwm_conn,
1985 min_addr_reg1 = norm_regsize / 4096;
1986 pwm_regsize = db_bar_size - norm_regsize;
1988 /* Check that the normal and PWM sizes are valid */
1989 if (db_bar_size < norm_regsize) {
1990 DP_ERR(p_hwfn->p_dev,
1991 "Doorbell BAR size 0x%x is too small (normal region is 0x%0x )\n",
1992 db_bar_size, norm_regsize);
1993 return ECORE_NORESOURCES;
1995 if (pwm_regsize < ECORE_MIN_PWM_REGION) {
1996 DP_ERR(p_hwfn->p_dev,
1997 "PWM region size 0x%0x is too small. Should be at least 0x%0x (Doorbell BAR size is 0x%x and normal region size is 0x%0x)\n",
1998 pwm_regsize, ECORE_MIN_PWM_REGION, db_bar_size,
2000 return ECORE_NORESOURCES;
2003 /* Calculate number of DPIs */
2004 roce_edpm_mode = p_hwfn->pf_params.rdma_pf_params.roce_edpm_mode;
2005 if ((roce_edpm_mode == ECORE_ROCE_EDPM_MODE_ENABLE) ||
2006 ((roce_edpm_mode == ECORE_ROCE_EDPM_MODE_FORCE_ON))) {
2007 /* Either EDPM is mandatory, or we are attempting to allocate a
2010 n_cpus = OSAL_NUM_ACTIVE_CPU();
2011 rc = ecore_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
2014 cond = ((rc != ECORE_SUCCESS) &&
2015 (roce_edpm_mode == ECORE_ROCE_EDPM_MODE_ENABLE)) ||
2016 (roce_edpm_mode == ECORE_ROCE_EDPM_MODE_DISABLE);
2017 if (cond || p_hwfn->dcbx_no_edpm) {
2018 /* Either EDPM is disabled from user configuration, or it is
2019 * disabled via DCBx, or it is not mandatory and we failed to
2020 * allocated a WID per CPU.
2023 rc = ecore_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
2025 /* If we entered this flow due to DCBX then the DPM register is
2026 * already configured.
2031 "doorbell bar: normal_region_size=%d, pwm_region_size=%d",
2032 norm_regsize, pwm_regsize);
2034 " dpi_size=%d, dpi_count=%d, roce_edpm=%s\n",
2035 p_hwfn->dpi_size, p_hwfn->dpi_count,
2036 ((p_hwfn->dcbx_no_edpm) || (p_hwfn->db_bar_no_edpm)) ?
2037 "disabled" : "enabled");
2039 /* Check return codes from above calls */
2040 if (rc != ECORE_SUCCESS) {
2042 "Failed to allocate enough DPIs\n");
2043 return ECORE_NORESOURCES;
2047 p_hwfn->dpi_start_offset = norm_regsize;
2049 /* Update registers */
2050 /* DEMS size is configured log2 of DWORDs, hence the division by 4 */
2051 pf_dems_shift = OSAL_LOG2(ECORE_PF_DEMS_SIZE / 4);
2052 ecore_wr(p_hwfn, p_ptt, DORQ_REG_PF_ICID_BIT_SHIFT_NORM, pf_dems_shift);
2053 ecore_wr(p_hwfn, p_ptt, DORQ_REG_PF_MIN_ADDR_REG1, min_addr_reg1);
2055 return ECORE_SUCCESS;
2058 static enum _ecore_status_t ecore_hw_init_port(struct ecore_hwfn *p_hwfn,
2059 struct ecore_ptt *p_ptt,
2062 enum _ecore_status_t rc = ECORE_SUCCESS;
2064 rc = ecore_init_run(p_hwfn, p_ptt, PHASE_PORT, p_hwfn->port_id,
2066 if (rc != ECORE_SUCCESS)
2069 ecore_wr(p_hwfn, p_ptt, PGLUE_B_REG_MASTER_WRITE_PAD_ENABLE, 0);
2072 if (CHIP_REV_IS_ASIC(p_hwfn->p_dev))
2073 return ECORE_SUCCESS;
2075 if (CHIP_REV_IS_FPGA(p_hwfn->p_dev)) {
2076 if (ECORE_IS_AH(p_hwfn->p_dev))
2077 return ECORE_SUCCESS;
2078 else if (ECORE_IS_BB(p_hwfn->p_dev))
2079 ecore_link_init_bb(p_hwfn, p_ptt, p_hwfn->port_id);
2080 } else if (CHIP_REV_IS_EMUL(p_hwfn->p_dev)) {
2081 if (ECORE_IS_CMT(p_hwfn->p_dev)) {
2082 /* Activate OPTE in CMT */
2085 val = ecore_rd(p_hwfn, p_ptt, MISCS_REG_RESET_PL_HV);
2087 ecore_wr(p_hwfn, p_ptt, MISCS_REG_RESET_PL_HV, val);
2088 ecore_wr(p_hwfn, p_ptt, MISC_REG_CLK_100G_MODE, 1);
2089 ecore_wr(p_hwfn, p_ptt, MISCS_REG_CLK_100G_MODE, 1);
2090 ecore_wr(p_hwfn, p_ptt, MISC_REG_OPTE_MODE, 1);
2091 ecore_wr(p_hwfn, p_ptt,
2092 NIG_REG_LLH_ENG_CLS_TCP_4_TUPLE_SEARCH, 1);
2093 ecore_wr(p_hwfn, p_ptt,
2094 NIG_REG_LLH_ENG_CLS_ENG_ID_TBL, 0x55555555);
2095 ecore_wr(p_hwfn, p_ptt,
2096 NIG_REG_LLH_ENG_CLS_ENG_ID_TBL + 0x4,
2100 ecore_emul_link_init(p_hwfn, p_ptt);
2102 DP_INFO(p_hwfn->p_dev, "link is not being configured\n");
2109 static enum _ecore_status_t
2110 ecore_hw_init_pf(struct ecore_hwfn *p_hwfn,
2111 struct ecore_ptt *p_ptt,
2112 struct ecore_tunnel_info *p_tunn,
2115 enum ecore_int_mode int_mode, bool allow_npar_tx_switch)
2117 u8 rel_pf_id = p_hwfn->rel_pf_id;
2119 enum _ecore_status_t rc = ECORE_SUCCESS;
2123 if (p_hwfn->mcp_info) {
2124 struct ecore_mcp_function_info *p_info;
2126 p_info = &p_hwfn->mcp_info->func_info;
2127 if (p_info->bandwidth_min)
2128 p_hwfn->qm_info.pf_wfq = p_info->bandwidth_min;
2130 /* Update rate limit once we'll actually have a link */
2131 p_hwfn->qm_info.pf_rl = 100000;
2133 ecore_cxt_hw_init_pf(p_hwfn, p_ptt);
2135 ecore_int_igu_init_rt(p_hwfn);
2137 /* Set VLAN in NIG if needed */
2138 if (hw_mode & (1 << MODE_MF_SD)) {
2139 DP_VERBOSE(p_hwfn, ECORE_MSG_HW, "Configuring LLH_FUNC_TAG\n");
2140 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET, 1);
2141 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET,
2142 p_hwfn->hw_info.ovlan);
2145 /* Enable classification by MAC if needed */
2146 if (hw_mode & (1 << MODE_MF_SI)) {
2147 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
2148 "Configuring TAGMAC_CLS_TYPE\n");
2149 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET,
2153 /* Protocl Configuration - @@@TBD - should we set 0 otherwise? */
2154 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_TCP_RT_OFFSET,
2155 (p_hwfn->hw_info.personality == ECORE_PCI_ISCSI) ? 1 : 0);
2156 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_FCOE_RT_OFFSET,
2157 (p_hwfn->hw_info.personality == ECORE_PCI_FCOE) ? 1 : 0);
2158 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_ROCE_RT_OFFSET, 0);
2160 /* perform debug configuration when chip is out of reset */
2161 OSAL_BEFORE_PF_START((void *)p_hwfn->p_dev, p_hwfn->my_id);
2163 /* PF Init sequence */
2164 rc = ecore_init_run(p_hwfn, p_ptt, PHASE_PF, rel_pf_id, hw_mode);
2168 /* QM_PF Init sequence (may be invoked separately e.g. for DCB) */
2169 rc = ecore_init_run(p_hwfn, p_ptt, PHASE_QM_PF, rel_pf_id, hw_mode);
2173 /* Pure runtime initializations - directly to the HW */
2174 ecore_int_igu_init_pure_rt(p_hwfn, p_ptt, true, true);
2176 /* PCI relaxed ordering causes a decrease in the performance on some
2177 * systems. Till a root cause is found, disable this attribute in the
2181 * pos = OSAL_PCI_FIND_CAPABILITY(p_hwfn->p_dev, PCI_CAP_ID_EXP);
2183 * DP_NOTICE(p_hwfn, true,
2184 * "Failed to find the PCIe Cap\n");
2187 * OSAL_PCI_READ_CONFIG_WORD(p_hwfn->p_dev, pos + PCI_EXP_DEVCTL, &ctrl);
2188 * ctrl &= ~PCI_EXP_DEVCTL_RELAX_EN;
2189 * OSAL_PCI_WRITE_CONFIG_WORD(p_hwfn->p_dev, pos + PCI_EXP_DEVCTL, ctrl);
2192 rc = ecore_hw_init_pf_doorbell_bar(p_hwfn, p_ptt);
2196 /* enable interrupts */
2197 rc = ecore_int_igu_enable(p_hwfn, p_ptt, int_mode);
2198 if (rc != ECORE_SUCCESS)
2201 /* send function start command */
2202 rc = ecore_sp_pf_start(p_hwfn, p_ptt, p_tunn,
2203 p_hwfn->p_dev->mf_mode,
2204 allow_npar_tx_switch);
2206 DP_NOTICE(p_hwfn, true,
2207 "Function start ramrod failed\n");
2209 prs_reg = ecore_rd(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1);
2210 DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
2211 "PRS_REG_SEARCH_TAG1: %x\n", prs_reg);
2213 if (p_hwfn->hw_info.personality == ECORE_PCI_FCOE) {
2214 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1,
2216 ecore_wr(p_hwfn, p_ptt,
2217 PRS_REG_PKT_LEN_STAT_TAGS_NOT_COUNTED_FIRST,
2220 DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
2221 "PRS_REG_SEARCH registers after start PFn\n");
2222 prs_reg = ecore_rd(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP);
2223 DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
2224 "PRS_REG_SEARCH_TCP: %x\n", prs_reg);
2225 prs_reg = ecore_rd(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP);
2226 DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
2227 "PRS_REG_SEARCH_UDP: %x\n", prs_reg);
2228 prs_reg = ecore_rd(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE);
2229 DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
2230 "PRS_REG_SEARCH_FCOE: %x\n", prs_reg);
2231 prs_reg = ecore_rd(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE);
2232 DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
2233 "PRS_REG_SEARCH_ROCE: %x\n", prs_reg);
2234 prs_reg = ecore_rd(p_hwfn, p_ptt,
2235 PRS_REG_SEARCH_TCP_FIRST_FRAG);
2236 DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
2237 "PRS_REG_SEARCH_TCP_FIRST_FRAG: %x\n",
2239 prs_reg = ecore_rd(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1);
2240 DP_VERBOSE(p_hwfn, ECORE_MSG_STORAGE,
2241 "PRS_REG_SEARCH_TAG1: %x\n", prs_reg);
2247 enum _ecore_status_t ecore_pglueb_set_pfid_enable(struct ecore_hwfn *p_hwfn,
2248 struct ecore_ptt *p_ptt,
2251 u32 delay_idx = 0, val, set_val = b_enable ? 1 : 0;
2253 /* Configure the PF's internal FID_enable for master transactions */
2254 ecore_wr(p_hwfn, p_ptt,
2255 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, set_val);
2257 /* Wait until value is set - try for 1 second every 50us */
2258 for (delay_idx = 0; delay_idx < 20000; delay_idx++) {
2259 val = ecore_rd(p_hwfn, p_ptt,
2260 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
2267 if (val != set_val) {
2268 DP_NOTICE(p_hwfn, true,
2269 "PFID_ENABLE_MASTER wasn't changed after a second\n");
2270 return ECORE_UNKNOWN_ERROR;
2273 return ECORE_SUCCESS;
2276 static void ecore_reset_mb_shadow(struct ecore_hwfn *p_hwfn,
2277 struct ecore_ptt *p_main_ptt)
2279 /* Read shadow of current MFW mailbox */
2280 ecore_mcp_read_mb(p_hwfn, p_main_ptt);
2281 OSAL_MEMCPY(p_hwfn->mcp_info->mfw_mb_shadow,
2282 p_hwfn->mcp_info->mfw_mb_cur,
2283 p_hwfn->mcp_info->mfw_mb_length);
2286 enum _ecore_status_t ecore_vf_start(struct ecore_hwfn *p_hwfn,
2287 struct ecore_hw_init_params *p_params)
2289 if (p_params->p_tunn) {
2290 ecore_vf_set_vf_start_tunn_update_param(p_params->p_tunn);
2291 ecore_vf_pf_tunnel_param_update(p_hwfn, p_params->p_tunn);
2294 p_hwfn->b_int_enabled = 1;
2296 return ECORE_SUCCESS;
2299 static void ecore_pglueb_clear_err(struct ecore_hwfn *p_hwfn,
2300 struct ecore_ptt *p_ptt)
2302 ecore_wr(p_hwfn, p_ptt, PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR,
2303 1 << p_hwfn->abs_pf_id);
2307 ecore_fill_load_req_params(struct ecore_load_req_params *p_load_req,
2308 struct ecore_drv_load_params *p_drv_load)
2310 /* Make sure that if ecore-client didn't provide inputs, all the
2311 * expected defaults are indeed zero.
2313 OSAL_BUILD_BUG_ON(ECORE_DRV_ROLE_OS != 0);
2314 OSAL_BUILD_BUG_ON(ECORE_LOAD_REQ_LOCK_TO_DEFAULT != 0);
2315 OSAL_BUILD_BUG_ON(ECORE_OVERRIDE_FORCE_LOAD_NONE != 0);
2317 OSAL_MEM_ZERO(p_load_req, sizeof(*p_load_req));
2319 if (p_drv_load != OSAL_NULL) {
2320 p_load_req->drv_role = p_drv_load->is_crash_kernel ?
2321 ECORE_DRV_ROLE_KDUMP :
2323 p_load_req->timeout_val = p_drv_load->mfw_timeout_val;
2324 p_load_req->avoid_eng_reset = p_drv_load->avoid_eng_reset;
2325 p_load_req->override_force_load =
2326 p_drv_load->override_force_load;
2330 enum _ecore_status_t ecore_hw_init(struct ecore_dev *p_dev,
2331 struct ecore_hw_init_params *p_params)
2333 struct ecore_load_req_params load_req_params;
2334 u32 load_code, resp, param, drv_mb_param;
2335 bool b_default_mtu = true;
2336 struct ecore_hwfn *p_hwfn;
2337 enum _ecore_status_t rc = ECORE_SUCCESS;
2340 if ((p_params->int_mode == ECORE_INT_MODE_MSI) && ECORE_IS_CMT(p_dev)) {
2341 DP_NOTICE(p_dev, false,
2342 "MSI mode is not supported for CMT devices\n");
2347 rc = ecore_init_fw_data(p_dev, p_params->bin_fw_data);
2348 if (rc != ECORE_SUCCESS)
2352 for_each_hwfn(p_dev, i) {
2353 p_hwfn = &p_dev->hwfns[i];
2355 /* If management didn't provide a default, set one of our own */
2356 if (!p_hwfn->hw_info.mtu) {
2357 p_hwfn->hw_info.mtu = 1500;
2358 b_default_mtu = false;
2362 ecore_vf_start(p_hwfn, p_params);
2366 rc = ecore_calc_hw_mode(p_hwfn);
2367 if (rc != ECORE_SUCCESS)
2370 ecore_fill_load_req_params(&load_req_params,
2371 p_params->p_drv_load_params);
2372 rc = ecore_mcp_load_req(p_hwfn, p_hwfn->p_main_ptt,
2374 if (rc != ECORE_SUCCESS) {
2375 DP_NOTICE(p_hwfn, true,
2376 "Failed sending a LOAD_REQ command\n");
2380 load_code = load_req_params.load_code;
2381 DP_VERBOSE(p_hwfn, ECORE_MSG_SP,
2382 "Load request was sent. Load code: 0x%x\n",
2385 ecore_mcp_set_capabilities(p_hwfn, p_hwfn->p_main_ptt);
2388 * When coming back from hiberbate state, the registers from
2389 * which shadow is read initially are not initialized. It turns
2390 * out that these registers get initialized during the call to
2391 * ecore_mcp_load_req request. So we need to reread them here
2392 * to get the proper shadow register value.
2393 * Note: This is a workaround for the missing MFW
2394 * initialization. It may be removed once the implementation
2397 ecore_reset_mb_shadow(p_hwfn, p_hwfn->p_main_ptt);
2399 /* Only relevant for recovery:
2400 * Clear the indication after the LOAD_REQ command is responded
2403 p_dev->recov_in_prog = false;
2405 p_hwfn->first_on_engine = (load_code ==
2406 FW_MSG_CODE_DRV_LOAD_ENGINE);
2408 if (!qm_lock_init) {
2409 OSAL_SPIN_LOCK_INIT(&qm_lock);
2410 qm_lock_init = true;
2413 /* Clean up chip from previous driver if such remains exist.
2414 * This is not needed when the PF is the first one on the
2415 * engine, since afterwards we are going to init the FW.
2417 if (load_code != FW_MSG_CODE_DRV_LOAD_ENGINE) {
2418 rc = ecore_final_cleanup(p_hwfn, p_hwfn->p_main_ptt,
2419 p_hwfn->rel_pf_id, false);
2420 if (rc != ECORE_SUCCESS) {
2421 ecore_hw_err_notify(p_hwfn,
2422 ECORE_HW_ERR_RAMROD_FAIL);
2427 /* Log and clean previous pglue_b errors if such exist */
2428 ecore_pglueb_rbc_attn_handler(p_hwfn, p_hwfn->p_main_ptt);
2429 ecore_pglueb_clear_err(p_hwfn, p_hwfn->p_main_ptt);
2431 /* Enable the PF's internal FID_enable in the PXP */
2432 rc = ecore_pglueb_set_pfid_enable(p_hwfn, p_hwfn->p_main_ptt,
2434 if (rc != ECORE_SUCCESS)
2437 switch (load_code) {
2438 case FW_MSG_CODE_DRV_LOAD_ENGINE:
2439 rc = ecore_hw_init_common(p_hwfn, p_hwfn->p_main_ptt,
2440 p_hwfn->hw_info.hw_mode);
2441 if (rc != ECORE_SUCCESS)
2444 case FW_MSG_CODE_DRV_LOAD_PORT:
2445 rc = ecore_hw_init_port(p_hwfn, p_hwfn->p_main_ptt,
2446 p_hwfn->hw_info.hw_mode);
2447 if (rc != ECORE_SUCCESS)
2450 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
2451 rc = ecore_hw_init_pf(p_hwfn, p_hwfn->p_main_ptt,
2453 p_hwfn->hw_info.hw_mode,
2454 p_params->b_hw_start,
2456 p_params->allow_npar_tx_switch);
2459 DP_NOTICE(p_hwfn, false,
2460 "Unexpected load code [0x%08x]", load_code);
2465 if (rc != ECORE_SUCCESS) {
2466 DP_NOTICE(p_hwfn, true,
2467 "init phase failed for loadcode 0x%x (rc %d)\n",
2472 rc = ecore_mcp_load_done(p_hwfn, p_hwfn->p_main_ptt);
2473 if (rc != ECORE_SUCCESS)
2476 /* send DCBX attention request command */
2477 DP_VERBOSE(p_hwfn, ECORE_MSG_DCB,
2478 "sending phony dcbx set command to trigger DCBx attention handling\n");
2479 rc = ecore_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
2480 DRV_MSG_CODE_SET_DCBX,
2481 1 << DRV_MB_PARAM_DCBX_NOTIFY_OFFSET, &resp,
2483 if (rc != ECORE_SUCCESS) {
2484 DP_NOTICE(p_hwfn, true,
2485 "Failed to send DCBX attention request\n");
2489 p_hwfn->hw_init_done = true;
2493 p_hwfn = ECORE_LEADING_HWFN(p_dev);
2494 drv_mb_param = STORM_FW_VERSION;
2495 rc = ecore_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
2496 DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER,
2497 drv_mb_param, &resp, ¶m);
2498 if (rc != ECORE_SUCCESS)
2499 DP_INFO(p_hwfn, "Failed to update firmware version\n");
2502 rc = ecore_mcp_ov_update_mtu(p_hwfn, p_hwfn->p_main_ptt,
2503 p_hwfn->hw_info.mtu);
2504 if (rc != ECORE_SUCCESS)
2505 DP_INFO(p_hwfn, "Failed to update default mtu\n");
2507 rc = ecore_mcp_ov_update_driver_state(p_hwfn,
2509 ECORE_OV_DRIVER_STATE_DISABLED);
2510 if (rc != ECORE_SUCCESS)
2511 DP_INFO(p_hwfn, "Failed to update driver state\n");
2517 /* The MFW load lock should be released regardless of success or failure
2518 * of initialization.
2519 * TODO: replace this with an attempt to send cancel_load.
2521 ecore_mcp_load_done(p_hwfn, p_hwfn->p_main_ptt);
2525 #define ECORE_HW_STOP_RETRY_LIMIT (10)
2526 static void ecore_hw_timers_stop(struct ecore_dev *p_dev,
2527 struct ecore_hwfn *p_hwfn,
2528 struct ecore_ptt *p_ptt)
2533 ecore_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_CONN, 0x0);
2534 ecore_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_TASK, 0x0);
2535 for (i = 0; i < ECORE_HW_STOP_RETRY_LIMIT && !p_dev->recov_in_prog;
2537 if ((!ecore_rd(p_hwfn, p_ptt,
2538 TM_REG_PF_SCAN_ACTIVE_CONN)) &&
2539 (!ecore_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK)))
2542 /* Dependent on number of connection/tasks, possibly
2543 * 1ms sleep is required between polls
2548 if (i < ECORE_HW_STOP_RETRY_LIMIT)
2551 DP_NOTICE(p_hwfn, true, "Timers linear scans are not over"
2552 " [Connection %02x Tasks %02x]\n",
2553 (u8)ecore_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_CONN),
2554 (u8)ecore_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK));
2557 void ecore_hw_timers_stop_all(struct ecore_dev *p_dev)
2561 for_each_hwfn(p_dev, j) {
2562 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[j];
2563 struct ecore_ptt *p_ptt = p_hwfn->p_main_ptt;
2565 ecore_hw_timers_stop(p_dev, p_hwfn, p_ptt);
2569 static enum _ecore_status_t ecore_verify_reg_val(struct ecore_hwfn *p_hwfn,
2570 struct ecore_ptt *p_ptt,
2571 u32 addr, u32 expected_val)
2573 u32 val = ecore_rd(p_hwfn, p_ptt, addr);
2575 if (val != expected_val) {
2576 DP_NOTICE(p_hwfn, true,
2577 "Value at address 0x%08x is 0x%08x while the expected value is 0x%08x\n",
2578 addr, val, expected_val);
2579 return ECORE_UNKNOWN_ERROR;
2582 return ECORE_SUCCESS;
2585 enum _ecore_status_t ecore_hw_stop(struct ecore_dev *p_dev)
2587 struct ecore_hwfn *p_hwfn;
2588 struct ecore_ptt *p_ptt;
2589 enum _ecore_status_t rc, rc2 = ECORE_SUCCESS;
2592 for_each_hwfn(p_dev, j) {
2593 p_hwfn = &p_dev->hwfns[j];
2594 p_ptt = p_hwfn->p_main_ptt;
2596 DP_VERBOSE(p_hwfn, ECORE_MSG_IFDOWN, "Stopping hw/fw\n");
2599 ecore_vf_pf_int_cleanup(p_hwfn);
2600 rc = ecore_vf_pf_reset(p_hwfn);
2601 if (rc != ECORE_SUCCESS) {
2602 DP_NOTICE(p_hwfn, true,
2603 "ecore_vf_pf_reset failed. rc = %d.\n",
2605 rc2 = ECORE_UNKNOWN_ERROR;
2610 /* mark the hw as uninitialized... */
2611 p_hwfn->hw_init_done = false;
2613 /* Send unload command to MCP */
2614 if (!p_dev->recov_in_prog) {
2615 rc = ecore_mcp_unload_req(p_hwfn, p_ptt);
2616 if (rc != ECORE_SUCCESS) {
2617 DP_NOTICE(p_hwfn, true,
2618 "Failed sending a UNLOAD_REQ command. rc = %d.\n",
2620 rc2 = ECORE_UNKNOWN_ERROR;
2624 OSAL_DPC_SYNC(p_hwfn);
2626 /* After this point no MFW attentions are expected, e.g. prevent
2627 * race between pf stop and dcbx pf update.
2630 rc = ecore_sp_pf_stop(p_hwfn);
2631 if (rc != ECORE_SUCCESS) {
2632 DP_NOTICE(p_hwfn, true,
2633 "Failed to close PF against FW [rc = %d]. Continue to stop HW to prevent illegal host access by the device.\n",
2635 rc2 = ECORE_UNKNOWN_ERROR;
2638 /* perform debug action after PF stop was sent */
2639 OSAL_AFTER_PF_STOP((void *)p_dev, p_hwfn->my_id);
2641 /* close NIG to BRB gate */
2642 ecore_wr(p_hwfn, p_ptt,
2643 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
2646 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
2647 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
2648 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
2649 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
2650 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
2652 /* @@@TBD - clean transmission queues (5.b) */
2653 /* @@@TBD - clean BTB (5.c) */
2655 ecore_hw_timers_stop(p_dev, p_hwfn, p_ptt);
2657 /* @@@TBD - verify DMAE requests are done (8) */
2659 /* Disable Attention Generation */
2660 ecore_int_igu_disable_int(p_hwfn, p_ptt);
2661 ecore_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0);
2662 ecore_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0);
2663 ecore_int_igu_init_pure_rt(p_hwfn, p_ptt, false, true);
2664 rc = ecore_int_igu_reset_cam_default(p_hwfn, p_ptt);
2665 if (rc != ECORE_SUCCESS) {
2666 DP_NOTICE(p_hwfn, true,
2667 "Failed to return IGU CAM to default\n");
2668 rc2 = ECORE_UNKNOWN_ERROR;
2671 /* Need to wait 1ms to guarantee SBs are cleared */
2674 if (!p_dev->recov_in_prog) {
2675 ecore_verify_reg_val(p_hwfn, p_ptt,
2676 QM_REG_USG_CNT_PF_TX, 0);
2677 ecore_verify_reg_val(p_hwfn, p_ptt,
2678 QM_REG_USG_CNT_PF_OTHER, 0);
2679 /* @@@TBD - assert on incorrect xCFC values (10.b) */
2682 /* Disable PF in HW blocks */
2683 ecore_wr(p_hwfn, p_ptt, DORQ_REG_PF_DB_ENABLE, 0);
2684 ecore_wr(p_hwfn, p_ptt, QM_REG_PF_EN, 0);
2686 if (!p_dev->recov_in_prog) {
2687 ecore_mcp_unload_done(p_hwfn, p_ptt);
2688 if (rc != ECORE_SUCCESS) {
2689 DP_NOTICE(p_hwfn, true,
2690 "Failed sending a UNLOAD_DONE command. rc = %d.\n",
2692 rc2 = ECORE_UNKNOWN_ERROR;
2697 if (IS_PF(p_dev) && !p_dev->recov_in_prog) {
2698 p_hwfn = ECORE_LEADING_HWFN(p_dev);
2699 p_ptt = ECORE_LEADING_HWFN(p_dev)->p_main_ptt;
2701 /* Clear the PF's internal FID_enable in the PXP.
2702 * In CMT this should only be done for first hw-function, and
2703 * only after all transactions have stopped for all active
2706 rc = ecore_pglueb_set_pfid_enable(p_hwfn, p_hwfn->p_main_ptt,
2708 if (rc != ECORE_SUCCESS) {
2709 DP_NOTICE(p_hwfn, true,
2710 "ecore_pglueb_set_pfid_enable() failed. rc = %d.\n",
2712 rc2 = ECORE_UNKNOWN_ERROR;
2719 enum _ecore_status_t ecore_hw_stop_fastpath(struct ecore_dev *p_dev)
2723 for_each_hwfn(p_dev, j) {
2724 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[j];
2725 struct ecore_ptt *p_ptt;
2728 ecore_vf_pf_int_cleanup(p_hwfn);
2731 p_ptt = ecore_ptt_acquire(p_hwfn);
2735 DP_VERBOSE(p_hwfn, ECORE_MSG_IFDOWN,
2736 "Shutting down the fastpath\n");
2738 ecore_wr(p_hwfn, p_ptt,
2739 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
2741 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
2742 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
2743 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
2744 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
2745 ecore_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
2747 /* @@@TBD - clean transmission queues (5.b) */
2748 /* @@@TBD - clean BTB (5.c) */
2750 /* @@@TBD - verify DMAE requests are done (8) */
2752 ecore_int_igu_init_pure_rt(p_hwfn, p_ptt, false, false);
2753 /* Need to wait 1ms to guarantee SBs are cleared */
2755 ecore_ptt_release(p_hwfn, p_ptt);
2758 return ECORE_SUCCESS;
2761 enum _ecore_status_t ecore_hw_start_fastpath(struct ecore_hwfn *p_hwfn)
2763 struct ecore_ptt *p_ptt;
2765 if (IS_VF(p_hwfn->p_dev))
2766 return ECORE_SUCCESS;
2768 p_ptt = ecore_ptt_acquire(p_hwfn);
2772 /* If roce info is allocated it means roce is initialized and should
2773 * be enabled in searcher.
2775 if (p_hwfn->p_rdma_info) {
2776 if (p_hwfn->b_rdma_enabled_in_prs)
2777 ecore_wr(p_hwfn, p_ptt,
2778 p_hwfn->rdma_prs_search_reg, 0x1);
2779 ecore_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_CONN, 0x1);
2782 /* Re-open incoming traffic */
2783 ecore_wr(p_hwfn, p_ptt,
2784 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x0);
2785 ecore_ptt_release(p_hwfn, p_ptt);
2787 return ECORE_SUCCESS;
2790 /* Free hwfn memory and resources acquired in hw_hwfn_prepare */
2791 static void ecore_hw_hwfn_free(struct ecore_hwfn *p_hwfn)
2793 ecore_ptt_pool_free(p_hwfn);
2794 OSAL_FREE(p_hwfn->p_dev, p_hwfn->hw_info.p_igu_info);
2797 /* Setup bar access */
2798 static void ecore_hw_hwfn_prepare(struct ecore_hwfn *p_hwfn)
2800 /* clear indirect access */
2801 if (ECORE_IS_AH(p_hwfn->p_dev)) {
2802 ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
2803 PGLUE_B_REG_PGL_ADDR_E8_F0_K2_E5, 0);
2804 ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
2805 PGLUE_B_REG_PGL_ADDR_EC_F0_K2_E5, 0);
2806 ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
2807 PGLUE_B_REG_PGL_ADDR_F0_F0_K2_E5, 0);
2808 ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
2809 PGLUE_B_REG_PGL_ADDR_F4_F0_K2_E5, 0);
2811 ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
2812 PGLUE_B_REG_PGL_ADDR_88_F0_BB, 0);
2813 ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
2814 PGLUE_B_REG_PGL_ADDR_8C_F0_BB, 0);
2815 ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
2816 PGLUE_B_REG_PGL_ADDR_90_F0_BB, 0);
2817 ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
2818 PGLUE_B_REG_PGL_ADDR_94_F0_BB, 0);
2821 /* Clean previous pglue_b errors if such exist */
2822 ecore_pglueb_clear_err(p_hwfn, p_hwfn->p_main_ptt);
2824 /* enable internal target-read */
2825 ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
2826 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
2829 static void get_function_id(struct ecore_hwfn *p_hwfn)
2832 p_hwfn->hw_info.opaque_fid = (u16)REG_RD(p_hwfn,
2833 PXP_PF_ME_OPAQUE_ADDR);
2835 p_hwfn->hw_info.concrete_fid = REG_RD(p_hwfn, PXP_PF_ME_CONCRETE_ADDR);
2837 /* Bits 16-19 from the ME registers are the pf_num */
2838 p_hwfn->abs_pf_id = (p_hwfn->hw_info.concrete_fid >> 16) & 0xf;
2839 p_hwfn->rel_pf_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
2840 PXP_CONCRETE_FID_PFID);
2841 p_hwfn->port_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
2842 PXP_CONCRETE_FID_PORT);
2844 DP_VERBOSE(p_hwfn, ECORE_MSG_PROBE,
2845 "Read ME register: Concrete 0x%08x Opaque 0x%04x\n",
2846 p_hwfn->hw_info.concrete_fid, p_hwfn->hw_info.opaque_fid);
2849 static void ecore_hw_set_feat(struct ecore_hwfn *p_hwfn)
2851 u32 *feat_num = p_hwfn->hw_info.feat_num;
2852 struct ecore_sb_cnt_info sb_cnt;
2855 OSAL_MEM_ZERO(&sb_cnt, sizeof(sb_cnt));
2856 ecore_int_get_num_sbs(p_hwfn, &sb_cnt);
2858 /* L2 Queues require each: 1 status block. 1 L2 queue */
2859 if (ECORE_IS_L2_PERSONALITY(p_hwfn)) {
2860 /* Start by allocating VF queues, then PF's */
2861 feat_num[ECORE_VF_L2_QUE] =
2863 RESC_NUM(p_hwfn, ECORE_L2_QUEUE),
2865 feat_num[ECORE_PF_L2_QUE] =
2867 sb_cnt.cnt - non_l2_sbs,
2868 RESC_NUM(p_hwfn, ECORE_L2_QUEUE) -
2869 FEAT_NUM(p_hwfn, ECORE_VF_L2_QUE));
2872 feat_num[ECORE_FCOE_CQ] = OSAL_MIN_T(u32, sb_cnt.cnt,
2875 feat_num[ECORE_ISCSI_CQ] = OSAL_MIN_T(u32, sb_cnt.cnt,
2879 DP_VERBOSE(p_hwfn, ECORE_MSG_PROBE,
2880 "#PF_L2_QUEUE=%d VF_L2_QUEUES=%d #ROCE_CNQ=%d #FCOE_CQ=%d #ISCSI_CQ=%d #SB=%d\n",
2881 (int)FEAT_NUM(p_hwfn, ECORE_PF_L2_QUE),
2882 (int)FEAT_NUM(p_hwfn, ECORE_VF_L2_QUE),
2883 (int)FEAT_NUM(p_hwfn, ECORE_RDMA_CNQ),
2884 (int)FEAT_NUM(p_hwfn, ECORE_FCOE_CQ),
2885 (int)FEAT_NUM(p_hwfn, ECORE_ISCSI_CQ),
2889 const char *ecore_hw_get_resc_name(enum ecore_resources res_id)
2892 case ECORE_L2_QUEUE:
2906 case ECORE_RDMA_CNQ_RAM:
2907 return "RDMA_CNQ_RAM";
2910 case ECORE_LL2_QUEUE:
2912 case ECORE_CMDQS_CQS:
2914 case ECORE_RDMA_STATS_QUEUE:
2915 return "RDMA_STATS_QUEUE";
2921 return "UNKNOWN_RESOURCE";
2925 static enum _ecore_status_t
2926 __ecore_hw_set_soft_resc_size(struct ecore_hwfn *p_hwfn,
2927 struct ecore_ptt *p_ptt,
2928 enum ecore_resources res_id,
2932 enum _ecore_status_t rc;
2934 rc = ecore_mcp_set_resc_max_val(p_hwfn, p_ptt, res_id,
2935 resc_max_val, p_mcp_resp);
2936 if (rc != ECORE_SUCCESS) {
2937 DP_NOTICE(p_hwfn, true,
2938 "MFW response failure for a max value setting of resource %d [%s]\n",
2939 res_id, ecore_hw_get_resc_name(res_id));
2943 if (*p_mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK)
2945 "Failed to set the max value of resource %d [%s]. mcp_resp = 0x%08x.\n",
2946 res_id, ecore_hw_get_resc_name(res_id), *p_mcp_resp);
2948 return ECORE_SUCCESS;
2951 static enum _ecore_status_t
2952 ecore_hw_set_soft_resc_size(struct ecore_hwfn *p_hwfn,
2953 struct ecore_ptt *p_ptt)
2955 bool b_ah = ECORE_IS_AH(p_hwfn->p_dev);
2956 u32 resc_max_val, mcp_resp;
2958 enum _ecore_status_t rc;
2960 for (res_id = 0; res_id < ECORE_MAX_RESC; res_id++) {
2963 case ECORE_LL2_QUEUE:
2964 case ECORE_RDMA_CNQ_RAM:
2965 case ECORE_RDMA_STATS_QUEUE:
2973 rc = __ecore_hw_set_soft_resc_size(p_hwfn, p_ptt, res_id,
2974 resc_max_val, &mcp_resp);
2975 if (rc != ECORE_SUCCESS)
2978 /* There's no point to continue to the next resource if the
2979 * command is not supported by the MFW.
2980 * We do continue if the command is supported but the resource
2981 * is unknown to the MFW. Such a resource will be later
2982 * configured with the default allocation values.
2984 if (mcp_resp == FW_MSG_CODE_UNSUPPORTED)
2985 return ECORE_NOTIMPL;
2988 return ECORE_SUCCESS;
2992 enum _ecore_status_t ecore_hw_get_dflt_resc(struct ecore_hwfn *p_hwfn,
2993 enum ecore_resources res_id,
2994 u32 *p_resc_num, u32 *p_resc_start)
2996 u8 num_funcs = p_hwfn->num_funcs_on_engine;
2997 bool b_ah = ECORE_IS_AH(p_hwfn->p_dev);
3000 case ECORE_L2_QUEUE:
3001 *p_resc_num = (b_ah ? MAX_NUM_L2_QUEUES_K2 :
3002 MAX_NUM_L2_QUEUES_BB) / num_funcs;
3005 *p_resc_num = (b_ah ? MAX_NUM_VPORTS_K2 :
3006 MAX_NUM_VPORTS_BB) / num_funcs;
3009 *p_resc_num = (b_ah ? ETH_RSS_ENGINE_NUM_K2 :
3010 ETH_RSS_ENGINE_NUM_BB) / num_funcs;
3013 *p_resc_num = (b_ah ? MAX_QM_TX_QUEUES_K2 :
3014 MAX_QM_TX_QUEUES_BB) / num_funcs;
3017 *p_resc_num = MAX_QM_GLOBAL_RLS / num_funcs;
3021 /* Each VFC resource can accommodate both a MAC and a VLAN */
3022 *p_resc_num = ETH_NUM_MAC_FILTERS / num_funcs;
3025 *p_resc_num = (b_ah ? PXP_NUM_ILT_RECORDS_K2 :
3026 PXP_NUM_ILT_RECORDS_BB) / num_funcs;
3028 case ECORE_LL2_QUEUE:
3029 *p_resc_num = MAX_NUM_LL2_RX_QUEUES / num_funcs;
3031 case ECORE_RDMA_CNQ_RAM:
3032 case ECORE_CMDQS_CQS:
3033 /* CNQ/CMDQS are the same resource */
3035 *p_resc_num = (NUM_OF_GLOBAL_QUEUES / 2) / num_funcs;
3037 case ECORE_RDMA_STATS_QUEUE:
3039 *p_resc_num = (b_ah ? MAX_NUM_VPORTS_K2 :
3040 MAX_NUM_VPORTS_BB) / num_funcs;
3057 /* Since we want its value to reflect whether MFW supports
3058 * the new scheme, have a default of 0.
3063 *p_resc_start = *p_resc_num * p_hwfn->enabled_func_idx;
3067 return ECORE_SUCCESS;
3070 static enum _ecore_status_t
3071 __ecore_hw_set_resc_info(struct ecore_hwfn *p_hwfn, enum ecore_resources res_id,
3072 bool drv_resc_alloc)
3074 u32 dflt_resc_num = 0, dflt_resc_start = 0;
3075 u32 mcp_resp, *p_resc_num, *p_resc_start;
3076 enum _ecore_status_t rc;
3078 p_resc_num = &RESC_NUM(p_hwfn, res_id);
3079 p_resc_start = &RESC_START(p_hwfn, res_id);
3081 rc = ecore_hw_get_dflt_resc(p_hwfn, res_id, &dflt_resc_num,
3083 if (rc != ECORE_SUCCESS) {
3085 "Failed to get default amount for resource %d [%s]\n",
3086 res_id, ecore_hw_get_resc_name(res_id));
3091 if (CHIP_REV_IS_SLOW(p_hwfn->p_dev)) {
3092 *p_resc_num = dflt_resc_num;
3093 *p_resc_start = dflt_resc_start;
3098 rc = ecore_mcp_get_resc_info(p_hwfn, p_hwfn->p_main_ptt, res_id,
3099 &mcp_resp, p_resc_num, p_resc_start);
3100 if (rc != ECORE_SUCCESS) {
3101 DP_NOTICE(p_hwfn, true,
3102 "MFW response failure for an allocation request for"
3103 " resource %d [%s]\n",
3104 res_id, ecore_hw_get_resc_name(res_id));
3108 /* Default driver values are applied in the following cases:
3109 * - The resource allocation MB command is not supported by the MFW
3110 * - There is an internal error in the MFW while processing the request
3111 * - The resource ID is unknown to the MFW
3113 if (mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK) {
3115 "Failed to receive allocation info for resource %d [%s]."
3116 " mcp_resp = 0x%x. Applying default values"
3118 res_id, ecore_hw_get_resc_name(res_id), mcp_resp,
3119 dflt_resc_num, dflt_resc_start);
3121 *p_resc_num = dflt_resc_num;
3122 *p_resc_start = dflt_resc_start;
3126 if ((*p_resc_num != dflt_resc_num ||
3127 *p_resc_start != dflt_resc_start) &&
3128 res_id != ECORE_SB) {
3130 "MFW allocation for resource %d [%s] differs from default values [%d,%d vs. %d,%d]%s\n",
3131 res_id, ecore_hw_get_resc_name(res_id), *p_resc_num,
3132 *p_resc_start, dflt_resc_num, dflt_resc_start,
3133 drv_resc_alloc ? " - Applying default values" : "");
3134 if (drv_resc_alloc) {
3135 *p_resc_num = dflt_resc_num;
3136 *p_resc_start = dflt_resc_start;
3140 return ECORE_SUCCESS;
3143 static enum _ecore_status_t ecore_hw_set_resc_info(struct ecore_hwfn *p_hwfn,
3144 bool drv_resc_alloc)
3146 enum _ecore_status_t rc;
3149 for (res_id = 0; res_id < ECORE_MAX_RESC; res_id++) {
3150 rc = __ecore_hw_set_resc_info(p_hwfn, res_id, drv_resc_alloc);
3151 if (rc != ECORE_SUCCESS)
3155 return ECORE_SUCCESS;
3158 static enum _ecore_status_t ecore_hw_get_resc(struct ecore_hwfn *p_hwfn,
3159 struct ecore_ptt *p_ptt,
3160 bool drv_resc_alloc)
3162 struct ecore_resc_unlock_params resc_unlock_params;
3163 struct ecore_resc_lock_params resc_lock_params;
3164 bool b_ah = ECORE_IS_AH(p_hwfn->p_dev);
3166 enum _ecore_status_t rc;
3168 u32 *resc_start = p_hwfn->hw_info.resc_start;
3169 u32 *resc_num = p_hwfn->hw_info.resc_num;
3170 /* For AH, an equal share of the ILT lines between the maximal number of
3171 * PFs is not enough for RoCE. This would be solved by the future
3172 * resource allocation scheme, but isn't currently present for
3173 * FPGA/emulation. For now we keep a number that is sufficient for RoCE
3174 * to work - the BB number of ILT lines divided by its max PFs number.
3176 u32 roce_min_ilt_lines = PXP_NUM_ILT_RECORDS_BB / MAX_NUM_PFS_BB;
3179 /* Setting the max values of the soft resources and the following
3180 * resources allocation queries should be atomic. Since several PFs can
3181 * run in parallel - a resource lock is needed.
3182 * If either the resource lock or resource set value commands are not
3183 * supported - skip the the max values setting, release the lock if
3184 * needed, and proceed to the queries. Other failures, including a
3185 * failure to acquire the lock, will cause this function to fail.
3186 * Old drivers that don't acquire the lock can run in parallel, and
3187 * their allocation values won't be affected by the updated max values.
3189 ecore_mcp_resc_lock_default_init(&resc_lock_params, &resc_unlock_params,
3190 ECORE_RESC_LOCK_RESC_ALLOC, false);
3192 rc = ecore_mcp_resc_lock(p_hwfn, p_ptt, &resc_lock_params);
3193 if (rc != ECORE_SUCCESS && rc != ECORE_NOTIMPL) {
3195 } else if (rc == ECORE_NOTIMPL) {
3197 "Skip the max values setting of the soft resources since the resource lock is not supported by the MFW\n");
3198 } else if (rc == ECORE_SUCCESS && !resc_lock_params.b_granted) {
3199 DP_NOTICE(p_hwfn, false,
3200 "Failed to acquire the resource lock for the resource allocation commands\n");
3202 goto unlock_and_exit;
3204 rc = ecore_hw_set_soft_resc_size(p_hwfn, p_ptt);
3205 if (rc != ECORE_SUCCESS && rc != ECORE_NOTIMPL) {
3206 DP_NOTICE(p_hwfn, false,
3207 "Failed to set the max values of the soft resources\n");
3208 goto unlock_and_exit;
3209 } else if (rc == ECORE_NOTIMPL) {
3211 "Skip the max values setting of the soft resources since it is not supported by the MFW\n");
3212 rc = ecore_mcp_resc_unlock(p_hwfn, p_ptt,
3213 &resc_unlock_params);
3214 if (rc != ECORE_SUCCESS)
3216 "Failed to release the resource lock for the resource allocation commands\n");
3220 rc = ecore_hw_set_resc_info(p_hwfn, drv_resc_alloc);
3221 if (rc != ECORE_SUCCESS)
3222 goto unlock_and_exit;
3224 if (resc_lock_params.b_granted && !resc_unlock_params.b_released) {
3225 rc = ecore_mcp_resc_unlock(p_hwfn, p_ptt,
3226 &resc_unlock_params);
3227 if (rc != ECORE_SUCCESS)
3229 "Failed to release the resource lock for the resource allocation commands\n");
3233 if (CHIP_REV_IS_SLOW(p_hwfn->p_dev)) {
3234 /* Reduced build contains less PQs */
3235 if (!(p_hwfn->p_dev->b_is_emul_full)) {
3236 resc_num[ECORE_PQ] = 32;
3237 resc_start[ECORE_PQ] = resc_num[ECORE_PQ] *
3238 p_hwfn->enabled_func_idx;
3241 /* For AH emulation, since we have a possible maximal number of
3242 * 16 enabled PFs, in case there are not enough ILT lines -
3243 * allocate only first PF as RoCE and have all the other ETH
3244 * only with less ILT lines.
3246 if (!p_hwfn->rel_pf_id && p_hwfn->p_dev->b_is_emul_full)
3247 resc_num[ECORE_ILT] = OSAL_MAX_T(u32,
3248 resc_num[ECORE_ILT],
3249 roce_min_ilt_lines);
3252 /* Correct the common ILT calculation if PF0 has more */
3253 if (CHIP_REV_IS_SLOW(p_hwfn->p_dev) &&
3254 p_hwfn->p_dev->b_is_emul_full &&
3255 p_hwfn->rel_pf_id && resc_num[ECORE_ILT] < roce_min_ilt_lines)
3256 resc_start[ECORE_ILT] += roce_min_ilt_lines -
3257 resc_num[ECORE_ILT];
3260 /* Sanity for ILT */
3261 if ((b_ah && (RESC_END(p_hwfn, ECORE_ILT) > PXP_NUM_ILT_RECORDS_K2)) ||
3262 (!b_ah && (RESC_END(p_hwfn, ECORE_ILT) > PXP_NUM_ILT_RECORDS_BB))) {
3263 DP_NOTICE(p_hwfn, true,
3264 "Can't assign ILT pages [%08x,...,%08x]\n",
3265 RESC_START(p_hwfn, ECORE_ILT), RESC_END(p_hwfn,
3271 /* This will also learn the number of SBs from MFW */
3272 if (ecore_int_igu_reset_cam(p_hwfn, p_ptt))
3275 ecore_hw_set_feat(p_hwfn);
3277 DP_VERBOSE(p_hwfn, ECORE_MSG_PROBE,
3278 "The numbers for each resource are:\n");
3279 for (res_id = 0; res_id < ECORE_MAX_RESC; res_id++)
3280 DP_VERBOSE(p_hwfn, ECORE_MSG_PROBE, "%s = %d start = %d\n",
3281 ecore_hw_get_resc_name(res_id),
3282 RESC_NUM(p_hwfn, res_id),
3283 RESC_START(p_hwfn, res_id));
3285 return ECORE_SUCCESS;
3288 if (resc_lock_params.b_granted && !resc_unlock_params.b_released)
3289 ecore_mcp_resc_unlock(p_hwfn, p_ptt,
3290 &resc_unlock_params);
3294 static enum _ecore_status_t
3295 ecore_hw_get_nvm_info(struct ecore_hwfn *p_hwfn,
3296 struct ecore_ptt *p_ptt,
3297 struct ecore_hw_prepare_params *p_params)
3299 u32 nvm_cfg1_offset, mf_mode, addr, generic_cont0, core_cfg, dcbx_mode;
3300 u32 port_cfg_addr, link_temp, nvm_cfg_addr, device_capabilities;
3301 struct ecore_mcp_link_capabilities *p_caps;
3302 struct ecore_mcp_link_params *link;
3303 enum _ecore_status_t rc;
3305 /* Read global nvm_cfg address */
3306 nvm_cfg_addr = ecore_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
3308 /* Verify MCP has initialized it */
3309 if (!nvm_cfg_addr) {
3310 DP_NOTICE(p_hwfn, false, "Shared memory not initialized\n");
3311 if (p_params->b_relaxed_probe)
3312 p_params->p_relaxed_res = ECORE_HW_PREPARE_FAILED_NVM;
3316 /* Read nvm_cfg1 (Notice this is just offset, and not offsize (TBD) */
3318 nvm_cfg1_offset = ecore_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
3320 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
3321 OFFSETOF(struct nvm_cfg1, glob) + OFFSETOF(struct nvm_cfg1_glob,
3324 core_cfg = ecore_rd(p_hwfn, p_ptt, addr);
3326 switch ((core_cfg & NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK) >>
3327 NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET) {
3328 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G:
3329 p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_2X40G;
3331 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G:
3332 p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_2X50G;
3334 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G:
3335 p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_1X100G;
3337 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F:
3338 p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_4X10G_F;
3340 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E:
3341 p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_4X10G_E;
3343 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G:
3344 p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_4X20G;
3346 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G:
3347 p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_1X40G;
3349 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G:
3350 p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_2X25G;
3352 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G:
3353 p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_2X10G;
3355 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G:
3356 p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_1X25G;
3358 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G:
3359 p_hwfn->hw_info.port_mode = ECORE_PORT_MODE_DE_4X25G;
3362 DP_NOTICE(p_hwfn, true, "Unknown port mode in 0x%08x\n",
3367 /* Read DCBX configuration */
3368 port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
3369 OFFSETOF(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]);
3370 dcbx_mode = ecore_rd(p_hwfn, p_ptt,
3372 OFFSETOF(struct nvm_cfg1_port, generic_cont0));
3373 dcbx_mode = (dcbx_mode & NVM_CFG1_PORT_DCBX_MODE_MASK)
3374 >> NVM_CFG1_PORT_DCBX_MODE_OFFSET;
3375 switch (dcbx_mode) {
3376 case NVM_CFG1_PORT_DCBX_MODE_DYNAMIC:
3377 p_hwfn->hw_info.dcbx_mode = ECORE_DCBX_VERSION_DYNAMIC;
3379 case NVM_CFG1_PORT_DCBX_MODE_CEE:
3380 p_hwfn->hw_info.dcbx_mode = ECORE_DCBX_VERSION_CEE;
3382 case NVM_CFG1_PORT_DCBX_MODE_IEEE:
3383 p_hwfn->hw_info.dcbx_mode = ECORE_DCBX_VERSION_IEEE;
3386 p_hwfn->hw_info.dcbx_mode = ECORE_DCBX_VERSION_DISABLED;
3389 /* Read default link configuration */
3390 link = &p_hwfn->mcp_info->link_input;
3391 p_caps = &p_hwfn->mcp_info->link_capabilities;
3392 port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
3393 OFFSETOF(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]);
3394 link_temp = ecore_rd(p_hwfn, p_ptt,
3396 OFFSETOF(struct nvm_cfg1_port, speed_cap_mask));
3397 link_temp &= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK;
3398 link->speed.advertised_speeds = link_temp;
3399 p_caps->speed_capabilities = link->speed.advertised_speeds;
3401 link_temp = ecore_rd(p_hwfn, p_ptt,
3403 OFFSETOF(struct nvm_cfg1_port, link_settings));
3404 switch ((link_temp & NVM_CFG1_PORT_DRV_LINK_SPEED_MASK) >>
3405 NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET) {
3406 case NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG:
3407 link->speed.autoneg = true;
3409 case NVM_CFG1_PORT_DRV_LINK_SPEED_1G:
3410 link->speed.forced_speed = 1000;
3412 case NVM_CFG1_PORT_DRV_LINK_SPEED_10G:
3413 link->speed.forced_speed = 10000;
3415 case NVM_CFG1_PORT_DRV_LINK_SPEED_25G:
3416 link->speed.forced_speed = 25000;
3418 case NVM_CFG1_PORT_DRV_LINK_SPEED_40G:
3419 link->speed.forced_speed = 40000;
3421 case NVM_CFG1_PORT_DRV_LINK_SPEED_50G:
3422 link->speed.forced_speed = 50000;
3424 case NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G:
3425 link->speed.forced_speed = 100000;
3428 DP_NOTICE(p_hwfn, true, "Unknown Speed in 0x%08x\n", link_temp);
3431 p_caps->default_speed = link->speed.forced_speed;
3432 p_caps->default_speed_autoneg = link->speed.autoneg;
3434 link_temp &= NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK;
3435 link_temp >>= NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET;
3436 link->pause.autoneg = !!(link_temp &
3437 NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG);
3438 link->pause.forced_rx = !!(link_temp &
3439 NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX);
3440 link->pause.forced_tx = !!(link_temp &
3441 NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX);
3442 link->loopback_mode = 0;
3444 if (p_hwfn->mcp_info->capabilities & FW_MB_PARAM_FEATURE_SUPPORT_EEE) {
3445 link_temp = ecore_rd(p_hwfn, p_ptt, port_cfg_addr +
3446 OFFSETOF(struct nvm_cfg1_port, ext_phy));
3447 link_temp &= NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_MASK;
3448 link_temp >>= NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_OFFSET;
3449 p_caps->default_eee = ECORE_MCP_EEE_ENABLED;
3450 link->eee.enable = true;
3451 switch (link_temp) {
3452 case NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_DISABLED:
3453 p_caps->default_eee = ECORE_MCP_EEE_DISABLED;
3454 link->eee.enable = false;
3456 case NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_BALANCED:
3457 p_caps->eee_lpi_timer = EEE_TX_TIMER_USEC_BALANCED_TIME;
3459 case NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_AGGRESSIVE:
3460 p_caps->eee_lpi_timer =
3461 EEE_TX_TIMER_USEC_AGGRESSIVE_TIME;
3463 case NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_LOW_LATENCY:
3464 p_caps->eee_lpi_timer = EEE_TX_TIMER_USEC_LATENCY_TIME;
3468 link->eee.tx_lpi_timer = p_caps->eee_lpi_timer;
3469 link->eee.tx_lpi_enable = link->eee.enable;
3470 link->eee.adv_caps = ECORE_EEE_1G_ADV | ECORE_EEE_10G_ADV;
3472 p_caps->default_eee = ECORE_MCP_EEE_UNSUPPORTED;
3475 DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
3476 "Read default link: Speed 0x%08x, Adv. Speed 0x%08x, AN: 0x%02x, PAUSE AN: 0x%02x\n EEE: %02x [%08x usec]",
3477 link->speed.forced_speed, link->speed.advertised_speeds,
3478 link->speed.autoneg, link->pause.autoneg,
3479 p_caps->default_eee, p_caps->eee_lpi_timer);
3481 /* Read Multi-function information from shmem */
3482 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
3483 OFFSETOF(struct nvm_cfg1, glob) +
3484 OFFSETOF(struct nvm_cfg1_glob, generic_cont0);
3486 generic_cont0 = ecore_rd(p_hwfn, p_ptt, addr);
3488 mf_mode = (generic_cont0 & NVM_CFG1_GLOB_MF_MODE_MASK) >>
3489 NVM_CFG1_GLOB_MF_MODE_OFFSET;
3492 case NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED:
3493 p_hwfn->p_dev->mf_mode = ECORE_MF_OVLAN;
3495 case NVM_CFG1_GLOB_MF_MODE_NPAR1_0:
3496 p_hwfn->p_dev->mf_mode = ECORE_MF_NPAR;
3498 case NVM_CFG1_GLOB_MF_MODE_DEFAULT:
3499 p_hwfn->p_dev->mf_mode = ECORE_MF_DEFAULT;
3502 DP_INFO(p_hwfn, "Multi function mode is %08x\n",
3503 p_hwfn->p_dev->mf_mode);
3505 /* Read Multi-function information from shmem */
3506 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
3507 OFFSETOF(struct nvm_cfg1, glob) +
3508 OFFSETOF(struct nvm_cfg1_glob, device_capabilities);
3510 device_capabilities = ecore_rd(p_hwfn, p_ptt, addr);
3511 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET)
3512 OSAL_SET_BIT(ECORE_DEV_CAP_ETH,
3513 &p_hwfn->hw_info.device_capabilities);
3514 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE)
3515 OSAL_SET_BIT(ECORE_DEV_CAP_FCOE,
3516 &p_hwfn->hw_info.device_capabilities);
3517 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI)
3518 OSAL_SET_BIT(ECORE_DEV_CAP_ISCSI,
3519 &p_hwfn->hw_info.device_capabilities);
3520 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE)
3521 OSAL_SET_BIT(ECORE_DEV_CAP_ROCE,
3522 &p_hwfn->hw_info.device_capabilities);
3523 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_IWARP)
3524 OSAL_SET_BIT(ECORE_DEV_CAP_IWARP,
3525 &p_hwfn->hw_info.device_capabilities);
3527 rc = ecore_mcp_fill_shmem_func_info(p_hwfn, p_ptt);
3528 if (rc != ECORE_SUCCESS && p_params->b_relaxed_probe) {
3530 p_params->p_relaxed_res = ECORE_HW_PREPARE_BAD_MCP;
3536 static void ecore_get_num_funcs(struct ecore_hwfn *p_hwfn,
3537 struct ecore_ptt *p_ptt)
3539 u8 num_funcs, enabled_func_idx = p_hwfn->rel_pf_id;
3540 u32 reg_function_hide, tmp, eng_mask, low_pfs_mask;
3541 struct ecore_dev *p_dev = p_hwfn->p_dev;
3543 num_funcs = ECORE_IS_AH(p_dev) ? MAX_NUM_PFS_K2 : MAX_NUM_PFS_BB;
3545 /* Bit 0 of MISCS_REG_FUNCTION_HIDE indicates whether the bypass values
3546 * in the other bits are selected.
3547 * Bits 1-15 are for functions 1-15, respectively, and their value is
3548 * '0' only for enabled functions (function 0 always exists and
3550 * In case of CMT in BB, only the "even" functions are enabled, and thus
3551 * the number of functions for both hwfns is learnt from the same bits.
3553 if (ECORE_IS_BB(p_dev) || ECORE_IS_AH(p_dev)) {
3554 reg_function_hide = ecore_rd(p_hwfn, p_ptt,
3555 MISCS_REG_FUNCTION_HIDE_BB_K2);
3557 reg_function_hide = 0;
3560 if (reg_function_hide & 0x1) {
3561 if (ECORE_IS_BB(p_dev)) {
3562 if (ECORE_PATH_ID(p_hwfn) && !ECORE_IS_CMT(p_dev)) {
3574 /* Get the number of the enabled functions on the engine */
3575 tmp = (reg_function_hide ^ 0xffffffff) & eng_mask;
3582 /* Get the PF index within the enabled functions */
3583 low_pfs_mask = (0x1 << p_hwfn->abs_pf_id) - 1;
3584 tmp = reg_function_hide & eng_mask & low_pfs_mask;
3592 p_hwfn->num_funcs_on_engine = num_funcs;
3593 p_hwfn->enabled_func_idx = enabled_func_idx;
3596 if (CHIP_REV_IS_FPGA(p_dev)) {
3597 DP_NOTICE(p_hwfn, false,
3598 "FPGA: Limit number of PFs to 4 [would affect resource allocation, needed for IOV]\n");
3599 p_hwfn->num_funcs_on_engine = 4;
3603 DP_VERBOSE(p_hwfn, ECORE_MSG_PROBE,
3604 "PF [rel_id %d, abs_id %d] occupies index %d within the %d enabled functions on the engine\n",
3605 p_hwfn->rel_pf_id, p_hwfn->abs_pf_id,
3606 p_hwfn->enabled_func_idx, p_hwfn->num_funcs_on_engine);
3609 static void ecore_hw_info_port_num_bb(struct ecore_hwfn *p_hwfn,
3610 struct ecore_ptt *p_ptt)
3612 struct ecore_dev *p_dev = p_hwfn->p_dev;
3616 /* Read the port mode */
3617 if (CHIP_REV_IS_FPGA(p_dev))
3619 else if (CHIP_REV_IS_EMUL(p_dev) && ECORE_IS_CMT(p_dev))
3620 /* In CMT on emulation, assume 1 port */
3624 port_mode = ecore_rd(p_hwfn, p_ptt, CNIG_REG_NW_PORT_MODE_BB);
3626 if (port_mode < 3) {
3627 p_dev->num_ports_in_engine = 1;
3628 } else if (port_mode <= 5) {
3629 p_dev->num_ports_in_engine = 2;
3631 DP_NOTICE(p_hwfn, true, "PORT MODE: %d not supported\n",
3632 p_dev->num_ports_in_engine);
3634 /* Default num_ports_in_engine to something */
3635 p_dev->num_ports_in_engine = 1;
3639 static void ecore_hw_info_port_num_ah_e5(struct ecore_hwfn *p_hwfn,
3640 struct ecore_ptt *p_ptt)
3642 struct ecore_dev *p_dev = p_hwfn->p_dev;
3646 p_dev->num_ports_in_engine = 0;
3649 if (CHIP_REV_IS_EMUL(p_dev)) {
3650 port = ecore_rd(p_hwfn, p_ptt, MISCS_REG_ECO_RESERVED);
3651 switch ((port & 0xf000) >> 12) {
3653 p_dev->num_ports_in_engine = 1;
3656 p_dev->num_ports_in_engine = 2;
3659 p_dev->num_ports_in_engine = 4;
3662 DP_NOTICE(p_hwfn, false,
3663 "Unknown port mode in ECO_RESERVED %08x\n",
3668 for (i = 0; i < MAX_NUM_PORTS_K2; i++) {
3669 port = ecore_rd(p_hwfn, p_ptt,
3670 CNIG_REG_NIG_PORT0_CONF_K2_E5 +
3673 p_dev->num_ports_in_engine++;
3676 if (!p_dev->num_ports_in_engine) {
3677 DP_NOTICE(p_hwfn, true, "All NIG ports are inactive\n");
3679 /* Default num_ports_in_engine to something */
3680 p_dev->num_ports_in_engine = 1;
3684 static void ecore_hw_info_port_num(struct ecore_hwfn *p_hwfn,
3685 struct ecore_ptt *p_ptt)
3687 struct ecore_dev *p_dev = p_hwfn->p_dev;
3689 /* Determine the number of ports per engine */
3690 if (ECORE_IS_BB(p_dev))
3691 ecore_hw_info_port_num_bb(p_hwfn, p_ptt);
3693 ecore_hw_info_port_num_ah_e5(p_hwfn, p_ptt);
3695 /* Get the total number of ports of the device */
3696 if (ECORE_IS_CMT(p_dev)) {
3697 /* In CMT there is always only one port */
3698 p_dev->num_ports = 1;
3700 } else if (CHIP_REV_IS_EMUL(p_dev) || CHIP_REV_IS_TEDIBEAR(p_dev)) {
3701 p_dev->num_ports = p_dev->num_ports_in_engine *
3702 ecore_device_num_engines(p_dev);
3705 u32 addr, global_offsize, global_addr;
3707 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
3709 global_offsize = ecore_rd(p_hwfn, p_ptt, addr);
3710 global_addr = SECTION_ADDR(global_offsize, 0);
3711 addr = global_addr + OFFSETOF(struct public_global, max_ports);
3712 p_dev->num_ports = (u8)ecore_rd(p_hwfn, p_ptt, addr);
3716 static void ecore_mcp_get_eee_caps(struct ecore_hwfn *p_hwfn,
3717 struct ecore_ptt *p_ptt)
3719 struct ecore_mcp_link_capabilities *p_caps;
3722 p_caps = &p_hwfn->mcp_info->link_capabilities;
3723 if (p_caps->default_eee == ECORE_MCP_EEE_UNSUPPORTED)
3726 p_caps->eee_speed_caps = 0;
3727 eee_status = ecore_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
3728 OFFSETOF(struct public_port, eee_status));
3729 eee_status = (eee_status & EEE_SUPPORTED_SPEED_MASK) >>
3730 EEE_SUPPORTED_SPEED_OFFSET;
3731 if (eee_status & EEE_1G_SUPPORTED)
3732 p_caps->eee_speed_caps |= ECORE_EEE_1G_ADV;
3733 if (eee_status & EEE_10G_ADV)
3734 p_caps->eee_speed_caps |= ECORE_EEE_10G_ADV;
3737 static enum _ecore_status_t
3738 ecore_get_hw_info(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt,
3739 enum ecore_pci_personality personality,
3740 struct ecore_hw_prepare_params *p_params)
3742 bool drv_resc_alloc = p_params->drv_resc_alloc;
3743 enum _ecore_status_t rc;
3745 /* Since all information is common, only first hwfns should do this */
3746 if (IS_LEAD_HWFN(p_hwfn)) {
3747 rc = ecore_iov_hw_info(p_hwfn);
3748 if (rc != ECORE_SUCCESS) {
3749 if (p_params->b_relaxed_probe)
3750 p_params->p_relaxed_res =
3751 ECORE_HW_PREPARE_BAD_IOV;
3757 if (IS_LEAD_HWFN(p_hwfn))
3758 ecore_hw_info_port_num(p_hwfn, p_ptt);
3760 ecore_mcp_get_capabilities(p_hwfn, p_ptt);
3763 if (CHIP_REV_IS_ASIC(p_hwfn->p_dev)) {
3765 rc = ecore_hw_get_nvm_info(p_hwfn, p_ptt, p_params);
3766 if (rc != ECORE_SUCCESS)
3772 rc = ecore_int_igu_read_cam(p_hwfn, p_ptt);
3773 if (rc != ECORE_SUCCESS) {
3774 if (p_params->b_relaxed_probe)
3775 p_params->p_relaxed_res = ECORE_HW_PREPARE_BAD_IGU;
3781 if (CHIP_REV_IS_ASIC(p_hwfn->p_dev) && ecore_mcp_is_init(p_hwfn)) {
3783 OSAL_MEMCPY(p_hwfn->hw_info.hw_mac_addr,
3784 p_hwfn->mcp_info->func_info.mac, ETH_ALEN);
3787 static u8 mcp_hw_mac[6] = { 0, 2, 3, 4, 5, 6 };
3789 OSAL_MEMCPY(p_hwfn->hw_info.hw_mac_addr, mcp_hw_mac, ETH_ALEN);
3790 p_hwfn->hw_info.hw_mac_addr[5] = p_hwfn->abs_pf_id;
3794 if (ecore_mcp_is_init(p_hwfn)) {
3795 if (p_hwfn->mcp_info->func_info.ovlan != ECORE_MCP_VLAN_UNSET)
3796 p_hwfn->hw_info.ovlan =
3797 p_hwfn->mcp_info->func_info.ovlan;
3799 ecore_mcp_cmd_port_init(p_hwfn, p_ptt);
3801 ecore_mcp_get_eee_caps(p_hwfn, p_ptt);
3804 if (personality != ECORE_PCI_DEFAULT) {
3805 p_hwfn->hw_info.personality = personality;
3806 } else if (ecore_mcp_is_init(p_hwfn)) {
3807 enum ecore_pci_personality protocol;
3809 protocol = p_hwfn->mcp_info->func_info.protocol;
3810 p_hwfn->hw_info.personality = protocol;
3814 /* To overcome ILT lack for emulation, until at least until we'll have
3815 * a definite answer from system about it, allow only PF0 to be RoCE.
3817 if (CHIP_REV_IS_EMUL(p_hwfn->p_dev) && ECORE_IS_AH(p_hwfn->p_dev)) {
3818 if (!p_hwfn->rel_pf_id)
3819 p_hwfn->hw_info.personality = ECORE_PCI_ETH_ROCE;
3821 p_hwfn->hw_info.personality = ECORE_PCI_ETH;
3825 /* although in BB some constellations may support more than 4 tcs,
3826 * that can result in performance penalty in some cases. 4
3827 * represents a good tradeoff between performance and flexibility.
3829 p_hwfn->hw_info.num_hw_tc = NUM_PHYS_TCS_4PORT_K2;
3831 /* start out with a single active tc. This can be increased either
3832 * by dcbx negotiation or by upper layer driver
3834 p_hwfn->hw_info.num_active_tc = 1;
3836 ecore_get_num_funcs(p_hwfn, p_ptt);
3838 if (ecore_mcp_is_init(p_hwfn))
3839 p_hwfn->hw_info.mtu = p_hwfn->mcp_info->func_info.mtu;
3841 /* In case of forcing the driver's default resource allocation, calling
3842 * ecore_hw_get_resc() should come after initializing the personality
3843 * and after getting the number of functions, since the calculation of
3844 * the resources/features depends on them.
3845 * This order is not harmful if not forcing.
3847 rc = ecore_hw_get_resc(p_hwfn, p_ptt, drv_resc_alloc);
3848 if (rc != ECORE_SUCCESS && p_params->b_relaxed_probe) {
3850 p_params->p_relaxed_res = ECORE_HW_PREPARE_BAD_MCP;
3856 static enum _ecore_status_t ecore_get_dev_info(struct ecore_hwfn *p_hwfn,
3857 struct ecore_ptt *p_ptt)
3859 struct ecore_dev *p_dev = p_hwfn->p_dev;
3863 /* Read Vendor Id / Device Id */
3864 OSAL_PCI_READ_CONFIG_WORD(p_dev, PCICFG_VENDOR_ID_OFFSET,
3866 OSAL_PCI_READ_CONFIG_WORD(p_dev, PCICFG_DEVICE_ID_OFFSET,
3869 /* Determine type */
3870 device_id_mask = p_dev->device_id & ECORE_DEV_ID_MASK;
3871 switch (device_id_mask) {
3872 case ECORE_DEV_ID_MASK_BB:
3873 p_dev->type = ECORE_DEV_TYPE_BB;
3875 case ECORE_DEV_ID_MASK_AH:
3876 p_dev->type = ECORE_DEV_TYPE_AH;
3879 DP_NOTICE(p_hwfn, true, "Unknown device id 0x%x\n",
3881 return ECORE_ABORTED;
3884 tmp = ecore_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_NUM);
3885 p_dev->chip_num = (u16)GET_FIELD(tmp, CHIP_NUM);
3886 tmp = ecore_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_REV);
3887 p_dev->chip_rev = (u8)GET_FIELD(tmp, CHIP_REV);
3889 /* Learn number of HW-functions */
3890 tmp = ecore_rd(p_hwfn, p_ptt, MISCS_REG_CMT_ENABLED_FOR_PAIR);
3892 if (tmp & (1 << p_hwfn->rel_pf_id)) {
3893 DP_NOTICE(p_dev->hwfns, false, "device in CMT mode\n");
3894 p_dev->num_hwfns = 2;
3896 p_dev->num_hwfns = 1;
3900 if (CHIP_REV_IS_EMUL(p_dev)) {
3901 /* For some reason we have problems with this register
3902 * in B0 emulation; Simply assume no CMT
3904 DP_NOTICE(p_dev->hwfns, false,
3905 "device on emul - assume no CMT\n");
3906 p_dev->num_hwfns = 1;
3910 tmp = ecore_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_TEST_REG);
3911 p_dev->chip_bond_id = (u8)GET_FIELD(tmp, CHIP_BOND_ID);
3912 tmp = ecore_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_METAL);
3913 p_dev->chip_metal = (u8)GET_FIELD(tmp, CHIP_METAL);
3915 DP_INFO(p_dev->hwfns,
3916 "Chip details - %s %c%d, Num: %04x Rev: %02x Bond id: %02x Metal: %02x\n",
3917 ECORE_IS_BB(p_dev) ? "BB" : "AH",
3918 'A' + p_dev->chip_rev, (int)p_dev->chip_metal,
3919 p_dev->chip_num, p_dev->chip_rev, p_dev->chip_bond_id,
3922 if (ECORE_IS_BB_A0(p_dev)) {
3923 DP_NOTICE(p_dev->hwfns, false,
3924 "The chip type/rev (BB A0) is not supported!\n");
3925 return ECORE_ABORTED;
3928 if (CHIP_REV_IS_EMUL(p_dev) && ECORE_IS_AH(p_dev))
3929 ecore_wr(p_hwfn, p_ptt, MISCS_REG_PLL_MAIN_CTRL_4, 0x1);
3931 if (CHIP_REV_IS_EMUL(p_dev)) {
3932 tmp = ecore_rd(p_hwfn, p_ptt, MISCS_REG_ECO_RESERVED);
3933 if (tmp & (1 << 29)) {
3934 DP_NOTICE(p_hwfn, false,
3935 "Emulation: Running on a FULL build\n");
3936 p_dev->b_is_emul_full = true;
3938 DP_NOTICE(p_hwfn, false,
3939 "Emulation: Running on a REDUCED build\n");
3944 return ECORE_SUCCESS;
3947 #ifndef LINUX_REMOVE
3948 void ecore_prepare_hibernate(struct ecore_dev *p_dev)
3955 for_each_hwfn(p_dev, j) {
3956 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[j];
3958 DP_VERBOSE(p_hwfn, ECORE_MSG_IFDOWN,
3959 "Mark hw/fw uninitialized\n");
3961 p_hwfn->hw_init_done = false;
3962 p_hwfn->first_on_engine = false;
3964 ecore_ptt_invalidate(p_hwfn);
3969 static enum _ecore_status_t
3970 ecore_hw_prepare_single(struct ecore_hwfn *p_hwfn,
3971 void OSAL_IOMEM * p_regview,
3972 void OSAL_IOMEM * p_doorbells,
3973 struct ecore_hw_prepare_params *p_params)
3975 struct ecore_mdump_retain_data mdump_retain;
3976 struct ecore_dev *p_dev = p_hwfn->p_dev;
3977 struct ecore_mdump_info mdump_info;
3978 enum _ecore_status_t rc = ECORE_SUCCESS;
3980 /* Split PCI bars evenly between hwfns */
3981 p_hwfn->regview = p_regview;
3982 p_hwfn->doorbells = p_doorbells;
3985 return ecore_vf_hw_prepare(p_hwfn);
3987 /* Validate that chip access is feasible */
3988 if (REG_RD(p_hwfn, PXP_PF_ME_OPAQUE_ADDR) == 0xffffffff) {
3990 "Reading the ME register returns all Fs; Preventing further chip access\n");
3991 if (p_params->b_relaxed_probe)
3992 p_params->p_relaxed_res = ECORE_HW_PREPARE_FAILED_ME;
3996 get_function_id(p_hwfn);
3998 /* Allocate PTT pool */
3999 rc = ecore_ptt_pool_alloc(p_hwfn);
4001 DP_NOTICE(p_hwfn, true, "Failed to prepare hwfn's hw\n");
4002 if (p_params->b_relaxed_probe)
4003 p_params->p_relaxed_res = ECORE_HW_PREPARE_FAILED_MEM;
4007 /* Allocate the main PTT */
4008 p_hwfn->p_main_ptt = ecore_get_reserved_ptt(p_hwfn, RESERVED_PTT_MAIN);
4010 /* First hwfn learns basic information, e.g., number of hwfns */
4011 if (!p_hwfn->my_id) {
4012 rc = ecore_get_dev_info(p_hwfn, p_hwfn->p_main_ptt);
4013 if (rc != ECORE_SUCCESS) {
4014 if (p_params->b_relaxed_probe)
4015 p_params->p_relaxed_res =
4016 ECORE_HW_PREPARE_FAILED_DEV;
4021 ecore_hw_hwfn_prepare(p_hwfn);
4023 /* Initialize MCP structure */
4024 rc = ecore_mcp_cmd_init(p_hwfn, p_hwfn->p_main_ptt);
4026 DP_NOTICE(p_hwfn, true, "Failed initializing mcp command\n");
4027 if (p_params->b_relaxed_probe)
4028 p_params->p_relaxed_res = ECORE_HW_PREPARE_FAILED_MEM;
4032 /* Read the device configuration information from the HW and SHMEM */
4033 rc = ecore_get_hw_info(p_hwfn, p_hwfn->p_main_ptt,
4034 p_params->personality, p_params);
4036 DP_NOTICE(p_hwfn, true, "Failed to get HW information\n");
4040 /* Sending a mailbox to the MFW should be after ecore_get_hw_info() is
4041 * called, since among others it sets the ports number in an engine.
4043 if (p_params->initiate_pf_flr && IS_LEAD_HWFN(p_hwfn) &&
4044 !p_dev->recov_in_prog) {
4045 rc = ecore_mcp_initiate_pf_flr(p_hwfn, p_hwfn->p_main_ptt);
4046 if (rc != ECORE_SUCCESS)
4047 DP_NOTICE(p_hwfn, false, "Failed to initiate PF FLR\n");
4050 /* Check if mdump logs/data are present and update the epoch value */
4051 if (IS_LEAD_HWFN(p_hwfn)) {
4053 if (!CHIP_REV_IS_EMUL(p_dev)) {
4055 rc = ecore_mcp_mdump_get_info(p_hwfn, p_hwfn->p_main_ptt,
4057 if (rc == ECORE_SUCCESS && mdump_info.num_of_logs)
4058 DP_NOTICE(p_hwfn, false,
4059 "* * * IMPORTANT - HW ERROR register dump captured by device * * *\n");
4061 rc = ecore_mcp_mdump_get_retain(p_hwfn, p_hwfn->p_main_ptt,
4063 if (rc == ECORE_SUCCESS && mdump_retain.valid)
4064 DP_NOTICE(p_hwfn, false,
4065 "mdump retained data: epoch 0x%08x, pf 0x%x, status 0x%08x\n",
4066 mdump_retain.epoch, mdump_retain.pf,
4067 mdump_retain.status);
4069 ecore_mcp_mdump_set_values(p_hwfn, p_hwfn->p_main_ptt,
4076 /* Allocate the init RT array and initialize the init-ops engine */
4077 rc = ecore_init_alloc(p_hwfn);
4079 DP_NOTICE(p_hwfn, true, "Failed to allocate the init array\n");
4080 if (p_params->b_relaxed_probe)
4081 p_params->p_relaxed_res = ECORE_HW_PREPARE_FAILED_MEM;
4085 if (CHIP_REV_IS_FPGA(p_dev)) {
4086 DP_NOTICE(p_hwfn, false,
4087 "FPGA: workaround; Prevent DMAE parities\n");
4088 ecore_wr(p_hwfn, p_hwfn->p_main_ptt, PCIE_REG_PRTY_MASK_K2_E5,
4091 DP_NOTICE(p_hwfn, false,
4092 "FPGA: workaround: Set VF bar0 size\n");
4093 ecore_wr(p_hwfn, p_hwfn->p_main_ptt,
4094 PGLUE_B_REG_VF_BAR0_SIZE_K2_E5, 4);
4100 if (IS_LEAD_HWFN(p_hwfn))
4101 ecore_iov_free_hw_info(p_dev);
4102 ecore_mcp_free(p_hwfn);
4104 ecore_hw_hwfn_free(p_hwfn);
4109 enum _ecore_status_t ecore_hw_prepare(struct ecore_dev *p_dev,
4110 struct ecore_hw_prepare_params *p_params)
4112 struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
4113 enum _ecore_status_t rc;
4115 p_dev->chk_reg_fifo = p_params->chk_reg_fifo;
4116 p_dev->allow_mdump = p_params->allow_mdump;
4118 if (p_params->b_relaxed_probe)
4119 p_params->p_relaxed_res = ECORE_HW_PREPARE_SUCCESS;
4121 /* Store the precompiled init data ptrs */
4123 ecore_init_iro_array(p_dev);
4125 /* Initialize the first hwfn - will learn number of hwfns */
4126 rc = ecore_hw_prepare_single(p_hwfn,
4128 p_dev->doorbells, p_params);
4129 if (rc != ECORE_SUCCESS)
4132 p_params->personality = p_hwfn->hw_info.personality;
4134 /* initilalize 2nd hwfn if necessary */
4135 if (ECORE_IS_CMT(p_dev)) {
4136 void OSAL_IOMEM *p_regview, *p_doorbell;
4137 u8 OSAL_IOMEM *addr;
4139 /* adjust bar offset for second engine */
4140 addr = (u8 OSAL_IOMEM *)p_dev->regview +
4141 ecore_hw_bar_size(p_hwfn,
4144 p_regview = (void OSAL_IOMEM *)addr;
4146 addr = (u8 OSAL_IOMEM *)p_dev->doorbells +
4147 ecore_hw_bar_size(p_hwfn,
4150 p_doorbell = (void OSAL_IOMEM *)addr;
4152 /* prepare second hw function */
4153 rc = ecore_hw_prepare_single(&p_dev->hwfns[1], p_regview,
4154 p_doorbell, p_params);
4156 /* in case of error, need to free the previously
4157 * initiliazed hwfn 0.
4159 if (rc != ECORE_SUCCESS) {
4160 if (p_params->b_relaxed_probe)
4161 p_params->p_relaxed_res =
4162 ECORE_HW_PREPARE_FAILED_ENG2;
4165 ecore_init_free(p_hwfn);
4166 ecore_mcp_free(p_hwfn);
4167 ecore_hw_hwfn_free(p_hwfn);
4169 DP_NOTICE(p_dev, true,
4170 "What do we need to free when VF hwfn1 init fails\n");
4179 void ecore_hw_remove(struct ecore_dev *p_dev)
4181 struct ecore_hwfn *p_hwfn = ECORE_LEADING_HWFN(p_dev);
4185 ecore_mcp_ov_update_driver_state(p_hwfn, p_hwfn->p_main_ptt,
4186 ECORE_OV_DRIVER_STATE_NOT_LOADED);
4188 for_each_hwfn(p_dev, i) {
4189 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
4192 ecore_vf_pf_release(p_hwfn);
4196 ecore_init_free(p_hwfn);
4197 ecore_hw_hwfn_free(p_hwfn);
4198 ecore_mcp_free(p_hwfn);
4200 #ifdef CONFIG_ECORE_LOCK_ALLOC
4201 OSAL_MUTEX_DEALLOC(&p_hwfn->dmae_info.mutex);
4205 ecore_iov_free_hw_info(p_dev);
4208 static void ecore_chain_free_next_ptr(struct ecore_dev *p_dev,
4209 struct ecore_chain *p_chain)
4211 void *p_virt = p_chain->p_virt_addr, *p_virt_next = OSAL_NULL;
4212 dma_addr_t p_phys = p_chain->p_phys_addr, p_phys_next = 0;
4213 struct ecore_chain_next *p_next;
4219 size = p_chain->elem_size * p_chain->usable_per_page;
4221 for (i = 0; i < p_chain->page_cnt; i++) {
4225 p_next = (struct ecore_chain_next *)((u8 *)p_virt + size);
4226 p_virt_next = p_next->next_virt;
4227 p_phys_next = HILO_DMA_REGPAIR(p_next->next_phys);
4229 OSAL_DMA_FREE_COHERENT(p_dev, p_virt, p_phys,
4230 ECORE_CHAIN_PAGE_SIZE);
4232 p_virt = p_virt_next;
4233 p_phys = p_phys_next;
4237 static void ecore_chain_free_single(struct ecore_dev *p_dev,
4238 struct ecore_chain *p_chain)
4240 if (!p_chain->p_virt_addr)
4243 OSAL_DMA_FREE_COHERENT(p_dev, p_chain->p_virt_addr,
4244 p_chain->p_phys_addr, ECORE_CHAIN_PAGE_SIZE);
4247 static void ecore_chain_free_pbl(struct ecore_dev *p_dev,
4248 struct ecore_chain *p_chain)
4250 void **pp_virt_addr_tbl = p_chain->pbl.pp_virt_addr_tbl;
4251 u8 *p_pbl_virt = (u8 *)p_chain->pbl_sp.p_virt_table;
4252 u32 page_cnt = p_chain->page_cnt, i, pbl_size;
4254 if (!pp_virt_addr_tbl)
4260 for (i = 0; i < page_cnt; i++) {
4261 if (!pp_virt_addr_tbl[i])
4264 OSAL_DMA_FREE_COHERENT(p_dev, pp_virt_addr_tbl[i],
4265 *(dma_addr_t *)p_pbl_virt,
4266 ECORE_CHAIN_PAGE_SIZE);
4268 p_pbl_virt += ECORE_CHAIN_PBL_ENTRY_SIZE;
4271 pbl_size = page_cnt * ECORE_CHAIN_PBL_ENTRY_SIZE;
4273 if (!p_chain->b_external_pbl)
4274 OSAL_DMA_FREE_COHERENT(p_dev, p_chain->pbl_sp.p_virt_table,
4275 p_chain->pbl_sp.p_phys_table, pbl_size);
4277 OSAL_VFREE(p_dev, p_chain->pbl.pp_virt_addr_tbl);
4280 void ecore_chain_free(struct ecore_dev *p_dev, struct ecore_chain *p_chain)
4282 switch (p_chain->mode) {
4283 case ECORE_CHAIN_MODE_NEXT_PTR:
4284 ecore_chain_free_next_ptr(p_dev, p_chain);
4286 case ECORE_CHAIN_MODE_SINGLE:
4287 ecore_chain_free_single(p_dev, p_chain);
4289 case ECORE_CHAIN_MODE_PBL:
4290 ecore_chain_free_pbl(p_dev, p_chain);
4295 static enum _ecore_status_t
4296 ecore_chain_alloc_sanity_check(struct ecore_dev *p_dev,
4297 enum ecore_chain_cnt_type cnt_type,
4298 osal_size_t elem_size, u32 page_cnt)
4300 u64 chain_size = ELEMS_PER_PAGE(elem_size) * page_cnt;
4302 /* The actual chain size can be larger than the maximal possible value
4303 * after rounding up the requested elements number to pages, and after
4304 * taking into acount the unusuable elements (next-ptr elements).
4305 * The size of a "u16" chain can be (U16_MAX + 1) since the chain
4306 * size/capacity fields are of a u32 type.
4308 if ((cnt_type == ECORE_CHAIN_CNT_TYPE_U16 &&
4309 chain_size > ((u32)ECORE_U16_MAX + 1)) ||
4310 (cnt_type == ECORE_CHAIN_CNT_TYPE_U32 &&
4311 chain_size > ECORE_U32_MAX)) {
4312 DP_NOTICE(p_dev, true,
4313 "The actual chain size (0x%lx) is larger than the maximal possible value\n",
4314 (unsigned long)chain_size);
4318 return ECORE_SUCCESS;
4321 static enum _ecore_status_t
4322 ecore_chain_alloc_next_ptr(struct ecore_dev *p_dev, struct ecore_chain *p_chain)
4324 void *p_virt = OSAL_NULL, *p_virt_prev = OSAL_NULL;
4325 dma_addr_t p_phys = 0;
4328 for (i = 0; i < p_chain->page_cnt; i++) {
4329 p_virt = OSAL_DMA_ALLOC_COHERENT(p_dev, &p_phys,
4330 ECORE_CHAIN_PAGE_SIZE);
4332 DP_NOTICE(p_dev, true,
4333 "Failed to allocate chain memory\n");
4338 ecore_chain_init_mem(p_chain, p_virt, p_phys);
4339 ecore_chain_reset(p_chain);
4341 ecore_chain_init_next_ptr_elem(p_chain, p_virt_prev,
4345 p_virt_prev = p_virt;
4347 /* Last page's next element should point to the beginning of the
4350 ecore_chain_init_next_ptr_elem(p_chain, p_virt_prev,
4351 p_chain->p_virt_addr,
4352 p_chain->p_phys_addr);
4354 return ECORE_SUCCESS;
4357 static enum _ecore_status_t
4358 ecore_chain_alloc_single(struct ecore_dev *p_dev, struct ecore_chain *p_chain)
4360 dma_addr_t p_phys = 0;
4361 void *p_virt = OSAL_NULL;
4363 p_virt = OSAL_DMA_ALLOC_COHERENT(p_dev, &p_phys, ECORE_CHAIN_PAGE_SIZE);
4365 DP_NOTICE(p_dev, true, "Failed to allocate chain memory\n");
4369 ecore_chain_init_mem(p_chain, p_virt, p_phys);
4370 ecore_chain_reset(p_chain);
4372 return ECORE_SUCCESS;
4375 static enum _ecore_status_t
4376 ecore_chain_alloc_pbl(struct ecore_dev *p_dev,
4377 struct ecore_chain *p_chain,
4378 struct ecore_chain_ext_pbl *ext_pbl)
4380 void *p_virt = OSAL_NULL;
4381 u8 *p_pbl_virt = OSAL_NULL;
4382 void **pp_virt_addr_tbl = OSAL_NULL;
4383 dma_addr_t p_phys = 0, p_pbl_phys = 0;
4384 u32 page_cnt = p_chain->page_cnt, size, i;
4386 size = page_cnt * sizeof(*pp_virt_addr_tbl);
4387 pp_virt_addr_tbl = (void **)OSAL_VZALLOC(p_dev, size);
4388 if (!pp_virt_addr_tbl) {
4389 DP_NOTICE(p_dev, true,
4390 "Failed to allocate memory for the chain virtual addresses table\n");
4394 /* The allocation of the PBL table is done with its full size, since it
4395 * is expected to be successive.
4396 * ecore_chain_init_pbl_mem() is called even in a case of an allocation
4397 * failure, since pp_virt_addr_tbl was previously allocated, and it
4398 * should be saved to allow its freeing during the error flow.
4400 size = page_cnt * ECORE_CHAIN_PBL_ENTRY_SIZE;
4402 if (ext_pbl == OSAL_NULL) {
4403 p_pbl_virt = OSAL_DMA_ALLOC_COHERENT(p_dev, &p_pbl_phys, size);
4405 p_pbl_virt = ext_pbl->p_pbl_virt;
4406 p_pbl_phys = ext_pbl->p_pbl_phys;
4407 p_chain->b_external_pbl = true;
4410 ecore_chain_init_pbl_mem(p_chain, p_pbl_virt, p_pbl_phys,
4413 DP_NOTICE(p_dev, true, "Failed to allocate chain pbl memory\n");
4417 for (i = 0; i < page_cnt; i++) {
4418 p_virt = OSAL_DMA_ALLOC_COHERENT(p_dev, &p_phys,
4419 ECORE_CHAIN_PAGE_SIZE);
4421 DP_NOTICE(p_dev, true,
4422 "Failed to allocate chain memory\n");
4427 ecore_chain_init_mem(p_chain, p_virt, p_phys);
4428 ecore_chain_reset(p_chain);
4431 /* Fill the PBL table with the physical address of the page */
4432 *(dma_addr_t *)p_pbl_virt = p_phys;
4433 /* Keep the virtual address of the page */
4434 p_chain->pbl.pp_virt_addr_tbl[i] = p_virt;
4436 p_pbl_virt += ECORE_CHAIN_PBL_ENTRY_SIZE;
4439 return ECORE_SUCCESS;
4442 enum _ecore_status_t ecore_chain_alloc(struct ecore_dev *p_dev,
4443 enum ecore_chain_use_mode intended_use,
4444 enum ecore_chain_mode mode,
4445 enum ecore_chain_cnt_type cnt_type,
4446 u32 num_elems, osal_size_t elem_size,
4447 struct ecore_chain *p_chain,
4448 struct ecore_chain_ext_pbl *ext_pbl)
4451 enum _ecore_status_t rc = ECORE_SUCCESS;
4453 if (mode == ECORE_CHAIN_MODE_SINGLE)
4456 page_cnt = ECORE_CHAIN_PAGE_CNT(num_elems, elem_size, mode);
4458 rc = ecore_chain_alloc_sanity_check(p_dev, cnt_type, elem_size,
4461 DP_NOTICE(p_dev, true,
4462 "Cannot allocate a chain with the given arguments:\n"
4463 "[use_mode %d, mode %d, cnt_type %d, num_elems %d, elem_size %zu]\n",
4464 intended_use, mode, cnt_type, num_elems, elem_size);
4468 ecore_chain_init_params(p_chain, page_cnt, (u8)elem_size, intended_use,
4469 mode, cnt_type, p_dev->dp_ctx);
4472 case ECORE_CHAIN_MODE_NEXT_PTR:
4473 rc = ecore_chain_alloc_next_ptr(p_dev, p_chain);
4475 case ECORE_CHAIN_MODE_SINGLE:
4476 rc = ecore_chain_alloc_single(p_dev, p_chain);
4478 case ECORE_CHAIN_MODE_PBL:
4479 rc = ecore_chain_alloc_pbl(p_dev, p_chain, ext_pbl);
4485 return ECORE_SUCCESS;
4488 ecore_chain_free(p_dev, p_chain);
4492 enum _ecore_status_t ecore_fw_l2_queue(struct ecore_hwfn *p_hwfn,
4493 u16 src_id, u16 *dst_id)
4495 if (src_id >= RESC_NUM(p_hwfn, ECORE_L2_QUEUE)) {
4498 min = (u16)RESC_START(p_hwfn, ECORE_L2_QUEUE);
4499 max = min + RESC_NUM(p_hwfn, ECORE_L2_QUEUE);
4500 DP_NOTICE(p_hwfn, true,
4501 "l2_queue id [%d] is not valid, available indices [%d - %d]\n",
4507 *dst_id = RESC_START(p_hwfn, ECORE_L2_QUEUE) + src_id;
4509 return ECORE_SUCCESS;
4512 enum _ecore_status_t ecore_fw_vport(struct ecore_hwfn *p_hwfn,
4513 u8 src_id, u8 *dst_id)
4515 if (src_id >= RESC_NUM(p_hwfn, ECORE_VPORT)) {
4518 min = (u8)RESC_START(p_hwfn, ECORE_VPORT);
4519 max = min + RESC_NUM(p_hwfn, ECORE_VPORT);
4520 DP_NOTICE(p_hwfn, true,
4521 "vport id [%d] is not valid, available indices [%d - %d]\n",
4527 *dst_id = RESC_START(p_hwfn, ECORE_VPORT) + src_id;
4529 return ECORE_SUCCESS;
4532 enum _ecore_status_t ecore_fw_rss_eng(struct ecore_hwfn *p_hwfn,
4533 u8 src_id, u8 *dst_id)
4535 if (src_id >= RESC_NUM(p_hwfn, ECORE_RSS_ENG)) {
4538 min = (u8)RESC_START(p_hwfn, ECORE_RSS_ENG);
4539 max = min + RESC_NUM(p_hwfn, ECORE_RSS_ENG);
4540 DP_NOTICE(p_hwfn, true,
4541 "rss_eng id [%d] is not valid, available indices [%d - %d]\n",
4547 *dst_id = RESC_START(p_hwfn, ECORE_RSS_ENG) + src_id;
4549 return ECORE_SUCCESS;
4552 static enum _ecore_status_t
4553 ecore_llh_add_mac_filter_bb_ah(struct ecore_hwfn *p_hwfn,
4554 struct ecore_ptt *p_ptt, u32 high, u32 low,
4560 /* Find a free entry and utilize it */
4561 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
4562 en = ecore_rd(p_hwfn, p_ptt,
4563 NIG_REG_LLH_FUNC_FILTER_EN_BB_K2 +
4567 ecore_wr(p_hwfn, p_ptt,
4568 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4569 2 * i * sizeof(u32), low);
4570 ecore_wr(p_hwfn, p_ptt,
4571 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4572 (2 * i + 1) * sizeof(u32), high);
4573 ecore_wr(p_hwfn, p_ptt,
4574 NIG_REG_LLH_FUNC_FILTER_MODE_BB_K2 +
4575 i * sizeof(u32), 0);
4576 ecore_wr(p_hwfn, p_ptt,
4577 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_BB_K2 +
4578 i * sizeof(u32), 0);
4579 ecore_wr(p_hwfn, p_ptt,
4580 NIG_REG_LLH_FUNC_FILTER_EN_BB_K2 +
4581 i * sizeof(u32), 1);
4585 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
4586 return ECORE_NORESOURCES;
4590 return ECORE_SUCCESS;
4593 enum _ecore_status_t ecore_llh_add_mac_filter(struct ecore_hwfn *p_hwfn,
4594 struct ecore_ptt *p_ptt, u8 *p_filter)
4596 u32 high, low, entry_num;
4597 enum _ecore_status_t rc;
4599 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
4600 return ECORE_SUCCESS;
4602 high = p_filter[1] | (p_filter[0] << 8);
4603 low = p_filter[5] | (p_filter[4] << 8) |
4604 (p_filter[3] << 16) | (p_filter[2] << 24);
4606 if (ECORE_IS_BB(p_hwfn->p_dev) || ECORE_IS_AH(p_hwfn->p_dev))
4607 rc = ecore_llh_add_mac_filter_bb_ah(p_hwfn, p_ptt, high, low,
4609 if (rc != ECORE_SUCCESS) {
4610 DP_NOTICE(p_hwfn, false,
4611 "Failed to find an empty LLH filter to utilize\n");
4615 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
4616 "MAC: %02hhx:%02hhx:%02hhx:%02hhx:%02hhx:%02hhx is added at %d\n",
4617 p_filter[0], p_filter[1], p_filter[2], p_filter[3],
4618 p_filter[4], p_filter[5], entry_num);
4620 return ECORE_SUCCESS;
4623 static enum _ecore_status_t
4624 ecore_llh_remove_mac_filter_bb_ah(struct ecore_hwfn *p_hwfn,
4625 struct ecore_ptt *p_ptt, u32 high, u32 low,
4630 /* Find the entry and clean it */
4631 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
4632 if (ecore_rd(p_hwfn, p_ptt,
4633 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4634 2 * i * sizeof(u32)) != low)
4636 if (ecore_rd(p_hwfn, p_ptt,
4637 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4638 (2 * i + 1) * sizeof(u32)) != high)
4641 ecore_wr(p_hwfn, p_ptt,
4642 NIG_REG_LLH_FUNC_FILTER_EN_BB_K2 + i * sizeof(u32), 0);
4643 ecore_wr(p_hwfn, p_ptt,
4644 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4645 2 * i * sizeof(u32), 0);
4646 ecore_wr(p_hwfn, p_ptt,
4647 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4648 (2 * i + 1) * sizeof(u32), 0);
4652 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
4657 return ECORE_SUCCESS;
4660 void ecore_llh_remove_mac_filter(struct ecore_hwfn *p_hwfn,
4661 struct ecore_ptt *p_ptt, u8 *p_filter)
4663 u32 high, low, entry_num;
4664 enum _ecore_status_t rc;
4666 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
4669 high = p_filter[1] | (p_filter[0] << 8);
4670 low = p_filter[5] | (p_filter[4] << 8) |
4671 (p_filter[3] << 16) | (p_filter[2] << 24);
4673 if (ECORE_IS_BB(p_hwfn->p_dev) || ECORE_IS_AH(p_hwfn->p_dev))
4674 rc = ecore_llh_remove_mac_filter_bb_ah(p_hwfn, p_ptt, high,
4676 if (rc != ECORE_SUCCESS) {
4677 DP_NOTICE(p_hwfn, false,
4678 "Tried to remove a non-configured filter\n");
4683 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
4684 "MAC: %02hhx:%02hhx:%02hhx:%02hhx:%02hhx:%02hhx was removed from %d\n",
4685 p_filter[0], p_filter[1], p_filter[2], p_filter[3],
4686 p_filter[4], p_filter[5], entry_num);
4689 static enum _ecore_status_t
4690 ecore_llh_add_protocol_filter_bb_ah(struct ecore_hwfn *p_hwfn,
4691 struct ecore_ptt *p_ptt,
4692 enum ecore_llh_port_filter_type_t type,
4693 u32 high, u32 low, u32 *p_entry_num)
4698 /* Find a free entry and utilize it */
4699 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
4700 en = ecore_rd(p_hwfn, p_ptt,
4701 NIG_REG_LLH_FUNC_FILTER_EN_BB_K2 +
4705 ecore_wr(p_hwfn, p_ptt,
4706 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4707 2 * i * sizeof(u32), low);
4708 ecore_wr(p_hwfn, p_ptt,
4709 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4710 (2 * i + 1) * sizeof(u32), high);
4711 ecore_wr(p_hwfn, p_ptt,
4712 NIG_REG_LLH_FUNC_FILTER_MODE_BB_K2 +
4713 i * sizeof(u32), 1);
4714 ecore_wr(p_hwfn, p_ptt,
4715 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_BB_K2 +
4716 i * sizeof(u32), 1 << type);
4717 ecore_wr(p_hwfn, p_ptt,
4718 NIG_REG_LLH_FUNC_FILTER_EN_BB_K2 + i * sizeof(u32), 1);
4722 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
4723 return ECORE_NORESOURCES;
4727 return ECORE_SUCCESS;
4730 enum _ecore_status_t
4731 ecore_llh_add_protocol_filter(struct ecore_hwfn *p_hwfn,
4732 struct ecore_ptt *p_ptt,
4733 u16 source_port_or_eth_type,
4735 enum ecore_llh_port_filter_type_t type)
4737 u32 high, low, entry_num;
4738 enum _ecore_status_t rc;
4740 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
4741 return ECORE_SUCCESS;
4747 case ECORE_LLH_FILTER_ETHERTYPE:
4748 high = source_port_or_eth_type;
4750 case ECORE_LLH_FILTER_TCP_SRC_PORT:
4751 case ECORE_LLH_FILTER_UDP_SRC_PORT:
4752 low = source_port_or_eth_type << 16;
4754 case ECORE_LLH_FILTER_TCP_DEST_PORT:
4755 case ECORE_LLH_FILTER_UDP_DEST_PORT:
4758 case ECORE_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
4759 case ECORE_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
4760 low = (source_port_or_eth_type << 16) | dest_port;
4763 DP_NOTICE(p_hwfn, true,
4764 "Non valid LLH protocol filter type %d\n", type);
4768 if (ECORE_IS_BB(p_hwfn->p_dev) || ECORE_IS_AH(p_hwfn->p_dev))
4769 rc = ecore_llh_add_protocol_filter_bb_ah(p_hwfn, p_ptt, type,
4770 high, low, &entry_num);
4771 if (rc != ECORE_SUCCESS) {
4772 DP_NOTICE(p_hwfn, false,
4773 "Failed to find an empty LLH filter to utilize\n");
4777 case ECORE_LLH_FILTER_ETHERTYPE:
4778 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
4779 "ETH type %x is added at %d\n",
4780 source_port_or_eth_type, entry_num);
4782 case ECORE_LLH_FILTER_TCP_SRC_PORT:
4783 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
4784 "TCP src port %x is added at %d\n",
4785 source_port_or_eth_type, entry_num);
4787 case ECORE_LLH_FILTER_UDP_SRC_PORT:
4788 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
4789 "UDP src port %x is added at %d\n",
4790 source_port_or_eth_type, entry_num);
4792 case ECORE_LLH_FILTER_TCP_DEST_PORT:
4793 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
4794 "TCP dst port %x is added at %d\n", dest_port,
4797 case ECORE_LLH_FILTER_UDP_DEST_PORT:
4798 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
4799 "UDP dst port %x is added at %d\n", dest_port,
4802 case ECORE_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
4803 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
4804 "TCP src/dst ports %x/%x are added at %d\n",
4805 source_port_or_eth_type, dest_port, entry_num);
4807 case ECORE_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
4808 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
4809 "UDP src/dst ports %x/%x are added at %d\n",
4810 source_port_or_eth_type, dest_port, entry_num);
4814 return ECORE_SUCCESS;
4817 static enum _ecore_status_t
4818 ecore_llh_remove_protocol_filter_bb_ah(struct ecore_hwfn *p_hwfn,
4819 struct ecore_ptt *p_ptt,
4820 enum ecore_llh_port_filter_type_t type,
4821 u32 high, u32 low, u32 *p_entry_num)
4825 /* Find the entry and clean it */
4826 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
4827 if (!ecore_rd(p_hwfn, p_ptt,
4828 NIG_REG_LLH_FUNC_FILTER_EN_BB_K2 +
4831 if (!ecore_rd(p_hwfn, p_ptt,
4832 NIG_REG_LLH_FUNC_FILTER_MODE_BB_K2 +
4835 if (!(ecore_rd(p_hwfn, p_ptt,
4836 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_BB_K2 +
4837 i * sizeof(u32)) & (1 << type)))
4839 if (ecore_rd(p_hwfn, p_ptt,
4840 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4841 2 * i * sizeof(u32)) != low)
4843 if (ecore_rd(p_hwfn, p_ptt,
4844 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4845 (2 * i + 1) * sizeof(u32)) != high)
4848 ecore_wr(p_hwfn, p_ptt,
4849 NIG_REG_LLH_FUNC_FILTER_EN_BB_K2 + i * sizeof(u32), 0);
4850 ecore_wr(p_hwfn, p_ptt,
4851 NIG_REG_LLH_FUNC_FILTER_MODE_BB_K2 +
4852 i * sizeof(u32), 0);
4853 ecore_wr(p_hwfn, p_ptt,
4854 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_BB_K2 +
4855 i * sizeof(u32), 0);
4856 ecore_wr(p_hwfn, p_ptt,
4857 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4858 2 * i * sizeof(u32), 0);
4859 ecore_wr(p_hwfn, p_ptt,
4860 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4861 (2 * i + 1) * sizeof(u32), 0);
4865 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
4870 return ECORE_SUCCESS;
4874 ecore_llh_remove_protocol_filter(struct ecore_hwfn *p_hwfn,
4875 struct ecore_ptt *p_ptt,
4876 u16 source_port_or_eth_type,
4878 enum ecore_llh_port_filter_type_t type)
4880 u32 high, low, entry_num;
4881 enum _ecore_status_t rc;
4883 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
4890 case ECORE_LLH_FILTER_ETHERTYPE:
4891 high = source_port_or_eth_type;
4893 case ECORE_LLH_FILTER_TCP_SRC_PORT:
4894 case ECORE_LLH_FILTER_UDP_SRC_PORT:
4895 low = source_port_or_eth_type << 16;
4897 case ECORE_LLH_FILTER_TCP_DEST_PORT:
4898 case ECORE_LLH_FILTER_UDP_DEST_PORT:
4901 case ECORE_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
4902 case ECORE_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
4903 low = (source_port_or_eth_type << 16) | dest_port;
4906 DP_NOTICE(p_hwfn, true,
4907 "Non valid LLH protocol filter type %d\n", type);
4911 if (ECORE_IS_BB(p_hwfn->p_dev) || ECORE_IS_AH(p_hwfn->p_dev))
4912 rc = ecore_llh_remove_protocol_filter_bb_ah(p_hwfn, p_ptt, type,
4915 if (rc != ECORE_SUCCESS) {
4916 DP_NOTICE(p_hwfn, false,
4917 "Tried to remove a non-configured filter [type %d, source_port_or_eth_type 0x%x, dest_port 0x%x]\n",
4918 type, source_port_or_eth_type, dest_port);
4922 DP_VERBOSE(p_hwfn, ECORE_MSG_HW,
4923 "Protocol filter [type %d, source_port_or_eth_type 0x%x, dest_port 0x%x] was removed from %d\n",
4924 type, source_port_or_eth_type, dest_port, entry_num);
4927 static void ecore_llh_clear_all_filters_bb_ah(struct ecore_hwfn *p_hwfn,
4928 struct ecore_ptt *p_ptt)
4932 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
4935 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
4936 ecore_wr(p_hwfn, p_ptt,
4937 NIG_REG_LLH_FUNC_FILTER_EN_BB_K2 +
4938 i * sizeof(u32), 0);
4939 ecore_wr(p_hwfn, p_ptt,
4940 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4941 2 * i * sizeof(u32), 0);
4942 ecore_wr(p_hwfn, p_ptt,
4943 NIG_REG_LLH_FUNC_FILTER_VALUE_BB_K2 +
4944 (2 * i + 1) * sizeof(u32), 0);
4948 void ecore_llh_clear_all_filters(struct ecore_hwfn *p_hwfn,
4949 struct ecore_ptt *p_ptt)
4951 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
4954 if (ECORE_IS_BB(p_hwfn->p_dev) || ECORE_IS_AH(p_hwfn->p_dev))
4955 ecore_llh_clear_all_filters_bb_ah(p_hwfn, p_ptt);
4958 enum _ecore_status_t
4959 ecore_llh_set_function_as_default(struct ecore_hwfn *p_hwfn,
4960 struct ecore_ptt *p_ptt)
4962 if (IS_MF_DEFAULT(p_hwfn) && ECORE_IS_BB(p_hwfn->p_dev)) {
4963 ecore_wr(p_hwfn, p_ptt,
4964 NIG_REG_LLH_TAGMAC_DEF_PF_VECTOR,
4965 1 << p_hwfn->abs_pf_id / 2);
4966 ecore_wr(p_hwfn, p_ptt, PRS_REG_MSG_INFO, 0);
4967 return ECORE_SUCCESS;
4970 DP_NOTICE(p_hwfn, false,
4971 "This function can't be set as default\n");
4975 static enum _ecore_status_t ecore_set_coalesce(struct ecore_hwfn *p_hwfn,
4976 struct ecore_ptt *p_ptt,
4977 u32 hw_addr, void *p_eth_qzone,
4978 osal_size_t eth_qzone_size,
4981 struct coalescing_timeset *p_coal_timeset;
4983 if (p_hwfn->p_dev->int_coalescing_mode != ECORE_COAL_MODE_ENABLE) {
4984 DP_NOTICE(p_hwfn, true,
4985 "Coalescing configuration not enabled\n");
4989 p_coal_timeset = p_eth_qzone;
4990 OSAL_MEMSET(p_eth_qzone, 0, eth_qzone_size);
4991 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_TIMESET, timeset);
4992 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_VALID, 1);
4993 ecore_memcpy_to(p_hwfn, p_ptt, hw_addr, p_eth_qzone, eth_qzone_size);
4995 return ECORE_SUCCESS;
4998 enum _ecore_status_t ecore_set_queue_coalesce(struct ecore_hwfn *p_hwfn,
4999 u16 rx_coal, u16 tx_coal,
5002 struct ecore_queue_cid *p_cid = (struct ecore_queue_cid *)p_handle;
5003 enum _ecore_status_t rc = ECORE_SUCCESS;
5004 struct ecore_ptt *p_ptt;
5006 /* TODO - Configuring a single queue's coalescing but
5007 * claiming all queues are abiding same configuration
5008 * for PF and VF both.
5011 if (IS_VF(p_hwfn->p_dev))
5012 return ecore_vf_pf_set_coalesce(p_hwfn, rx_coal,
5015 p_ptt = ecore_ptt_acquire(p_hwfn);
5020 rc = ecore_set_rxq_coalesce(p_hwfn, p_ptt, rx_coal, p_cid);
5023 p_hwfn->p_dev->rx_coalesce_usecs = rx_coal;
5027 rc = ecore_set_txq_coalesce(p_hwfn, p_ptt, tx_coal, p_cid);
5030 p_hwfn->p_dev->tx_coalesce_usecs = tx_coal;
5033 ecore_ptt_release(p_hwfn, p_ptt);
5038 enum _ecore_status_t ecore_set_rxq_coalesce(struct ecore_hwfn *p_hwfn,
5039 struct ecore_ptt *p_ptt,
5041 struct ecore_queue_cid *p_cid)
5043 struct ustorm_eth_queue_zone eth_qzone;
5044 u8 timeset, timer_res;
5046 enum _ecore_status_t rc;
5048 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
5049 if (coalesce <= 0x7F) {
5051 } else if (coalesce <= 0xFF) {
5053 } else if (coalesce <= 0x1FF) {
5056 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
5059 timeset = (u8)(coalesce >> timer_res);
5061 rc = ecore_int_set_timer_res(p_hwfn, p_ptt, timer_res,
5062 p_cid->sb_igu_id, false);
5063 if (rc != ECORE_SUCCESS)
5066 address = BAR0_MAP_REG_USDM_RAM +
5067 USTORM_ETH_QUEUE_ZONE_OFFSET(p_cid->abs.queue_id);
5069 rc = ecore_set_coalesce(p_hwfn, p_ptt, address, ð_qzone,
5070 sizeof(struct ustorm_eth_queue_zone), timeset);
5071 if (rc != ECORE_SUCCESS)
5078 enum _ecore_status_t ecore_set_txq_coalesce(struct ecore_hwfn *p_hwfn,
5079 struct ecore_ptt *p_ptt,
5081 struct ecore_queue_cid *p_cid)
5083 struct xstorm_eth_queue_zone eth_qzone;
5084 u8 timeset, timer_res;
5086 enum _ecore_status_t rc;
5088 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
5089 if (coalesce <= 0x7F) {
5091 } else if (coalesce <= 0xFF) {
5093 } else if (coalesce <= 0x1FF) {
5096 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
5100 timeset = (u8)(coalesce >> timer_res);
5102 rc = ecore_int_set_timer_res(p_hwfn, p_ptt, timer_res,
5103 p_cid->sb_igu_id, true);
5104 if (rc != ECORE_SUCCESS)
5107 address = BAR0_MAP_REG_XSDM_RAM +
5108 XSTORM_ETH_QUEUE_ZONE_OFFSET(p_cid->abs.queue_id);
5110 rc = ecore_set_coalesce(p_hwfn, p_ptt, address, ð_qzone,
5111 sizeof(struct xstorm_eth_queue_zone), timeset);
5116 /* Calculate final WFQ values for all vports and configure it.
5117 * After this configuration each vport must have
5118 * approx min rate = vport_wfq * min_pf_rate / ECORE_WFQ_UNIT
5120 static void ecore_configure_wfq_for_all_vports(struct ecore_hwfn *p_hwfn,
5121 struct ecore_ptt *p_ptt,
5124 struct init_qm_vport_params *vport_params;
5127 vport_params = p_hwfn->qm_info.qm_vport_params;
5129 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
5130 u32 wfq_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
5132 vport_params[i].vport_wfq = (wfq_speed * ECORE_WFQ_UNIT) /
5134 ecore_init_vport_wfq(p_hwfn, p_ptt,
5135 vport_params[i].first_tx_pq_id,
5136 vport_params[i].vport_wfq);
5140 static void ecore_init_wfq_default_param(struct ecore_hwfn *p_hwfn)
5144 for (i = 0; i < p_hwfn->qm_info.num_vports; i++)
5145 p_hwfn->qm_info.qm_vport_params[i].vport_wfq = 1;
5148 static void ecore_disable_wfq_for_all_vports(struct ecore_hwfn *p_hwfn,
5149 struct ecore_ptt *p_ptt)
5151 struct init_qm_vport_params *vport_params;
5154 vport_params = p_hwfn->qm_info.qm_vport_params;
5156 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
5157 ecore_init_wfq_default_param(p_hwfn);
5158 ecore_init_vport_wfq(p_hwfn, p_ptt,
5159 vport_params[i].first_tx_pq_id,
5160 vport_params[i].vport_wfq);
5164 /* This function performs several validations for WFQ
5165 * configuration and required min rate for a given vport
5166 * 1. req_rate must be greater than one percent of min_pf_rate.
5167 * 2. req_rate should not cause other vports [not configured for WFQ explicitly]
5168 * rates to get less than one percent of min_pf_rate.
5169 * 3. total_req_min_rate [all vports min rate sum] shouldn't exceed min_pf_rate.
5171 static enum _ecore_status_t ecore_init_wfq_param(struct ecore_hwfn *p_hwfn,
5172 u16 vport_id, u32 req_rate,
5175 u32 total_req_min_rate = 0, total_left_rate = 0, left_rate_per_vp = 0;
5176 int non_requested_count = 0, req_count = 0, i, num_vports;
5178 num_vports = p_hwfn->qm_info.num_vports;
5180 /* Accounting for the vports which are configured for WFQ explicitly */
5182 for (i = 0; i < num_vports; i++) {
5185 if ((i != vport_id) && p_hwfn->qm_info.wfq_data[i].configured) {
5187 tmp_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
5188 total_req_min_rate += tmp_speed;
5192 /* Include current vport data as well */
5194 total_req_min_rate += req_rate;
5195 non_requested_count = num_vports - req_count;
5197 /* validate possible error cases */
5198 if (req_rate > min_pf_rate) {
5199 DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
5200 "Vport [%d] - Requested rate[%d Mbps] is greater than configured PF min rate[%d Mbps]\n",
5201 vport_id, req_rate, min_pf_rate);
5205 if (req_rate < min_pf_rate / ECORE_WFQ_UNIT) {
5206 DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
5207 "Vport [%d] - Requested rate[%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
5208 vport_id, req_rate, min_pf_rate);
5212 /* TBD - for number of vports greater than 100 */
5213 if (num_vports > ECORE_WFQ_UNIT) {
5214 DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
5215 "Number of vports is greater than %d\n",
5220 if (total_req_min_rate > min_pf_rate) {
5221 DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
5222 "Total requested min rate for all vports[%d Mbps] is greater than configured PF min rate[%d Mbps]\n",
5223 total_req_min_rate, min_pf_rate);
5227 /* Data left for non requested vports */
5228 total_left_rate = min_pf_rate - total_req_min_rate;
5229 left_rate_per_vp = total_left_rate / non_requested_count;
5231 /* validate if non requested get < 1% of min bw */
5232 if (left_rate_per_vp < min_pf_rate / ECORE_WFQ_UNIT) {
5233 DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
5234 "Non WFQ configured vports rate [%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
5235 left_rate_per_vp, min_pf_rate);
5239 /* now req_rate for given vport passes all scenarios.
5240 * assign final wfq rates to all vports.
5242 p_hwfn->qm_info.wfq_data[vport_id].min_speed = req_rate;
5243 p_hwfn->qm_info.wfq_data[vport_id].configured = true;
5245 for (i = 0; i < num_vports; i++) {
5246 if (p_hwfn->qm_info.wfq_data[i].configured)
5249 p_hwfn->qm_info.wfq_data[i].min_speed = left_rate_per_vp;
5252 return ECORE_SUCCESS;
5255 static int __ecore_configure_vport_wfq(struct ecore_hwfn *p_hwfn,
5256 struct ecore_ptt *p_ptt,
5257 u16 vp_id, u32 rate)
5259 struct ecore_mcp_link_state *p_link;
5260 int rc = ECORE_SUCCESS;
5262 p_link = &p_hwfn->p_dev->hwfns[0].mcp_info->link_output;
5264 if (!p_link->min_pf_rate) {
5265 p_hwfn->qm_info.wfq_data[vp_id].min_speed = rate;
5266 p_hwfn->qm_info.wfq_data[vp_id].configured = true;
5270 rc = ecore_init_wfq_param(p_hwfn, vp_id, rate, p_link->min_pf_rate);
5272 if (rc == ECORE_SUCCESS)
5273 ecore_configure_wfq_for_all_vports(p_hwfn, p_ptt,
5274 p_link->min_pf_rate);
5276 DP_NOTICE(p_hwfn, false,
5277 "Validation failed while configuring min rate\n");
5282 static int __ecore_configure_vp_wfq_on_link_change(struct ecore_hwfn *p_hwfn,
5283 struct ecore_ptt *p_ptt,
5286 bool use_wfq = false;
5287 int rc = ECORE_SUCCESS;
5290 /* Validate all pre configured vports for wfq */
5291 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
5294 if (!p_hwfn->qm_info.wfq_data[i].configured)
5297 rate = p_hwfn->qm_info.wfq_data[i].min_speed;
5300 rc = ecore_init_wfq_param(p_hwfn, i, rate, min_pf_rate);
5301 if (rc != ECORE_SUCCESS) {
5302 DP_NOTICE(p_hwfn, false,
5303 "WFQ validation failed while configuring min rate\n");
5308 if (rc == ECORE_SUCCESS && use_wfq)
5309 ecore_configure_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
5311 ecore_disable_wfq_for_all_vports(p_hwfn, p_ptt);
5316 /* Main API for ecore clients to configure vport min rate.
5317 * vp_id - vport id in PF Range[0 - (total_num_vports_per_pf - 1)]
5318 * rate - Speed in Mbps needs to be assigned to a given vport.
5320 int ecore_configure_vport_wfq(struct ecore_dev *p_dev, u16 vp_id, u32 rate)
5322 int i, rc = ECORE_INVAL;
5324 /* TBD - for multiple hardware functions - that is 100 gig */
5325 if (ECORE_IS_CMT(p_dev)) {
5326 DP_NOTICE(p_dev, false,
5327 "WFQ configuration is not supported for this device\n");
5331 for_each_hwfn(p_dev, i) {
5332 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
5333 struct ecore_ptt *p_ptt;
5335 p_ptt = ecore_ptt_acquire(p_hwfn);
5337 return ECORE_TIMEOUT;
5339 rc = __ecore_configure_vport_wfq(p_hwfn, p_ptt, vp_id, rate);
5341 if (rc != ECORE_SUCCESS) {
5342 ecore_ptt_release(p_hwfn, p_ptt);
5346 ecore_ptt_release(p_hwfn, p_ptt);
5352 /* API to configure WFQ from mcp link change */
5353 void ecore_configure_vp_wfq_on_link_change(struct ecore_dev *p_dev,
5354 struct ecore_ptt *p_ptt,
5359 /* TBD - for multiple hardware functions - that is 100 gig */
5360 if (ECORE_IS_CMT(p_dev)) {
5361 DP_VERBOSE(p_dev, ECORE_MSG_LINK,
5362 "WFQ configuration is not supported for this device\n");
5366 for_each_hwfn(p_dev, i) {
5367 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
5369 __ecore_configure_vp_wfq_on_link_change(p_hwfn, p_ptt,
5374 int __ecore_configure_pf_max_bandwidth(struct ecore_hwfn *p_hwfn,
5375 struct ecore_ptt *p_ptt,
5376 struct ecore_mcp_link_state *p_link,
5379 int rc = ECORE_SUCCESS;
5381 p_hwfn->mcp_info->func_info.bandwidth_max = max_bw;
5383 if (!p_link->line_speed && (max_bw != 100))
5386 p_link->speed = (p_link->line_speed * max_bw) / 100;
5387 p_hwfn->qm_info.pf_rl = p_link->speed;
5389 /* Since the limiter also affects Tx-switched traffic, we don't want it
5390 * to limit such traffic in case there's no actual limit.
5391 * In that case, set limit to imaginary high boundary.
5394 p_hwfn->qm_info.pf_rl = 100000;
5396 rc = ecore_init_pf_rl(p_hwfn, p_ptt, p_hwfn->rel_pf_id,
5397 p_hwfn->qm_info.pf_rl);
5399 DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
5400 "Configured MAX bandwidth to be %08x Mb/sec\n",
5406 /* Main API to configure PF max bandwidth where bw range is [1 - 100] */
5407 int ecore_configure_pf_max_bandwidth(struct ecore_dev *p_dev, u8 max_bw)
5409 int i, rc = ECORE_INVAL;
5411 if (max_bw < 1 || max_bw > 100) {
5412 DP_NOTICE(p_dev, false, "PF max bw valid range is [1-100]\n");
5416 for_each_hwfn(p_dev, i) {
5417 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
5418 struct ecore_hwfn *p_lead = ECORE_LEADING_HWFN(p_dev);
5419 struct ecore_mcp_link_state *p_link;
5420 struct ecore_ptt *p_ptt;
5422 p_link = &p_lead->mcp_info->link_output;
5424 p_ptt = ecore_ptt_acquire(p_hwfn);
5426 return ECORE_TIMEOUT;
5428 rc = __ecore_configure_pf_max_bandwidth(p_hwfn, p_ptt,
5431 ecore_ptt_release(p_hwfn, p_ptt);
5433 if (rc != ECORE_SUCCESS)
5440 int __ecore_configure_pf_min_bandwidth(struct ecore_hwfn *p_hwfn,
5441 struct ecore_ptt *p_ptt,
5442 struct ecore_mcp_link_state *p_link,
5445 int rc = ECORE_SUCCESS;
5447 p_hwfn->mcp_info->func_info.bandwidth_min = min_bw;
5448 p_hwfn->qm_info.pf_wfq = min_bw;
5450 if (!p_link->line_speed)
5453 p_link->min_pf_rate = (p_link->line_speed * min_bw) / 100;
5455 rc = ecore_init_pf_wfq(p_hwfn, p_ptt, p_hwfn->rel_pf_id, min_bw);
5457 DP_VERBOSE(p_hwfn, ECORE_MSG_LINK,
5458 "Configured MIN bandwidth to be %d Mb/sec\n",
5459 p_link->min_pf_rate);
5464 /* Main API to configure PF min bandwidth where bw range is [1-100] */
5465 int ecore_configure_pf_min_bandwidth(struct ecore_dev *p_dev, u8 min_bw)
5467 int i, rc = ECORE_INVAL;
5469 if (min_bw < 1 || min_bw > 100) {
5470 DP_NOTICE(p_dev, false, "PF min bw valid range is [1-100]\n");
5474 for_each_hwfn(p_dev, i) {
5475 struct ecore_hwfn *p_hwfn = &p_dev->hwfns[i];
5476 struct ecore_hwfn *p_lead = ECORE_LEADING_HWFN(p_dev);
5477 struct ecore_mcp_link_state *p_link;
5478 struct ecore_ptt *p_ptt;
5480 p_link = &p_lead->mcp_info->link_output;
5482 p_ptt = ecore_ptt_acquire(p_hwfn);
5484 return ECORE_TIMEOUT;
5486 rc = __ecore_configure_pf_min_bandwidth(p_hwfn, p_ptt,
5488 if (rc != ECORE_SUCCESS) {
5489 ecore_ptt_release(p_hwfn, p_ptt);
5493 if (p_link->min_pf_rate) {
5494 u32 min_rate = p_link->min_pf_rate;
5496 rc = __ecore_configure_vp_wfq_on_link_change(p_hwfn,
5501 ecore_ptt_release(p_hwfn, p_ptt);
5507 void ecore_clean_wfq_db(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt)
5509 struct ecore_mcp_link_state *p_link;
5511 p_link = &p_hwfn->mcp_info->link_output;
5513 if (p_link->min_pf_rate)
5514 ecore_disable_wfq_for_all_vports(p_hwfn, p_ptt);
5516 OSAL_MEMSET(p_hwfn->qm_info.wfq_data, 0,
5517 sizeof(*p_hwfn->qm_info.wfq_data) *
5518 p_hwfn->qm_info.num_vports);
5521 int ecore_device_num_engines(struct ecore_dev *p_dev)
5523 return ECORE_IS_BB(p_dev) ? 2 : 1;
5526 int ecore_device_num_ports(struct ecore_dev *p_dev)
5528 return p_dev->num_ports;
5531 void ecore_set_fw_mac_addr(__le16 *fw_msb,
5536 ((u8 *)fw_msb)[0] = mac[1];
5537 ((u8 *)fw_msb)[1] = mac[0];
5538 ((u8 *)fw_mid)[0] = mac[3];
5539 ((u8 *)fw_mid)[1] = mac[2];
5540 ((u8 *)fw_lsb)[0] = mac[5];
5541 ((u8 *)fw_lsb)[1] = mac[4];