net/i40e: fix variable assignment
[dpdk.git] / drivers / net / qede / qede_rxtx.c
1 /*
2  * Copyright (c) 2016 QLogic Corporation.
3  * All rights reserved.
4  * www.qlogic.com
5  *
6  * See LICENSE.qede_pmd for copyright and licensing details.
7  */
8
9 #include <rte_net.h>
10 #include "qede_rxtx.h"
11
12 static inline int qede_alloc_rx_buffer(struct qede_rx_queue *rxq)
13 {
14         struct rte_mbuf *new_mb = NULL;
15         struct eth_rx_bd *rx_bd;
16         dma_addr_t mapping;
17         uint16_t idx = rxq->sw_rx_prod & NUM_RX_BDS(rxq);
18
19         new_mb = rte_mbuf_raw_alloc(rxq->mb_pool);
20         if (unlikely(!new_mb)) {
21                 PMD_RX_LOG(ERR, rxq,
22                            "Failed to allocate rx buffer "
23                            "sw_rx_prod %u sw_rx_cons %u mp entries %u free %u",
24                            idx, rxq->sw_rx_cons & NUM_RX_BDS(rxq),
25                            rte_mempool_avail_count(rxq->mb_pool),
26                            rte_mempool_in_use_count(rxq->mb_pool));
27                 return -ENOMEM;
28         }
29         rxq->sw_rx_ring[idx].mbuf = new_mb;
30         rxq->sw_rx_ring[idx].page_offset = 0;
31         mapping = rte_mbuf_data_dma_addr_default(new_mb);
32         /* Advance PROD and get BD pointer */
33         rx_bd = (struct eth_rx_bd *)ecore_chain_produce(&rxq->rx_bd_ring);
34         rx_bd->addr.hi = rte_cpu_to_le_32(U64_HI(mapping));
35         rx_bd->addr.lo = rte_cpu_to_le_32(U64_LO(mapping));
36         rxq->sw_rx_prod++;
37         return 0;
38 }
39
40 int
41 qede_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
42                     uint16_t nb_desc, unsigned int socket_id,
43                     __rte_unused const struct rte_eth_rxconf *rx_conf,
44                     struct rte_mempool *mp)
45 {
46         struct qede_dev *qdev = QEDE_INIT_QDEV(dev);
47         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
48         struct rte_eth_rxmode *rxmode = &dev->data->dev_conf.rxmode;
49         struct qede_rx_queue *rxq;
50         uint16_t max_rx_pkt_len;
51         uint16_t bufsz;
52         size_t size;
53         int rc;
54
55         PMD_INIT_FUNC_TRACE(edev);
56
57         /* Note: Ring size/align is controlled by struct rte_eth_desc_lim */
58         if (!rte_is_power_of_2(nb_desc)) {
59                 DP_ERR(edev, "Ring size %u is not power of 2\n",
60                           nb_desc);
61                 return -EINVAL;
62         }
63
64         /* Free memory prior to re-allocation if needed... */
65         if (dev->data->rx_queues[queue_idx] != NULL) {
66                 qede_rx_queue_release(dev->data->rx_queues[queue_idx]);
67                 dev->data->rx_queues[queue_idx] = NULL;
68         }
69
70         /* First allocate the rx queue data structure */
71         rxq = rte_zmalloc_socket("qede_rx_queue", sizeof(struct qede_rx_queue),
72                                  RTE_CACHE_LINE_SIZE, socket_id);
73
74         if (!rxq) {
75                 DP_ERR(edev, "Unable to allocate memory for rxq on socket %u",
76                           socket_id);
77                 return -ENOMEM;
78         }
79
80         rxq->qdev = qdev;
81         rxq->mb_pool = mp;
82         rxq->nb_rx_desc = nb_desc;
83         rxq->queue_id = queue_idx;
84         rxq->port_id = dev->data->port_id;
85
86         max_rx_pkt_len = (uint16_t)rxmode->max_rx_pkt_len;
87         qdev->mtu = max_rx_pkt_len;
88
89         /* Fix up RX buffer size */
90         bufsz = (uint16_t)rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM;
91         if ((rxmode->enable_scatter)                    ||
92             (max_rx_pkt_len + QEDE_ETH_OVERHEAD) > bufsz) {
93                 if (!dev->data->scattered_rx) {
94                         DP_INFO(edev, "Forcing scatter-gather mode\n");
95                         dev->data->scattered_rx = 1;
96                 }
97         }
98
99         if (dev->data->scattered_rx)
100                 rxq->rx_buf_size = bufsz + QEDE_ETH_OVERHEAD;
101         else
102                 rxq->rx_buf_size = qdev->mtu + QEDE_ETH_OVERHEAD;
103         /* Align to cache-line size if needed */
104         rxq->rx_buf_size = QEDE_CEIL_TO_CACHE_LINE_SIZE(rxq->rx_buf_size);
105
106         DP_INFO(edev, "mtu %u mbufsz %u bd_max_bytes %u scatter_mode %d\n",
107                 qdev->mtu, bufsz, rxq->rx_buf_size, dev->data->scattered_rx);
108
109         /* Allocate the parallel driver ring for Rx buffers */
110         size = sizeof(*rxq->sw_rx_ring) * rxq->nb_rx_desc;
111         rxq->sw_rx_ring = rte_zmalloc_socket("sw_rx_ring", size,
112                                              RTE_CACHE_LINE_SIZE, socket_id);
113         if (!rxq->sw_rx_ring) {
114                 DP_ERR(edev, "Memory allocation fails for sw_rx_ring on"
115                        " socket %u\n", socket_id);
116                 rte_free(rxq);
117                 return -ENOMEM;
118         }
119
120         /* Allocate FW Rx ring  */
121         rc = qdev->ops->common->chain_alloc(edev,
122                                             ECORE_CHAIN_USE_TO_CONSUME_PRODUCE,
123                                             ECORE_CHAIN_MODE_NEXT_PTR,
124                                             ECORE_CHAIN_CNT_TYPE_U16,
125                                             rxq->nb_rx_desc,
126                                             sizeof(struct eth_rx_bd),
127                                             &rxq->rx_bd_ring,
128                                             NULL);
129
130         if (rc != ECORE_SUCCESS) {
131                 DP_ERR(edev, "Memory allocation fails for RX BD ring"
132                        " on socket %u\n", socket_id);
133                 rte_free(rxq->sw_rx_ring);
134                 rte_free(rxq);
135                 return -ENOMEM;
136         }
137
138         /* Allocate FW completion ring */
139         rc = qdev->ops->common->chain_alloc(edev,
140                                             ECORE_CHAIN_USE_TO_CONSUME,
141                                             ECORE_CHAIN_MODE_PBL,
142                                             ECORE_CHAIN_CNT_TYPE_U16,
143                                             rxq->nb_rx_desc,
144                                             sizeof(union eth_rx_cqe),
145                                             &rxq->rx_comp_ring,
146                                             NULL);
147
148         if (rc != ECORE_SUCCESS) {
149                 DP_ERR(edev, "Memory allocation fails for RX CQE ring"
150                        " on socket %u\n", socket_id);
151                 qdev->ops->common->chain_free(edev, &rxq->rx_bd_ring);
152                 rte_free(rxq->sw_rx_ring);
153                 rte_free(rxq);
154                 return -ENOMEM;
155         }
156
157         dev->data->rx_queues[queue_idx] = rxq;
158         qdev->fp_array[queue_idx].rxq = rxq;
159
160         DP_INFO(edev, "rxq %d num_desc %u rx_buf_size=%u socket %u\n",
161                   queue_idx, nb_desc, qdev->mtu, socket_id);
162
163         return 0;
164 }
165
166 static void
167 qede_rx_queue_reset(__rte_unused struct qede_dev *qdev,
168                     struct qede_rx_queue *rxq)
169 {
170         DP_INFO(&qdev->edev, "Reset RX queue %u\n", rxq->queue_id);
171         ecore_chain_reset(&rxq->rx_bd_ring);
172         ecore_chain_reset(&rxq->rx_comp_ring);
173         rxq->sw_rx_prod = 0;
174         rxq->sw_rx_cons = 0;
175         *rxq->hw_cons_ptr = 0;
176 }
177
178 static void qede_rx_queue_release_mbufs(struct qede_rx_queue *rxq)
179 {
180         uint16_t i;
181
182         if (rxq->sw_rx_ring) {
183                 for (i = 0; i < rxq->nb_rx_desc; i++) {
184                         if (rxq->sw_rx_ring[i].mbuf) {
185                                 rte_pktmbuf_free(rxq->sw_rx_ring[i].mbuf);
186                                 rxq->sw_rx_ring[i].mbuf = NULL;
187                         }
188                 }
189         }
190 }
191
192 void qede_rx_queue_release(void *rx_queue)
193 {
194         struct qede_rx_queue *rxq = rx_queue;
195
196         if (rxq) {
197                 qede_rx_queue_release_mbufs(rxq);
198                 rte_free(rxq->sw_rx_ring);
199                 rte_free(rxq);
200         }
201 }
202
203 /* Stops a given RX queue in the HW */
204 static int qede_rx_queue_stop(struct rte_eth_dev *eth_dev, uint16_t rx_queue_id)
205 {
206         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
207         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
208         struct ecore_hwfn *p_hwfn;
209         struct qede_rx_queue *rxq;
210         int hwfn_index;
211         int rc;
212
213         if (rx_queue_id < eth_dev->data->nb_rx_queues) {
214                 rxq = eth_dev->data->rx_queues[rx_queue_id];
215                 hwfn_index = rx_queue_id % edev->num_hwfns;
216                 p_hwfn = &edev->hwfns[hwfn_index];
217                 rc = ecore_eth_rx_queue_stop(p_hwfn, rxq->handle,
218                                 true, false);
219                 if (rc != ECORE_SUCCESS) {
220                         DP_ERR(edev, "RX queue %u stop fails\n", rx_queue_id);
221                         return -1;
222                 }
223                 qede_rx_queue_release_mbufs(rxq);
224                 qede_rx_queue_reset(qdev, rxq);
225                 eth_dev->data->rx_queue_state[rx_queue_id] =
226                         RTE_ETH_QUEUE_STATE_STOPPED;
227                 DP_INFO(edev, "RX queue %u stopped\n", rx_queue_id);
228         } else {
229                 DP_ERR(edev, "RX queue %u is not in range\n", rx_queue_id);
230                 rc = -EINVAL;
231         }
232
233         return rc;
234 }
235
236 int
237 qede_tx_queue_setup(struct rte_eth_dev *dev,
238                     uint16_t queue_idx,
239                     uint16_t nb_desc,
240                     unsigned int socket_id,
241                     const struct rte_eth_txconf *tx_conf)
242 {
243         struct qede_dev *qdev = dev->data->dev_private;
244         struct ecore_dev *edev = &qdev->edev;
245         struct qede_tx_queue *txq;
246         int rc;
247
248         PMD_INIT_FUNC_TRACE(edev);
249
250         if (!rte_is_power_of_2(nb_desc)) {
251                 DP_ERR(edev, "Ring size %u is not power of 2\n",
252                        nb_desc);
253                 return -EINVAL;
254         }
255
256         /* Free memory prior to re-allocation if needed... */
257         if (dev->data->tx_queues[queue_idx] != NULL) {
258                 qede_tx_queue_release(dev->data->tx_queues[queue_idx]);
259                 dev->data->tx_queues[queue_idx] = NULL;
260         }
261
262         txq = rte_zmalloc_socket("qede_tx_queue", sizeof(struct qede_tx_queue),
263                                  RTE_CACHE_LINE_SIZE, socket_id);
264
265         if (txq == NULL) {
266                 DP_ERR(edev,
267                        "Unable to allocate memory for txq on socket %u",
268                        socket_id);
269                 return -ENOMEM;
270         }
271
272         txq->nb_tx_desc = nb_desc;
273         txq->qdev = qdev;
274         txq->port_id = dev->data->port_id;
275
276         rc = qdev->ops->common->chain_alloc(edev,
277                                             ECORE_CHAIN_USE_TO_CONSUME_PRODUCE,
278                                             ECORE_CHAIN_MODE_PBL,
279                                             ECORE_CHAIN_CNT_TYPE_U16,
280                                             txq->nb_tx_desc,
281                                             sizeof(union eth_tx_bd_types),
282                                             &txq->tx_pbl,
283                                             NULL);
284         if (rc != ECORE_SUCCESS) {
285                 DP_ERR(edev,
286                        "Unable to allocate memory for txbd ring on socket %u",
287                        socket_id);
288                 qede_tx_queue_release(txq);
289                 return -ENOMEM;
290         }
291
292         /* Allocate software ring */
293         txq->sw_tx_ring = rte_zmalloc_socket("txq->sw_tx_ring",
294                                              (sizeof(struct qede_tx_entry) *
295                                               txq->nb_tx_desc),
296                                              RTE_CACHE_LINE_SIZE, socket_id);
297
298         if (!txq->sw_tx_ring) {
299                 DP_ERR(edev,
300                        "Unable to allocate memory for txbd ring on socket %u",
301                        socket_id);
302                 qdev->ops->common->chain_free(edev, &txq->tx_pbl);
303                 qede_tx_queue_release(txq);
304                 return -ENOMEM;
305         }
306
307         txq->queue_id = queue_idx;
308
309         txq->nb_tx_avail = txq->nb_tx_desc;
310
311         txq->tx_free_thresh =
312             tx_conf->tx_free_thresh ? tx_conf->tx_free_thresh :
313             (txq->nb_tx_desc - QEDE_DEFAULT_TX_FREE_THRESH);
314
315         dev->data->tx_queues[queue_idx] = txq;
316         qdev->fp_array[queue_idx].txq = txq;
317
318         DP_INFO(edev,
319                   "txq %u num_desc %u tx_free_thresh %u socket %u\n",
320                   queue_idx, nb_desc, txq->tx_free_thresh, socket_id);
321
322         return 0;
323 }
324
325 static void
326 qede_tx_queue_reset(__rte_unused struct qede_dev *qdev,
327                     struct qede_tx_queue *txq)
328 {
329         DP_INFO(&qdev->edev, "Reset TX queue %u\n", txq->queue_id);
330         ecore_chain_reset(&txq->tx_pbl);
331         txq->sw_tx_cons = 0;
332         txq->sw_tx_prod = 0;
333         *txq->hw_cons_ptr = 0;
334 }
335
336 static void qede_tx_queue_release_mbufs(struct qede_tx_queue *txq)
337 {
338         uint16_t i;
339
340         if (txq->sw_tx_ring) {
341                 for (i = 0; i < txq->nb_tx_desc; i++) {
342                         if (txq->sw_tx_ring[i].mbuf) {
343                                 rte_pktmbuf_free(txq->sw_tx_ring[i].mbuf);
344                                 txq->sw_tx_ring[i].mbuf = NULL;
345                         }
346                 }
347         }
348 }
349
350 void qede_tx_queue_release(void *tx_queue)
351 {
352         struct qede_tx_queue *txq = tx_queue;
353
354         if (txq) {
355                 qede_tx_queue_release_mbufs(txq);
356                 rte_free(txq->sw_tx_ring);
357                 rte_free(txq);
358         }
359 }
360
361 /* This function allocates fast-path status block memory */
362 static int
363 qede_alloc_mem_sb(struct qede_dev *qdev, struct ecore_sb_info *sb_info,
364                   uint16_t sb_id)
365 {
366         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
367         struct status_block *sb_virt;
368         dma_addr_t sb_phys;
369         int rc;
370
371         sb_virt = OSAL_DMA_ALLOC_COHERENT(edev, &sb_phys,
372                                           sizeof(struct status_block));
373         if (!sb_virt) {
374                 DP_ERR(edev, "Status block allocation failed\n");
375                 return -ENOMEM;
376         }
377         rc = qdev->ops->common->sb_init(edev, sb_info, sb_virt,
378                                         sb_phys, sb_id);
379         if (rc) {
380                 DP_ERR(edev, "Status block initialization failed\n");
381                 OSAL_DMA_FREE_COHERENT(edev, sb_virt, sb_phys,
382                                        sizeof(struct status_block));
383                 return rc;
384         }
385
386         return 0;
387 }
388
389 int qede_alloc_fp_resc(struct qede_dev *qdev)
390 {
391         struct ecore_dev *edev = &qdev->edev;
392         struct qede_fastpath *fp;
393         uint32_t num_sbs;
394         uint16_t sb_idx;
395
396         if (IS_VF(edev))
397                 ecore_vf_get_num_sbs(ECORE_LEADING_HWFN(edev), &num_sbs);
398         else
399                 num_sbs = ecore_cxt_get_proto_cid_count
400                           (ECORE_LEADING_HWFN(edev), PROTOCOLID_ETH, NULL);
401
402         if (num_sbs == 0) {
403                 DP_ERR(edev, "No status blocks available\n");
404                 return -EINVAL;
405         }
406
407         qdev->fp_array = rte_calloc("fp", QEDE_RXTX_MAX(qdev),
408                                 sizeof(*qdev->fp_array), RTE_CACHE_LINE_SIZE);
409
410         if (!qdev->fp_array) {
411                 DP_ERR(edev, "fp array allocation failed\n");
412                 return -ENOMEM;
413         }
414
415         memset((void *)qdev->fp_array, 0, QEDE_RXTX_MAX(qdev) *
416                         sizeof(*qdev->fp_array));
417
418         for (sb_idx = 0; sb_idx < QEDE_RXTX_MAX(qdev); sb_idx++) {
419                 fp = &qdev->fp_array[sb_idx];
420                 fp->sb_info = rte_calloc("sb", 1, sizeof(struct ecore_sb_info),
421                                 RTE_CACHE_LINE_SIZE);
422                 if (!fp->sb_info) {
423                         DP_ERR(edev, "FP sb_info allocation fails\n");
424                         return -1;
425                 }
426                 if (qede_alloc_mem_sb(qdev, fp->sb_info, sb_idx)) {
427                         DP_ERR(edev, "FP status block allocation fails\n");
428                         return -1;
429                 }
430                 DP_INFO(edev, "sb_info idx 0x%x initialized\n",
431                                 fp->sb_info->igu_sb_id);
432         }
433
434         return 0;
435 }
436
437 void qede_dealloc_fp_resc(struct rte_eth_dev *eth_dev)
438 {
439         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
440         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
441         struct qede_fastpath *fp;
442         struct qede_rx_queue *rxq;
443         struct qede_tx_queue *txq;
444         uint16_t sb_idx;
445         uint8_t i;
446
447         PMD_INIT_FUNC_TRACE(edev);
448
449         for (sb_idx = 0; sb_idx < QEDE_RXTX_MAX(qdev); sb_idx++) {
450                 fp = &qdev->fp_array[sb_idx];
451                 DP_INFO(edev, "Free sb_info index 0x%x\n",
452                                 fp->sb_info->igu_sb_id);
453                 if (fp->sb_info) {
454                         OSAL_DMA_FREE_COHERENT(edev, fp->sb_info->sb_virt,
455                                 fp->sb_info->sb_phys,
456                                 sizeof(struct status_block));
457                         rte_free(fp->sb_info);
458                         fp->sb_info = NULL;
459                 }
460         }
461
462         /* Free packet buffers and ring memories */
463         for (i = 0; i < eth_dev->data->nb_rx_queues; i++) {
464                 if (eth_dev->data->rx_queues[i]) {
465                         qede_rx_queue_release(eth_dev->data->rx_queues[i]);
466                         rxq = eth_dev->data->rx_queues[i];
467                         qdev->ops->common->chain_free(edev,
468                                                       &rxq->rx_bd_ring);
469                         qdev->ops->common->chain_free(edev,
470                                                       &rxq->rx_comp_ring);
471                         eth_dev->data->rx_queues[i] = NULL;
472                 }
473         }
474
475         for (i = 0; i < eth_dev->data->nb_tx_queues; i++) {
476                 if (eth_dev->data->tx_queues[i]) {
477                         txq = eth_dev->data->tx_queues[i];
478                         qede_tx_queue_release(eth_dev->data->tx_queues[i]);
479                         qdev->ops->common->chain_free(edev,
480                                                       &txq->tx_pbl);
481                         eth_dev->data->tx_queues[i] = NULL;
482                 }
483         }
484
485         if (qdev->fp_array)
486                 rte_free(qdev->fp_array);
487         qdev->fp_array = NULL;
488 }
489
490 static inline void
491 qede_update_rx_prod(__rte_unused struct qede_dev *edev,
492                     struct qede_rx_queue *rxq)
493 {
494         uint16_t bd_prod = ecore_chain_get_prod_idx(&rxq->rx_bd_ring);
495         uint16_t cqe_prod = ecore_chain_get_prod_idx(&rxq->rx_comp_ring);
496         struct eth_rx_prod_data rx_prods = { 0 };
497
498         /* Update producers */
499         rx_prods.bd_prod = rte_cpu_to_le_16(bd_prod);
500         rx_prods.cqe_prod = rte_cpu_to_le_16(cqe_prod);
501
502         /* Make sure that the BD and SGE data is updated before updating the
503          * producers since FW might read the BD/SGE right after the producer
504          * is updated.
505          */
506         rte_wmb();
507
508         internal_ram_wr(rxq->hw_rxq_prod_addr, sizeof(rx_prods),
509                         (uint32_t *)&rx_prods);
510
511         /* mmiowb is needed to synchronize doorbell writes from more than one
512          * processor. It guarantees that the write arrives to the device before
513          * the napi lock is released and another qede_poll is called (possibly
514          * on another CPU). Without this barrier, the next doorbell can bypass
515          * this doorbell. This is applicable to IA64/Altix systems.
516          */
517         rte_wmb();
518
519         PMD_RX_LOG(DEBUG, rxq, "bd_prod %u  cqe_prod %u", bd_prod, cqe_prod);
520 }
521
522 /* Starts a given RX queue in HW */
523 static int
524 qede_rx_queue_start(struct rte_eth_dev *eth_dev, uint16_t rx_queue_id)
525 {
526         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
527         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
528         struct ecore_queue_start_common_params params;
529         struct ecore_rxq_start_ret_params ret_params;
530         struct qede_rx_queue *rxq;
531         struct qede_fastpath *fp;
532         struct ecore_hwfn *p_hwfn;
533         dma_addr_t p_phys_table;
534         uint16_t page_cnt;
535         uint16_t j;
536         int hwfn_index;
537         int rc;
538
539         if (rx_queue_id < eth_dev->data->nb_rx_queues) {
540                 fp = &qdev->fp_array[rx_queue_id];
541                 rxq = eth_dev->data->rx_queues[rx_queue_id];
542                 /* Allocate buffers for the Rx ring */
543                 for (j = 0; j < rxq->nb_rx_desc; j++) {
544                         rc = qede_alloc_rx_buffer(rxq);
545                         if (rc) {
546                                 DP_ERR(edev, "RX buffer allocation failed"
547                                                 " for rxq = %u\n", rx_queue_id);
548                                 return -ENOMEM;
549                         }
550                 }
551                 /* disable interrupts */
552                 ecore_sb_ack(fp->sb_info, IGU_INT_DISABLE, 0);
553                 /* Prepare ramrod */
554                 memset(&params, 0, sizeof(params));
555                 params.queue_id = rx_queue_id / edev->num_hwfns;
556                 params.vport_id = 0;
557                 params.stats_id = params.vport_id;
558                 params.sb = fp->sb_info->igu_sb_id;
559                 DP_INFO(edev, "rxq %u igu_sb_id 0x%x\n",
560                                 fp->rxq->queue_id, fp->sb_info->igu_sb_id);
561                 params.sb_idx = RX_PI;
562                 hwfn_index = rx_queue_id % edev->num_hwfns;
563                 p_hwfn = &edev->hwfns[hwfn_index];
564                 p_phys_table = ecore_chain_get_pbl_phys(&fp->rxq->rx_comp_ring);
565                 page_cnt = ecore_chain_get_page_cnt(&fp->rxq->rx_comp_ring);
566                 memset(&ret_params, 0, sizeof(ret_params));
567                 rc = ecore_eth_rx_queue_start(p_hwfn,
568                                 p_hwfn->hw_info.opaque_fid,
569                                 &params, fp->rxq->rx_buf_size,
570                                 fp->rxq->rx_bd_ring.p_phys_addr,
571                                 p_phys_table, page_cnt,
572                                 &ret_params);
573                 if (rc) {
574                         DP_ERR(edev, "RX queue %u could not be started, rc = %d\n",
575                                         rx_queue_id, rc);
576                         return -1;
577                 }
578                 /* Update with the returned parameters */
579                 fp->rxq->hw_rxq_prod_addr = ret_params.p_prod;
580                 fp->rxq->handle = ret_params.p_handle;
581
582                 fp->rxq->hw_cons_ptr = &fp->sb_info->sb_virt->pi_array[RX_PI];
583                 qede_update_rx_prod(qdev, fp->rxq);
584                 eth_dev->data->rx_queue_state[rx_queue_id] =
585                         RTE_ETH_QUEUE_STATE_STARTED;
586                 DP_INFO(edev, "RX queue %u started\n", rx_queue_id);
587         } else {
588                 DP_ERR(edev, "RX queue %u is not in range\n", rx_queue_id);
589                 rc = -EINVAL;
590         }
591
592         return rc;
593 }
594
595 static int
596 qede_tx_queue_start(struct rte_eth_dev *eth_dev, uint16_t tx_queue_id)
597 {
598         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
599         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
600         struct ecore_queue_start_common_params params;
601         struct ecore_txq_start_ret_params ret_params;
602         struct ecore_hwfn *p_hwfn;
603         dma_addr_t p_phys_table;
604         struct qede_tx_queue *txq;
605         struct qede_fastpath *fp;
606         uint16_t page_cnt;
607         int hwfn_index;
608         int rc;
609
610         if (tx_queue_id < eth_dev->data->nb_tx_queues) {
611                 txq = eth_dev->data->tx_queues[tx_queue_id];
612                 fp = &qdev->fp_array[tx_queue_id];
613                 memset(&params, 0, sizeof(params));
614                 params.queue_id = tx_queue_id / edev->num_hwfns;
615                 params.vport_id = 0;
616                 params.stats_id = params.vport_id;
617                 params.sb = fp->sb_info->igu_sb_id;
618                 DP_INFO(edev, "txq %u igu_sb_id 0x%x\n",
619                                 fp->txq->queue_id, fp->sb_info->igu_sb_id);
620                 params.sb_idx = TX_PI(0); /* tc = 0 */
621                 p_phys_table = ecore_chain_get_pbl_phys(&txq->tx_pbl);
622                 page_cnt = ecore_chain_get_page_cnt(&txq->tx_pbl);
623                 hwfn_index = tx_queue_id % edev->num_hwfns;
624                 p_hwfn = &edev->hwfns[hwfn_index];
625                 if (qdev->dev_info.is_legacy)
626                         fp->txq->is_legacy = true;
627                 rc = ecore_eth_tx_queue_start(p_hwfn,
628                                 p_hwfn->hw_info.opaque_fid,
629                                 &params, 0 /* tc */,
630                                 p_phys_table, page_cnt,
631                                 &ret_params);
632                 if (rc != ECORE_SUCCESS) {
633                         DP_ERR(edev, "TX queue %u couldn't be started, rc=%d\n",
634                                         tx_queue_id, rc);
635                         return -1;
636                 }
637                 txq->doorbell_addr = ret_params.p_doorbell;
638                 txq->handle = ret_params.p_handle;
639
640                 txq->hw_cons_ptr = &fp->sb_info->sb_virt->pi_array[TX_PI(0)];
641                 SET_FIELD(txq->tx_db.data.params, ETH_DB_DATA_DEST,
642                                 DB_DEST_XCM);
643                 SET_FIELD(txq->tx_db.data.params, ETH_DB_DATA_AGG_CMD,
644                                 DB_AGG_CMD_SET);
645                 SET_FIELD(txq->tx_db.data.params,
646                                 ETH_DB_DATA_AGG_VAL_SEL,
647                                 DQ_XCM_ETH_TX_BD_PROD_CMD);
648                 txq->tx_db.data.agg_flags = DQ_XCM_ETH_DQ_CF_CMD;
649                 eth_dev->data->tx_queue_state[tx_queue_id] =
650                         RTE_ETH_QUEUE_STATE_STARTED;
651                 DP_INFO(edev, "TX queue %u started\n", tx_queue_id);
652         } else {
653                 DP_ERR(edev, "TX queue %u is not in range\n", tx_queue_id);
654                 rc = -EINVAL;
655         }
656
657         return rc;
658 }
659
660 static inline void
661 qede_free_tx_pkt(struct qede_tx_queue *txq)
662 {
663         struct rte_mbuf *mbuf;
664         uint16_t nb_segs;
665         uint16_t idx;
666
667         idx = TX_CONS(txq);
668         mbuf = txq->sw_tx_ring[idx].mbuf;
669         if (mbuf) {
670                 nb_segs = mbuf->nb_segs;
671                 PMD_TX_LOG(DEBUG, txq, "nb_segs to free %u\n", nb_segs);
672                 while (nb_segs) {
673                         /* It's like consuming rxbuf in recv() */
674                         ecore_chain_consume(&txq->tx_pbl);
675                         txq->nb_tx_avail++;
676                         nb_segs--;
677                 }
678                 rte_pktmbuf_free(mbuf);
679                 txq->sw_tx_ring[idx].mbuf = NULL;
680                 txq->sw_tx_cons++;
681                 PMD_TX_LOG(DEBUG, txq, "Freed tx packet\n");
682         } else {
683                 ecore_chain_consume(&txq->tx_pbl);
684                 txq->nb_tx_avail++;
685         }
686 }
687
688 static inline void
689 qede_process_tx_compl(__rte_unused struct ecore_dev *edev,
690                       struct qede_tx_queue *txq)
691 {
692         uint16_t hw_bd_cons;
693 #ifdef RTE_LIBRTE_QEDE_DEBUG_TX
694         uint16_t sw_tx_cons;
695 #endif
696
697         rte_compiler_barrier();
698         hw_bd_cons = rte_le_to_cpu_16(*txq->hw_cons_ptr);
699 #ifdef RTE_LIBRTE_QEDE_DEBUG_TX
700         sw_tx_cons = ecore_chain_get_cons_idx(&txq->tx_pbl);
701         PMD_TX_LOG(DEBUG, txq, "Tx Completions = %u\n",
702                    abs(hw_bd_cons - sw_tx_cons));
703 #endif
704         while (hw_bd_cons !=  ecore_chain_get_cons_idx(&txq->tx_pbl))
705                 qede_free_tx_pkt(txq);
706 }
707
708 static int qede_drain_txq(struct qede_dev *qdev,
709                           struct qede_tx_queue *txq, bool allow_drain)
710 {
711         struct ecore_dev *edev = &qdev->edev;
712         int rc, cnt = 1000;
713
714         while (txq->sw_tx_cons != txq->sw_tx_prod) {
715                 qede_process_tx_compl(edev, txq);
716                 if (!cnt) {
717                         if (allow_drain) {
718                                 DP_ERR(edev, "Tx queue[%u] is stuck,"
719                                           "requesting MCP to drain\n",
720                                           txq->queue_id);
721                                 rc = qdev->ops->common->drain(edev);
722                                 if (rc)
723                                         return rc;
724                                 return qede_drain_txq(qdev, txq, false);
725                         }
726                         DP_ERR(edev, "Timeout waiting for tx queue[%d]:"
727                                   "PROD=%d, CONS=%d\n",
728                                   txq->queue_id, txq->sw_tx_prod,
729                                   txq->sw_tx_cons);
730                         return -1;
731                 }
732                 cnt--;
733                 DELAY(1000);
734                 rte_compiler_barrier();
735         }
736
737         /* FW finished processing, wait for HW to transmit all tx packets */
738         DELAY(2000);
739
740         return 0;
741 }
742
743 /* Stops a given TX queue in the HW */
744 static int qede_tx_queue_stop(struct rte_eth_dev *eth_dev, uint16_t tx_queue_id)
745 {
746         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
747         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
748         struct ecore_hwfn *p_hwfn;
749         struct qede_tx_queue *txq;
750         int hwfn_index;
751         int rc;
752
753         if (tx_queue_id < eth_dev->data->nb_tx_queues) {
754                 txq = eth_dev->data->tx_queues[tx_queue_id];
755                 /* Drain txq */
756                 if (qede_drain_txq(qdev, txq, true))
757                         return -1; /* For the lack of retcodes */
758                 /* Stop txq */
759                 hwfn_index = tx_queue_id % edev->num_hwfns;
760                 p_hwfn = &edev->hwfns[hwfn_index];
761                 rc = ecore_eth_tx_queue_stop(p_hwfn, txq->handle);
762                 if (rc != ECORE_SUCCESS) {
763                         DP_ERR(edev, "TX queue %u stop fails\n", tx_queue_id);
764                         return -1;
765                 }
766                 qede_tx_queue_release_mbufs(txq);
767                 qede_tx_queue_reset(qdev, txq);
768                 eth_dev->data->tx_queue_state[tx_queue_id] =
769                         RTE_ETH_QUEUE_STATE_STOPPED;
770                 DP_INFO(edev, "TX queue %u stopped\n", tx_queue_id);
771         } else {
772                 DP_ERR(edev, "TX queue %u is not in range\n", tx_queue_id);
773                 rc = -EINVAL;
774         }
775
776         return rc;
777 }
778
779 int qede_start_queues(struct rte_eth_dev *eth_dev)
780 {
781         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
782         uint8_t id;
783         int rc;
784
785         for_each_rss(id) {
786                 rc = qede_rx_queue_start(eth_dev, id);
787                 if (rc != ECORE_SUCCESS)
788                         return -1;
789         }
790
791         for_each_tss(id) {
792                 rc = qede_tx_queue_start(eth_dev, id);
793                 if (rc != ECORE_SUCCESS)
794                         return -1;
795         }
796
797         return rc;
798 }
799
800 void qede_stop_queues(struct rte_eth_dev *eth_dev)
801 {
802         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
803         uint8_t id;
804
805         /* Stopping RX/TX queues */
806         for_each_tss(id) {
807                 qede_tx_queue_stop(eth_dev, id);
808         }
809
810         for_each_rss(id) {
811                 qede_rx_queue_stop(eth_dev, id);
812         }
813 }
814
815 static bool qede_tunn_exist(uint16_t flag)
816 {
817         return !!((PARSING_AND_ERR_FLAGS_TUNNELEXIST_MASK <<
818                     PARSING_AND_ERR_FLAGS_TUNNELEXIST_SHIFT) & flag);
819 }
820
821 /*
822  * qede_check_tunn_csum_l4:
823  * Returns:
824  * 1 : If L4 csum is enabled AND if the validation has failed.
825  * 0 : Otherwise
826  */
827 static inline uint8_t qede_check_tunn_csum_l4(uint16_t flag)
828 {
829         if ((PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_MASK <<
830              PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_SHIFT) & flag)
831                 return !!((PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_MASK <<
832                         PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_SHIFT) & flag);
833
834         return 0;
835 }
836
837 static inline uint8_t qede_check_notunn_csum_l4(uint16_t flag)
838 {
839         if ((PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_MASK <<
840              PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_SHIFT) & flag)
841                 return !!((PARSING_AND_ERR_FLAGS_L4CHKSMERROR_MASK <<
842                            PARSING_AND_ERR_FLAGS_L4CHKSMERROR_SHIFT) & flag);
843
844         return 0;
845 }
846
847 static inline uint32_t qede_rx_cqe_to_pkt_type(uint16_t flags)
848 {
849         uint16_t val;
850
851         /* Lookup table */
852         static const uint32_t
853         ptype_lkup_tbl[QEDE_PKT_TYPE_MAX] __rte_cache_aligned = {
854                 [QEDE_PKT_TYPE_IPV4] = RTE_PTYPE_L3_IPV4,
855                 [QEDE_PKT_TYPE_IPV6] = RTE_PTYPE_L3_IPV6,
856                 [QEDE_PKT_TYPE_IPV4_TCP] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_L4_TCP,
857                 [QEDE_PKT_TYPE_IPV6_TCP] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_L4_TCP,
858                 [QEDE_PKT_TYPE_IPV4_UDP] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_L4_UDP,
859                 [QEDE_PKT_TYPE_IPV6_UDP] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_L4_UDP,
860         };
861
862         /* Bits (0..3) provides L3/L4 protocol type */
863         val = ((PARSING_AND_ERR_FLAGS_L3TYPE_MASK <<
864                PARSING_AND_ERR_FLAGS_L3TYPE_SHIFT) |
865                (PARSING_AND_ERR_FLAGS_L4PROTOCOL_MASK <<
866                 PARSING_AND_ERR_FLAGS_L4PROTOCOL_SHIFT)) & flags;
867
868         if (val < QEDE_PKT_TYPE_MAX)
869                 return ptype_lkup_tbl[val] | RTE_PTYPE_L2_ETHER;
870         else
871                 return RTE_PTYPE_UNKNOWN;
872 }
873
874 static inline uint8_t
875 qede_check_notunn_csum_l3(struct rte_mbuf *m, uint16_t flag)
876 {
877         struct ipv4_hdr *ip;
878         uint16_t pkt_csum;
879         uint16_t calc_csum;
880         uint16_t val;
881
882         val = ((PARSING_AND_ERR_FLAGS_IPHDRERROR_MASK <<
883                 PARSING_AND_ERR_FLAGS_IPHDRERROR_SHIFT) & flag);
884
885         if (unlikely(val)) {
886                 m->packet_type = qede_rx_cqe_to_pkt_type(flag);
887                 if (RTE_ETH_IS_IPV4_HDR(m->packet_type)) {
888                         ip = rte_pktmbuf_mtod_offset(m, struct ipv4_hdr *,
889                                            sizeof(struct ether_hdr));
890                         pkt_csum = ip->hdr_checksum;
891                         ip->hdr_checksum = 0;
892                         calc_csum = rte_ipv4_cksum(ip);
893                         ip->hdr_checksum = pkt_csum;
894                         return (calc_csum != pkt_csum);
895                 } else if (RTE_ETH_IS_IPV6_HDR(m->packet_type)) {
896                         return 1;
897                 }
898         }
899         return 0;
900 }
901
902 static inline void qede_rx_bd_ring_consume(struct qede_rx_queue *rxq)
903 {
904         ecore_chain_consume(&rxq->rx_bd_ring);
905         rxq->sw_rx_cons++;
906 }
907
908 static inline void
909 qede_reuse_page(__rte_unused struct qede_dev *qdev,
910                 struct qede_rx_queue *rxq, struct qede_rx_entry *curr_cons)
911 {
912         struct eth_rx_bd *rx_bd_prod = ecore_chain_produce(&rxq->rx_bd_ring);
913         uint16_t idx = rxq->sw_rx_cons & NUM_RX_BDS(rxq);
914         struct qede_rx_entry *curr_prod;
915         dma_addr_t new_mapping;
916
917         curr_prod = &rxq->sw_rx_ring[idx];
918         *curr_prod = *curr_cons;
919
920         new_mapping = rte_mbuf_data_dma_addr_default(curr_prod->mbuf) +
921                       curr_prod->page_offset;
922
923         rx_bd_prod->addr.hi = rte_cpu_to_le_32(U64_HI(new_mapping));
924         rx_bd_prod->addr.lo = rte_cpu_to_le_32(U64_LO(new_mapping));
925
926         rxq->sw_rx_prod++;
927 }
928
929 static inline void
930 qede_recycle_rx_bd_ring(struct qede_rx_queue *rxq,
931                         struct qede_dev *qdev, uint8_t count)
932 {
933         struct qede_rx_entry *curr_cons;
934
935         for (; count > 0; count--) {
936                 curr_cons = &rxq->sw_rx_ring[rxq->sw_rx_cons & NUM_RX_BDS(rxq)];
937                 qede_reuse_page(qdev, rxq, curr_cons);
938                 qede_rx_bd_ring_consume(rxq);
939         }
940 }
941
942 static inline void
943 qede_rx_process_tpa_cmn_cont_end_cqe(__rte_unused struct qede_dev *qdev,
944                                      struct qede_rx_queue *rxq,
945                                      uint8_t agg_index, uint16_t len)
946 {
947         struct qede_agg_info *tpa_info;
948         struct rte_mbuf *curr_frag; /* Pointer to currently filled TPA seg */
949         uint16_t cons_idx;
950
951         /* Under certain conditions it is possible that FW may not consume
952          * additional or new BD. So decision to consume the BD must be made
953          * based on len_list[0].
954          */
955         if (rte_le_to_cpu_16(len)) {
956                 tpa_info = &rxq->tpa_info[agg_index];
957                 cons_idx = rxq->sw_rx_cons & NUM_RX_BDS(rxq);
958                 curr_frag = rxq->sw_rx_ring[cons_idx].mbuf;
959                 assert(curr_frag);
960                 curr_frag->nb_segs = 1;
961                 curr_frag->pkt_len = rte_le_to_cpu_16(len);
962                 curr_frag->data_len = curr_frag->pkt_len;
963                 tpa_info->tpa_tail->next = curr_frag;
964                 tpa_info->tpa_tail = curr_frag;
965                 qede_rx_bd_ring_consume(rxq);
966                 if (unlikely(qede_alloc_rx_buffer(rxq) != 0)) {
967                         PMD_RX_LOG(ERR, rxq, "mbuf allocation fails\n");
968                         rte_eth_devices[rxq->port_id].data->rx_mbuf_alloc_failed++;
969                         rxq->rx_alloc_errors++;
970                 }
971         }
972 }
973
974 static inline void
975 qede_rx_process_tpa_cont_cqe(struct qede_dev *qdev,
976                              struct qede_rx_queue *rxq,
977                              struct eth_fast_path_rx_tpa_cont_cqe *cqe)
978 {
979         PMD_RX_LOG(INFO, rxq, "TPA cont[%d] - len [%d]\n",
980                    cqe->tpa_agg_index, rte_le_to_cpu_16(cqe->len_list[0]));
981         /* only len_list[0] will have value */
982         qede_rx_process_tpa_cmn_cont_end_cqe(qdev, rxq, cqe->tpa_agg_index,
983                                              cqe->len_list[0]);
984 }
985
986 static inline void
987 qede_rx_process_tpa_end_cqe(struct qede_dev *qdev,
988                             struct qede_rx_queue *rxq,
989                             struct eth_fast_path_rx_tpa_end_cqe *cqe)
990 {
991         struct rte_mbuf *rx_mb; /* Pointer to head of the chained agg */
992
993         qede_rx_process_tpa_cmn_cont_end_cqe(qdev, rxq, cqe->tpa_agg_index,
994                                              cqe->len_list[0]);
995         /* Update total length and frags based on end TPA */
996         rx_mb = rxq->tpa_info[cqe->tpa_agg_index].tpa_head;
997         /* TODO:  Add Sanity Checks */
998         rx_mb->nb_segs = cqe->num_of_bds;
999         rx_mb->pkt_len = cqe->total_packet_len;
1000
1001         PMD_RX_LOG(INFO, rxq, "TPA End[%d] reason %d cqe_len %d nb_segs %d"
1002                    " pkt_len %d\n", cqe->tpa_agg_index, cqe->end_reason,
1003                    rte_le_to_cpu_16(cqe->len_list[0]), rx_mb->nb_segs,
1004                    rx_mb->pkt_len);
1005 }
1006
1007 static inline uint32_t qede_rx_cqe_to_tunn_pkt_type(uint16_t flags)
1008 {
1009         uint32_t val;
1010
1011         /* Lookup table */
1012         static const uint32_t
1013         ptype_tunn_lkup_tbl[QEDE_PKT_TYPE_TUNN_MAX_TYPE] __rte_cache_aligned = {
1014                 [QEDE_PKT_TYPE_UNKNOWN] = RTE_PTYPE_UNKNOWN,
1015                 [QEDE_PKT_TYPE_TUNN_GENEVE] = RTE_PTYPE_TUNNEL_GENEVE,
1016                 [QEDE_PKT_TYPE_TUNN_GRE] = RTE_PTYPE_TUNNEL_GRE,
1017                 [QEDE_PKT_TYPE_TUNN_VXLAN] = RTE_PTYPE_TUNNEL_VXLAN,
1018                 [QEDE_PKT_TYPE_TUNN_L2_TENID_NOEXIST_GENEVE] =
1019                                 RTE_PTYPE_TUNNEL_GENEVE | RTE_PTYPE_L2_ETHER,
1020                 [QEDE_PKT_TYPE_TUNN_L2_TENID_NOEXIST_GRE] =
1021                                 RTE_PTYPE_TUNNEL_GRE | RTE_PTYPE_L2_ETHER,
1022                 [QEDE_PKT_TYPE_TUNN_L2_TENID_NOEXIST_VXLAN] =
1023                                 RTE_PTYPE_TUNNEL_VXLAN | RTE_PTYPE_L2_ETHER,
1024                 [QEDE_PKT_TYPE_TUNN_L2_TENID_EXIST_GENEVE] =
1025                                 RTE_PTYPE_TUNNEL_GENEVE | RTE_PTYPE_L2_ETHER,
1026                 [QEDE_PKT_TYPE_TUNN_L2_TENID_EXIST_GRE] =
1027                                 RTE_PTYPE_TUNNEL_GRE | RTE_PTYPE_L2_ETHER,
1028                 [QEDE_PKT_TYPE_TUNN_L2_TENID_EXIST_VXLAN] =
1029                                 RTE_PTYPE_TUNNEL_VXLAN | RTE_PTYPE_L2_ETHER,
1030                 [QEDE_PKT_TYPE_TUNN_IPV4_TENID_NOEXIST_GENEVE] =
1031                                 RTE_PTYPE_TUNNEL_GENEVE | RTE_PTYPE_L3_IPV4,
1032                 [QEDE_PKT_TYPE_TUNN_IPV4_TENID_NOEXIST_GRE] =
1033                                 RTE_PTYPE_TUNNEL_GRE | RTE_PTYPE_L3_IPV4,
1034                 [QEDE_PKT_TYPE_TUNN_IPV4_TENID_NOEXIST_VXLAN] =
1035                                 RTE_PTYPE_TUNNEL_VXLAN | RTE_PTYPE_L3_IPV4,
1036                 [QEDE_PKT_TYPE_TUNN_IPV4_TENID_EXIST_GENEVE] =
1037                                 RTE_PTYPE_TUNNEL_GENEVE | RTE_PTYPE_L3_IPV4,
1038                 [QEDE_PKT_TYPE_TUNN_IPV4_TENID_EXIST_GRE] =
1039                                 RTE_PTYPE_TUNNEL_GRE | RTE_PTYPE_L3_IPV4,
1040                 [QEDE_PKT_TYPE_TUNN_IPV4_TENID_EXIST_VXLAN] =
1041                                 RTE_PTYPE_TUNNEL_VXLAN | RTE_PTYPE_L3_IPV4,
1042                 [QEDE_PKT_TYPE_TUNN_IPV6_TENID_NOEXIST_GENEVE] =
1043                                 RTE_PTYPE_TUNNEL_GENEVE | RTE_PTYPE_L3_IPV6,
1044                 [QEDE_PKT_TYPE_TUNN_IPV6_TENID_NOEXIST_GRE] =
1045                                 RTE_PTYPE_TUNNEL_GRE | RTE_PTYPE_L3_IPV6,
1046                 [QEDE_PKT_TYPE_TUNN_IPV6_TENID_NOEXIST_VXLAN] =
1047                                 RTE_PTYPE_TUNNEL_VXLAN | RTE_PTYPE_L3_IPV6,
1048                 [QEDE_PKT_TYPE_TUNN_IPV6_TENID_EXIST_GENEVE] =
1049                                 RTE_PTYPE_TUNNEL_GENEVE | RTE_PTYPE_L3_IPV6,
1050                 [QEDE_PKT_TYPE_TUNN_IPV6_TENID_EXIST_GRE] =
1051                                 RTE_PTYPE_TUNNEL_GRE | RTE_PTYPE_L3_IPV6,
1052                 [QEDE_PKT_TYPE_TUNN_IPV6_TENID_EXIST_VXLAN] =
1053                                 RTE_PTYPE_TUNNEL_VXLAN | RTE_PTYPE_L3_IPV6,
1054         };
1055
1056         /* Cover bits[4-0] to include tunn_type and next protocol */
1057         val = ((ETH_TUNNEL_PARSING_FLAGS_TYPE_MASK <<
1058                 ETH_TUNNEL_PARSING_FLAGS_TYPE_SHIFT) |
1059                 (ETH_TUNNEL_PARSING_FLAGS_NEXT_PROTOCOL_MASK <<
1060                 ETH_TUNNEL_PARSING_FLAGS_NEXT_PROTOCOL_SHIFT)) & flags;
1061
1062         if (val < QEDE_PKT_TYPE_TUNN_MAX_TYPE)
1063                 return ptype_tunn_lkup_tbl[val];
1064         else
1065                 return RTE_PTYPE_UNKNOWN;
1066 }
1067
1068 static inline int
1069 qede_process_sg_pkts(void *p_rxq,  struct rte_mbuf *rx_mb,
1070                      uint8_t num_segs, uint16_t pkt_len)
1071 {
1072         struct qede_rx_queue *rxq = p_rxq;
1073         struct qede_dev *qdev = rxq->qdev;
1074         register struct rte_mbuf *seg1 = NULL;
1075         register struct rte_mbuf *seg2 = NULL;
1076         uint16_t sw_rx_index;
1077         uint16_t cur_size;
1078
1079         seg1 = rx_mb;
1080         while (num_segs) {
1081                 cur_size = pkt_len > rxq->rx_buf_size ? rxq->rx_buf_size :
1082                                                         pkt_len;
1083                 if (unlikely(!cur_size)) {
1084                         PMD_RX_LOG(ERR, rxq, "Length is 0 while %u BDs"
1085                                    " left for mapping jumbo\n", num_segs);
1086                         qede_recycle_rx_bd_ring(rxq, qdev, num_segs);
1087                         return -EINVAL;
1088                 }
1089                 sw_rx_index = rxq->sw_rx_cons & NUM_RX_BDS(rxq);
1090                 seg2 = rxq->sw_rx_ring[sw_rx_index].mbuf;
1091                 qede_rx_bd_ring_consume(rxq);
1092                 pkt_len -= cur_size;
1093                 seg2->data_len = cur_size;
1094                 seg1->next = seg2;
1095                 seg1 = seg1->next;
1096                 num_segs--;
1097                 rxq->rx_segs++;
1098         }
1099
1100         return 0;
1101 }
1102
1103 uint16_t
1104 qede_recv_pkts(void *p_rxq, struct rte_mbuf **rx_pkts, uint16_t nb_pkts)
1105 {
1106         struct qede_rx_queue *rxq = p_rxq;
1107         struct qede_dev *qdev = rxq->qdev;
1108         struct ecore_dev *edev = &qdev->edev;
1109         uint16_t hw_comp_cons, sw_comp_cons, sw_rx_index;
1110         uint16_t rx_pkt = 0;
1111         union eth_rx_cqe *cqe;
1112         struct eth_fast_path_rx_reg_cqe *fp_cqe = NULL;
1113         register struct rte_mbuf *rx_mb = NULL;
1114         register struct rte_mbuf *seg1 = NULL;
1115         enum eth_rx_cqe_type cqe_type;
1116         uint16_t pkt_len = 0; /* Sum of all BD segments */
1117         uint16_t len; /* Length of first BD */
1118         uint8_t num_segs = 1;
1119         uint16_t preload_idx;
1120         uint16_t parse_flag;
1121 #ifdef RTE_LIBRTE_QEDE_DEBUG_RX
1122         uint8_t bitfield_val;
1123         enum rss_hash_type htype;
1124 #endif
1125         uint8_t tunn_parse_flag;
1126         uint8_t j;
1127         struct eth_fast_path_rx_tpa_start_cqe *cqe_start_tpa;
1128         uint64_t ol_flags;
1129         uint32_t packet_type;
1130         uint16_t vlan_tci;
1131         bool tpa_start_flg;
1132         uint8_t offset, tpa_agg_idx, flags;
1133         struct qede_agg_info *tpa_info = NULL;
1134         uint32_t rss_hash;
1135
1136         hw_comp_cons = rte_le_to_cpu_16(*rxq->hw_cons_ptr);
1137         sw_comp_cons = ecore_chain_get_cons_idx(&rxq->rx_comp_ring);
1138
1139         rte_rmb();
1140
1141         if (hw_comp_cons == sw_comp_cons)
1142                 return 0;
1143
1144         while (sw_comp_cons != hw_comp_cons) {
1145                 ol_flags = 0;
1146                 packet_type = RTE_PTYPE_UNKNOWN;
1147                 vlan_tci = 0;
1148                 tpa_start_flg = false;
1149                 rss_hash = 0;
1150
1151                 /* Get the CQE from the completion ring */
1152                 cqe =
1153                     (union eth_rx_cqe *)ecore_chain_consume(&rxq->rx_comp_ring);
1154                 cqe_type = cqe->fast_path_regular.type;
1155                 PMD_RX_LOG(INFO, rxq, "Rx CQE type %d\n", cqe_type);
1156
1157                 switch (cqe_type) {
1158                 case ETH_RX_CQE_TYPE_REGULAR:
1159                         fp_cqe = &cqe->fast_path_regular;
1160                 break;
1161                 case ETH_RX_CQE_TYPE_TPA_START:
1162                         cqe_start_tpa = &cqe->fast_path_tpa_start;
1163                         tpa_info = &rxq->tpa_info[cqe_start_tpa->tpa_agg_index];
1164                         tpa_start_flg = true;
1165                         /* Mark it as LRO packet */
1166                         ol_flags |= PKT_RX_LRO;
1167                         /* In split mode,  seg_len is same as len_on_first_bd
1168                          * and ext_bd_len_list will be empty since there are
1169                          * no additional buffers
1170                          */
1171                         PMD_RX_LOG(INFO, rxq,
1172                             "TPA start[%d] - len_on_first_bd %d header %d"
1173                             " [bd_list[0] %d], [seg_len %d]\n",
1174                             cqe_start_tpa->tpa_agg_index,
1175                             rte_le_to_cpu_16(cqe_start_tpa->len_on_first_bd),
1176                             cqe_start_tpa->header_len,
1177                             rte_le_to_cpu_16(cqe_start_tpa->ext_bd_len_list[0]),
1178                             rte_le_to_cpu_16(cqe_start_tpa->seg_len));
1179
1180                 break;
1181                 case ETH_RX_CQE_TYPE_TPA_CONT:
1182                         qede_rx_process_tpa_cont_cqe(qdev, rxq,
1183                                                      &cqe->fast_path_tpa_cont);
1184                         goto next_cqe;
1185                 case ETH_RX_CQE_TYPE_TPA_END:
1186                         qede_rx_process_tpa_end_cqe(qdev, rxq,
1187                                                     &cqe->fast_path_tpa_end);
1188                         tpa_agg_idx = cqe->fast_path_tpa_end.tpa_agg_index;
1189                         tpa_info = &rxq->tpa_info[tpa_agg_idx];
1190                         rx_mb = rxq->tpa_info[tpa_agg_idx].tpa_head;
1191                         goto tpa_end;
1192                 case ETH_RX_CQE_TYPE_SLOW_PATH:
1193                         PMD_RX_LOG(INFO, rxq, "Got unexpected slowpath CQE\n");
1194                         ecore_eth_cqe_completion(
1195                                 &edev->hwfns[rxq->queue_id % edev->num_hwfns],
1196                                 (struct eth_slow_path_rx_cqe *)cqe);
1197                         /* fall-thru */
1198                 default:
1199                         goto next_cqe;
1200                 }
1201
1202                 /* Get the data from the SW ring */
1203                 sw_rx_index = rxq->sw_rx_cons & NUM_RX_BDS(rxq);
1204                 rx_mb = rxq->sw_rx_ring[sw_rx_index].mbuf;
1205                 assert(rx_mb != NULL);
1206
1207                 /* Handle regular CQE or TPA start CQE */
1208                 if (!tpa_start_flg) {
1209                         parse_flag = rte_le_to_cpu_16(fp_cqe->pars_flags.flags);
1210                         offset = fp_cqe->placement_offset;
1211                         len = rte_le_to_cpu_16(fp_cqe->len_on_first_bd);
1212                         pkt_len = rte_le_to_cpu_16(fp_cqe->pkt_len);
1213                         vlan_tci = rte_le_to_cpu_16(fp_cqe->vlan_tag);
1214                         rss_hash = rte_le_to_cpu_32(fp_cqe->rss_hash);
1215 #ifdef RTE_LIBRTE_QEDE_DEBUG_RX
1216                         bitfield_val = fp_cqe->bitfields;
1217                         htype = (uint8_t)GET_FIELD(bitfield_val,
1218                                         ETH_FAST_PATH_RX_REG_CQE_RSS_HASH_TYPE);
1219 #endif
1220                 } else {
1221                         parse_flag =
1222                             rte_le_to_cpu_16(cqe_start_tpa->pars_flags.flags);
1223                         offset = cqe_start_tpa->placement_offset;
1224                         /* seg_len = len_on_first_bd */
1225                         len = rte_le_to_cpu_16(cqe_start_tpa->len_on_first_bd);
1226                         vlan_tci = rte_le_to_cpu_16(cqe_start_tpa->vlan_tag);
1227 #ifdef RTE_LIBRTE_QEDE_DEBUG_RX
1228                         bitfield_val = cqe_start_tpa->bitfields;
1229                         htype = (uint8_t)GET_FIELD(bitfield_val,
1230                                 ETH_FAST_PATH_RX_TPA_START_CQE_RSS_HASH_TYPE);
1231 #endif
1232                         rss_hash = rte_le_to_cpu_32(cqe_start_tpa->rss_hash);
1233                 }
1234                 if (qede_tunn_exist(parse_flag)) {
1235                         PMD_RX_LOG(INFO, rxq, "Rx tunneled packet\n");
1236                         if (unlikely(qede_check_tunn_csum_l4(parse_flag))) {
1237                                 PMD_RX_LOG(ERR, rxq,
1238                                             "L4 csum failed, flags = 0x%x\n",
1239                                             parse_flag);
1240                                 rxq->rx_hw_errors++;
1241                                 ol_flags |= PKT_RX_L4_CKSUM_BAD;
1242                         } else {
1243                                 ol_flags |= PKT_RX_L4_CKSUM_GOOD;
1244                                 if (tpa_start_flg)
1245                                         flags =
1246                                          cqe_start_tpa->tunnel_pars_flags.flags;
1247                                 else
1248                                         flags = fp_cqe->tunnel_pars_flags.flags;
1249                                 tunn_parse_flag = flags;
1250                                 packet_type =
1251                                 qede_rx_cqe_to_tunn_pkt_type(tunn_parse_flag);
1252                         }
1253                 } else {
1254                         PMD_RX_LOG(INFO, rxq, "Rx non-tunneled packet\n");
1255                         if (unlikely(qede_check_notunn_csum_l4(parse_flag))) {
1256                                 PMD_RX_LOG(ERR, rxq,
1257                                             "L4 csum failed, flags = 0x%x\n",
1258                                             parse_flag);
1259                                 rxq->rx_hw_errors++;
1260                                 ol_flags |= PKT_RX_L4_CKSUM_BAD;
1261                         } else {
1262                                 ol_flags |= PKT_RX_L4_CKSUM_GOOD;
1263                         }
1264                         if (unlikely(qede_check_notunn_csum_l3(rx_mb,
1265                                                         parse_flag))) {
1266                                 PMD_RX_LOG(ERR, rxq,
1267                                            "IP csum failed, flags = 0x%x\n",
1268                                            parse_flag);
1269                                 rxq->rx_hw_errors++;
1270                                 ol_flags |= PKT_RX_IP_CKSUM_BAD;
1271                         } else {
1272                                 ol_flags |= PKT_RX_IP_CKSUM_GOOD;
1273                                 packet_type =
1274                                         qede_rx_cqe_to_pkt_type(parse_flag);
1275                         }
1276                 }
1277
1278                 if (CQE_HAS_VLAN(parse_flag)) {
1279                         ol_flags |= PKT_RX_VLAN_PKT;
1280                         if (qdev->vlan_strip_flg) {
1281                                 ol_flags |= PKT_RX_VLAN_STRIPPED;
1282                                 rx_mb->vlan_tci = vlan_tci;
1283                         }
1284                 }
1285                 if (CQE_HAS_OUTER_VLAN(parse_flag)) {
1286                         ol_flags |= PKT_RX_QINQ_PKT;
1287                         if (qdev->vlan_strip_flg) {
1288                                 rx_mb->vlan_tci = vlan_tci;
1289                                 ol_flags |= PKT_RX_QINQ_STRIPPED;
1290                         }
1291                         rx_mb->vlan_tci_outer = 0;
1292                 }
1293                 /* RSS Hash */
1294                 if (qdev->rss_enable) {
1295                         ol_flags |= PKT_RX_RSS_HASH;
1296                         rx_mb->hash.rss = rss_hash;
1297                 }
1298
1299                 if (unlikely(qede_alloc_rx_buffer(rxq) != 0)) {
1300                         PMD_RX_LOG(ERR, rxq,
1301                                    "New buffer allocation failed,"
1302                                    "dropping incoming packet\n");
1303                         qede_recycle_rx_bd_ring(rxq, qdev, fp_cqe->bd_num);
1304                         rte_eth_devices[rxq->port_id].
1305                             data->rx_mbuf_alloc_failed++;
1306                         rxq->rx_alloc_errors++;
1307                         break;
1308                 }
1309                 qede_rx_bd_ring_consume(rxq);
1310
1311                 if (!tpa_start_flg && fp_cqe->bd_num > 1) {
1312                         PMD_RX_LOG(DEBUG, rxq, "Jumbo-over-BD packet: %02x BDs"
1313                                    " len on first: %04x Total Len: %04x",
1314                                    fp_cqe->bd_num, len, pkt_len);
1315                         num_segs = fp_cqe->bd_num - 1;
1316                         seg1 = rx_mb;
1317                         if (qede_process_sg_pkts(p_rxq, seg1, num_segs,
1318                                                  pkt_len - len))
1319                                 goto next_cqe;
1320                         for (j = 0; j < num_segs; j++) {
1321                                 if (qede_alloc_rx_buffer(rxq)) {
1322                                         PMD_RX_LOG(ERR, rxq,
1323                                                 "Buffer allocation failed");
1324                                         rte_eth_devices[rxq->port_id].
1325                                                 data->rx_mbuf_alloc_failed++;
1326                                         rxq->rx_alloc_errors++;
1327                                         break;
1328                                 }
1329                                 rxq->rx_segs++;
1330                         }
1331                 }
1332                 rxq->rx_segs++; /* for the first segment */
1333
1334                 /* Prefetch next mbuf while processing current one. */
1335                 preload_idx = rxq->sw_rx_cons & NUM_RX_BDS(rxq);
1336                 rte_prefetch0(rxq->sw_rx_ring[preload_idx].mbuf);
1337
1338                 /* Update rest of the MBUF fields */
1339                 rx_mb->data_off = offset + RTE_PKTMBUF_HEADROOM;
1340                 rx_mb->port = rxq->port_id;
1341                 rx_mb->ol_flags = ol_flags;
1342                 rx_mb->data_len = len;
1343                 rx_mb->packet_type = packet_type;
1344                 PMD_RX_LOG(INFO, rxq,
1345                            "pkt_type 0x%04x len %u hash_type %d hash_val 0x%x"
1346                            " ol_flags 0x%04lx\n",
1347                            packet_type, len, htype, rx_mb->hash.rss,
1348                            (unsigned long)ol_flags);
1349                 if (!tpa_start_flg) {
1350                         rx_mb->nb_segs = fp_cqe->bd_num;
1351                         rx_mb->pkt_len = pkt_len;
1352                 } else {
1353                         /* store ref to the updated mbuf */
1354                         tpa_info->tpa_head = rx_mb;
1355                         tpa_info->tpa_tail = tpa_info->tpa_head;
1356                 }
1357                 rte_prefetch1(rte_pktmbuf_mtod(rx_mb, void *));
1358 tpa_end:
1359                 if (!tpa_start_flg) {
1360                         rx_pkts[rx_pkt] = rx_mb;
1361                         rx_pkt++;
1362                 }
1363 next_cqe:
1364                 ecore_chain_recycle_consumed(&rxq->rx_comp_ring);
1365                 sw_comp_cons = ecore_chain_get_cons_idx(&rxq->rx_comp_ring);
1366                 if (rx_pkt == nb_pkts) {
1367                         PMD_RX_LOG(DEBUG, rxq,
1368                                    "Budget reached nb_pkts=%u received=%u",
1369                                    rx_pkt, nb_pkts);
1370                         break;
1371                 }
1372         }
1373
1374         qede_update_rx_prod(qdev, rxq);
1375
1376         rxq->rcv_pkts += rx_pkt;
1377
1378         PMD_RX_LOG(DEBUG, rxq, "rx_pkts=%u core=%d", rx_pkt, rte_lcore_id());
1379
1380         return rx_pkt;
1381 }
1382
1383
1384 /* Populate scatter gather buffer descriptor fields */
1385 static inline uint8_t
1386 qede_encode_sg_bd(struct qede_tx_queue *p_txq, struct rte_mbuf *m_seg,
1387                   struct eth_tx_2nd_bd **bd2, struct eth_tx_3rd_bd **bd3)
1388 {
1389         struct qede_tx_queue *txq = p_txq;
1390         struct eth_tx_bd *tx_bd = NULL;
1391         dma_addr_t mapping;
1392         uint8_t nb_segs = 0;
1393
1394         /* Check for scattered buffers */
1395         while (m_seg) {
1396                 if (nb_segs == 0) {
1397                         if (!*bd2) {
1398                                 *bd2 = (struct eth_tx_2nd_bd *)
1399                                         ecore_chain_produce(&txq->tx_pbl);
1400                                 memset(*bd2, 0, sizeof(struct eth_tx_2nd_bd));
1401                                 nb_segs++;
1402                         }
1403                         mapping = rte_mbuf_data_dma_addr(m_seg);
1404                         QEDE_BD_SET_ADDR_LEN(*bd2, mapping, m_seg->data_len);
1405                         PMD_TX_LOG(DEBUG, txq, "BD2 len %04x", m_seg->data_len);
1406                 } else if (nb_segs == 1) {
1407                         if (!*bd3) {
1408                                 *bd3 = (struct eth_tx_3rd_bd *)
1409                                         ecore_chain_produce(&txq->tx_pbl);
1410                                 memset(*bd3, 0, sizeof(struct eth_tx_3rd_bd));
1411                                 nb_segs++;
1412                         }
1413                         mapping = rte_mbuf_data_dma_addr(m_seg);
1414                         QEDE_BD_SET_ADDR_LEN(*bd3, mapping, m_seg->data_len);
1415                         PMD_TX_LOG(DEBUG, txq, "BD3 len %04x", m_seg->data_len);
1416                 } else {
1417                         tx_bd = (struct eth_tx_bd *)
1418                                 ecore_chain_produce(&txq->tx_pbl);
1419                         memset(tx_bd, 0, sizeof(*tx_bd));
1420                         nb_segs++;
1421                         mapping = rte_mbuf_data_dma_addr(m_seg);
1422                         QEDE_BD_SET_ADDR_LEN(tx_bd, mapping, m_seg->data_len);
1423                         PMD_TX_LOG(DEBUG, txq, "BD len %04x", m_seg->data_len);
1424                 }
1425                 m_seg = m_seg->next;
1426         }
1427
1428         /* Return total scattered buffers */
1429         return nb_segs;
1430 }
1431
1432 #ifdef RTE_LIBRTE_QEDE_DEBUG_TX
1433 static inline void
1434 print_tx_bd_info(struct qede_tx_queue *txq,
1435                  struct eth_tx_1st_bd *bd1,
1436                  struct eth_tx_2nd_bd *bd2,
1437                  struct eth_tx_3rd_bd *bd3,
1438                  uint64_t tx_ol_flags)
1439 {
1440         char ol_buf[256] = { 0 }; /* for verbose prints */
1441
1442         if (bd1)
1443                 PMD_TX_LOG(INFO, txq,
1444                            "BD1: nbytes=%u nbds=%u bd_flags=%04x bf=%04x",
1445                            rte_cpu_to_le_16(bd1->nbytes), bd1->data.nbds,
1446                            bd1->data.bd_flags.bitfields,
1447                            rte_cpu_to_le_16(bd1->data.bitfields));
1448         if (bd2)
1449                 PMD_TX_LOG(INFO, txq,
1450                            "BD2: nbytes=%u bf=%04x\n",
1451                            rte_cpu_to_le_16(bd2->nbytes), bd2->data.bitfields1);
1452         if (bd3)
1453                 PMD_TX_LOG(INFO, txq,
1454                            "BD3: nbytes=%u bf=%04x mss=%u\n",
1455                            rte_cpu_to_le_16(bd3->nbytes),
1456                            rte_cpu_to_le_16(bd3->data.bitfields),
1457                            rte_cpu_to_le_16(bd3->data.lso_mss));
1458
1459         rte_get_tx_ol_flag_list(tx_ol_flags, ol_buf, sizeof(ol_buf));
1460         PMD_TX_LOG(INFO, txq, "TX offloads = %s\n", ol_buf);
1461 }
1462 #endif
1463
1464 /* TX prepare to check packets meets TX conditions */
1465 uint16_t
1466 #ifdef RTE_LIBRTE_QEDE_DEBUG_TX
1467 qede_xmit_prep_pkts(void *p_txq, struct rte_mbuf **tx_pkts,
1468                     uint16_t nb_pkts)
1469 {
1470         struct qede_tx_queue *txq = p_txq;
1471 #else
1472 qede_xmit_prep_pkts(__rte_unused void *p_txq, struct rte_mbuf **tx_pkts,
1473                     uint16_t nb_pkts)
1474 {
1475 #endif
1476         uint64_t ol_flags;
1477         struct rte_mbuf *m;
1478         uint16_t i;
1479 #ifdef RTE_LIBRTE_ETHDEV_DEBUG
1480         int ret;
1481 #endif
1482
1483         for (i = 0; i < nb_pkts; i++) {
1484                 m = tx_pkts[i];
1485                 ol_flags = m->ol_flags;
1486                 if (ol_flags & PKT_TX_TCP_SEG) {
1487                         if (m->nb_segs >= ETH_TX_MAX_BDS_PER_LSO_PACKET) {
1488                                 rte_errno = -EINVAL;
1489                                 break;
1490                         }
1491                         /* TBD: confirm its ~9700B for both ? */
1492                         if (m->tso_segsz > ETH_TX_MAX_NON_LSO_PKT_LEN) {
1493                                 rte_errno = -EINVAL;
1494                                 break;
1495                         }
1496                 } else {
1497                         if (m->nb_segs >= ETH_TX_MAX_BDS_PER_NON_LSO_PACKET) {
1498                                 rte_errno = -EINVAL;
1499                                 break;
1500                         }
1501                 }
1502                 if (ol_flags & QEDE_TX_OFFLOAD_NOTSUP_MASK) {
1503                         rte_errno = -ENOTSUP;
1504                         break;
1505                 }
1506
1507 #ifdef RTE_LIBRTE_ETHDEV_DEBUG
1508                 ret = rte_validate_tx_offload(m);
1509                 if (ret != 0) {
1510                         rte_errno = ret;
1511                         break;
1512                 }
1513 #endif
1514         }
1515
1516 #ifdef RTE_LIBRTE_QEDE_DEBUG_TX
1517         if (unlikely(i != nb_pkts))
1518                 PMD_TX_LOG(ERR, txq, "TX prepare failed for %u\n",
1519                            nb_pkts - i);
1520 #endif
1521         return i;
1522 }
1523
1524 #define MPLSINUDP_HDR_SIZE                      (12)
1525
1526 #ifdef RTE_LIBRTE_QEDE_DEBUG_TX
1527 static inline void
1528 qede_mpls_tunn_tx_sanity_check(struct rte_mbuf *mbuf,
1529                                struct qede_tx_queue *txq)
1530 {
1531         if (((mbuf->outer_l2_len + mbuf->outer_l3_len) / 2) > 0xff)
1532                 PMD_TX_LOG(ERR, txq, "tunn_l4_hdr_start_offset overflow\n");
1533         if (((mbuf->outer_l2_len + mbuf->outer_l3_len +
1534                 MPLSINUDP_HDR_SIZE) / 2) > 0xff)
1535                 PMD_TX_LOG(ERR, txq, "tunn_hdr_size overflow\n");
1536         if (((mbuf->l2_len - MPLSINUDP_HDR_SIZE) / 2) >
1537                 ETH_TX_DATA_2ND_BD_TUNN_INNER_L2_HDR_SIZE_W_MASK)
1538                 PMD_TX_LOG(ERR, txq, "inner_l2_hdr_size overflow\n");
1539         if (((mbuf->l2_len - MPLSINUDP_HDR_SIZE + mbuf->l3_len) / 2) >
1540                 ETH_TX_DATA_2ND_BD_L4_HDR_START_OFFSET_W_MASK)
1541                 PMD_TX_LOG(ERR, txq, "inner_l2_hdr_size overflow\n");
1542 }
1543 #endif
1544
1545 uint16_t
1546 qede_xmit_pkts(void *p_txq, struct rte_mbuf **tx_pkts, uint16_t nb_pkts)
1547 {
1548         struct qede_tx_queue *txq = p_txq;
1549         struct qede_dev *qdev = txq->qdev;
1550         struct ecore_dev *edev = &qdev->edev;
1551         struct rte_mbuf *mbuf;
1552         struct rte_mbuf *m_seg = NULL;
1553         uint16_t nb_tx_pkts;
1554         uint16_t bd_prod;
1555         uint16_t idx;
1556         uint16_t nb_frags;
1557         uint16_t nb_pkt_sent = 0;
1558         uint8_t nbds;
1559         bool lso_flg;
1560         bool mplsoudp_flg;
1561         __rte_unused bool tunn_flg;
1562         bool tunn_ipv6_ext_flg;
1563         struct eth_tx_1st_bd *bd1;
1564         struct eth_tx_2nd_bd *bd2;
1565         struct eth_tx_3rd_bd *bd3;
1566         uint64_t tx_ol_flags;
1567         uint16_t hdr_size;
1568         /* BD1 */
1569         uint16_t bd1_bf;
1570         uint8_t bd1_bd_flags_bf;
1571         uint16_t vlan;
1572         /* BD2 */
1573         uint16_t bd2_bf1;
1574         uint16_t bd2_bf2;
1575         /* BD3 */
1576         uint16_t mss;
1577         uint16_t bd3_bf;
1578
1579         uint8_t tunn_l4_hdr_start_offset;
1580         uint8_t tunn_hdr_size;
1581         uint8_t inner_l2_hdr_size;
1582         uint16_t inner_l4_hdr_offset;
1583
1584         if (unlikely(txq->nb_tx_avail < txq->tx_free_thresh)) {
1585                 PMD_TX_LOG(DEBUG, txq, "send=%u avail=%u free_thresh=%u",
1586                            nb_pkts, txq->nb_tx_avail, txq->tx_free_thresh);
1587                 qede_process_tx_compl(edev, txq);
1588         }
1589
1590         nb_tx_pkts  = nb_pkts;
1591         bd_prod = rte_cpu_to_le_16(ecore_chain_get_prod_idx(&txq->tx_pbl));
1592         while (nb_tx_pkts--) {
1593                 /* Init flags/values */
1594                 tunn_flg = false;
1595                 lso_flg = false;
1596                 nbds = 0;
1597                 vlan = 0;
1598                 bd1 = NULL;
1599                 bd2 = NULL;
1600                 bd3 = NULL;
1601                 hdr_size = 0;
1602                 bd1_bf = 0;
1603                 bd1_bd_flags_bf = 0;
1604                 bd2_bf1 = 0;
1605                 bd2_bf2 = 0;
1606                 mss = 0;
1607                 bd3_bf = 0;
1608                 mplsoudp_flg = false;
1609                 tunn_ipv6_ext_flg = false;
1610                 tunn_hdr_size = 0;
1611                 tunn_l4_hdr_start_offset = 0;
1612
1613                 mbuf = *tx_pkts++;
1614                 assert(mbuf);
1615
1616                 /* Check minimum TX BDS availability against available BDs */
1617                 if (unlikely(txq->nb_tx_avail < mbuf->nb_segs))
1618                         break;
1619
1620                 tx_ol_flags = mbuf->ol_flags;
1621                 bd1_bd_flags_bf |= 1 << ETH_TX_1ST_BD_FLAGS_START_BD_SHIFT;
1622
1623                 /* TX prepare would have already checked supported tunnel Tx
1624                  * offloads. Don't rely on pkt_type marked by Rx, instead use
1625                  * tx_ol_flags to decide.
1626                  */
1627                 if (((tx_ol_flags & PKT_TX_TUNNEL_MASK) ==
1628                                                 PKT_TX_TUNNEL_VXLAN) ||
1629                     ((tx_ol_flags & PKT_TX_TUNNEL_MASK) ==
1630                                                 PKT_TX_TUNNEL_MPLSINUDP)) {
1631                         /* Check against max which is Tunnel IPv6 + ext */
1632                         if (unlikely(txq->nb_tx_avail <
1633                                 ETH_TX_MIN_BDS_PER_TUNN_IPV6_WITH_EXT_PKT))
1634                                         break;
1635                         tunn_flg = true;
1636                         /* First indicate its a tunnel pkt */
1637                         bd1_bf |= ETH_TX_DATA_1ST_BD_TUNN_FLAG_MASK <<
1638                                   ETH_TX_DATA_1ST_BD_TUNN_FLAG_SHIFT;
1639                         /* Legacy FW had flipped behavior in regard to this bit
1640                          * i.e. it needed to set to prevent FW from touching
1641                          * encapsulated packets when it didn't need to.
1642                          */
1643                         if (unlikely(txq->is_legacy)) {
1644                                 bd1_bf ^= 1 <<
1645                                         ETH_TX_DATA_1ST_BD_TUNN_FLAG_SHIFT;
1646                         }
1647
1648                         /* Outer IP checksum offload */
1649                         if (tx_ol_flags & (PKT_TX_OUTER_IP_CKSUM |
1650                                            PKT_TX_OUTER_IPV4)) {
1651                                 bd1_bd_flags_bf |=
1652                                         ETH_TX_1ST_BD_FLAGS_TUNN_IP_CSUM_MASK <<
1653                                         ETH_TX_1ST_BD_FLAGS_TUNN_IP_CSUM_SHIFT;
1654                         }
1655
1656                         /**
1657                          * Currently, only inner checksum offload in MPLS-in-UDP
1658                          * tunnel with one MPLS label is supported. Both outer
1659                          * and inner layers  lengths need to be provided in
1660                          * mbuf.
1661                          */
1662                         if ((tx_ol_flags & PKT_TX_TUNNEL_MASK) ==
1663                                                 PKT_TX_TUNNEL_MPLSINUDP) {
1664                                 mplsoudp_flg = true;
1665 #ifdef RTE_LIBRTE_QEDE_DEBUG_TX
1666                                 qede_mpls_tunn_tx_sanity_check(mbuf, txq);
1667 #endif
1668                                 /* Outer L4 offset in two byte words */
1669                                 tunn_l4_hdr_start_offset =
1670                                   (mbuf->outer_l2_len + mbuf->outer_l3_len) / 2;
1671                                 /* Tunnel header size in two byte words */
1672                                 tunn_hdr_size = (mbuf->outer_l2_len +
1673                                                 mbuf->outer_l3_len +
1674                                                 MPLSINUDP_HDR_SIZE) / 2;
1675                                 /* Inner L2 header size in two byte words */
1676                                 inner_l2_hdr_size = (mbuf->l2_len -
1677                                                 MPLSINUDP_HDR_SIZE) / 2;
1678                                 /* Inner L4 header offset from the beggining
1679                                  * of inner packet in two byte words
1680                                  */
1681                                 inner_l4_hdr_offset = (mbuf->l2_len -
1682                                         MPLSINUDP_HDR_SIZE + mbuf->l3_len) / 2;
1683
1684                                 /* Inner L2 size and address type */
1685                                 bd2_bf1 |= (inner_l2_hdr_size &
1686                                         ETH_TX_DATA_2ND_BD_TUNN_INNER_L2_HDR_SIZE_W_MASK) <<
1687                                         ETH_TX_DATA_2ND_BD_TUNN_INNER_L2_HDR_SIZE_W_SHIFT;
1688                                 bd2_bf1 |= (UNICAST_ADDRESS &
1689                                         ETH_TX_DATA_2ND_BD_TUNN_INNER_ETH_TYPE_MASK) <<
1690                                         ETH_TX_DATA_2ND_BD_TUNN_INNER_ETH_TYPE_SHIFT;
1691                                 /* Treated as IPv6+Ext */
1692                                 bd2_bf1 |=
1693                                     1 << ETH_TX_DATA_2ND_BD_TUNN_IPV6_EXT_SHIFT;
1694
1695                                 /* Mark inner IPv6 if present */
1696                                 if (tx_ol_flags & PKT_TX_IPV6)
1697                                         bd2_bf1 |=
1698                                                 1 << ETH_TX_DATA_2ND_BD_TUNN_INNER_IPV6_SHIFT;
1699
1700                                 /* Inner L4 offsets */
1701                                 if ((tx_ol_flags & (PKT_TX_IPV4 | PKT_TX_IPV6)) &&
1702                                      (tx_ol_flags & (PKT_TX_UDP_CKSUM |
1703                                                         PKT_TX_TCP_CKSUM))) {
1704                                         /* Determines if BD3 is needed */
1705                                         tunn_ipv6_ext_flg = true;
1706                                         if ((tx_ol_flags & PKT_TX_L4_MASK) ==
1707                                                         PKT_TX_UDP_CKSUM) {
1708                                                 bd2_bf1 |=
1709                                                         1 << ETH_TX_DATA_2ND_BD_L4_UDP_SHIFT;
1710                                         }
1711
1712                                         /* TODO other pseudo checksum modes are
1713                                          * not supported
1714                                          */
1715                                         bd2_bf1 |=
1716                                         ETH_L4_PSEUDO_CSUM_CORRECT_LENGTH <<
1717                                         ETH_TX_DATA_2ND_BD_L4_PSEUDO_CSUM_MODE_SHIFT;
1718                                         bd2_bf2 |= (inner_l4_hdr_offset &
1719                                                 ETH_TX_DATA_2ND_BD_L4_HDR_START_OFFSET_W_MASK) <<
1720                                                 ETH_TX_DATA_2ND_BD_L4_HDR_START_OFFSET_W_SHIFT;
1721                                 }
1722                         } /* End MPLSoUDP */
1723                 } /* End Tunnel handling */
1724
1725                 if (tx_ol_flags & PKT_TX_TCP_SEG) {
1726                         lso_flg = true;
1727                         if (unlikely(txq->nb_tx_avail <
1728                                                 ETH_TX_MIN_BDS_PER_LSO_PKT))
1729                                 break;
1730                         /* For LSO, packet header and payload must reside on
1731                          * buffers pointed by different BDs. Using BD1 for HDR
1732                          * and BD2 onwards for data.
1733                          */
1734                         hdr_size = mbuf->l2_len + mbuf->l3_len + mbuf->l4_len;
1735                         bd1_bd_flags_bf |= 1 << ETH_TX_1ST_BD_FLAGS_LSO_SHIFT;
1736                         bd1_bd_flags_bf |=
1737                                         1 << ETH_TX_1ST_BD_FLAGS_IP_CSUM_SHIFT;
1738                         /* PKT_TX_TCP_SEG implies PKT_TX_TCP_CKSUM */
1739                         bd1_bd_flags_bf |=
1740                                         1 << ETH_TX_1ST_BD_FLAGS_L4_CSUM_SHIFT;
1741                         mss = rte_cpu_to_le_16(mbuf->tso_segsz);
1742                         /* Using one header BD */
1743                         bd3_bf |= rte_cpu_to_le_16(1 <<
1744                                         ETH_TX_DATA_3RD_BD_HDR_NBD_SHIFT);
1745                 } else {
1746                         if (unlikely(txq->nb_tx_avail <
1747                                         ETH_TX_MIN_BDS_PER_NON_LSO_PKT))
1748                                 break;
1749                         bd1_bf |=
1750                                (mbuf->pkt_len & ETH_TX_DATA_1ST_BD_PKT_LEN_MASK)
1751                                 << ETH_TX_DATA_1ST_BD_PKT_LEN_SHIFT;
1752                 }
1753
1754                 /* Descriptor based VLAN insertion */
1755                 if (tx_ol_flags & (PKT_TX_VLAN_PKT | PKT_TX_QINQ_PKT)) {
1756                         vlan = rte_cpu_to_le_16(mbuf->vlan_tci);
1757                         bd1_bd_flags_bf |=
1758                             1 << ETH_TX_1ST_BD_FLAGS_VLAN_INSERTION_SHIFT;
1759                 }
1760
1761                 /* Offload the IP checksum in the hardware */
1762                 if (tx_ol_flags & PKT_TX_IP_CKSUM) {
1763                         bd1_bd_flags_bf |=
1764                                 1 << ETH_TX_1ST_BD_FLAGS_IP_CSUM_SHIFT;
1765                         /* There's no DPDK flag to request outer-L4 csum
1766                          * offload. But in the case of tunnel if inner L3 or L4
1767                          * csum offload is requested then we need to force
1768                          * recalculation of L4 tunnel header csum also.
1769                          */
1770                         if (tunn_flg) {
1771                                 bd1_bd_flags_bf |=
1772                                         ETH_TX_1ST_BD_FLAGS_TUNN_L4_CSUM_MASK <<
1773                                         ETH_TX_1ST_BD_FLAGS_TUNN_L4_CSUM_SHIFT;
1774                         }
1775                 }
1776
1777                 /* L4 checksum offload (tcp or udp) */
1778                 if ((tx_ol_flags & (PKT_TX_IPV4 | PKT_TX_IPV6)) &&
1779                     (tx_ol_flags & (PKT_TX_UDP_CKSUM | PKT_TX_TCP_CKSUM))) {
1780                         bd1_bd_flags_bf |=
1781                                 1 << ETH_TX_1ST_BD_FLAGS_L4_CSUM_SHIFT;
1782                         /* There's no DPDK flag to request outer-L4 csum
1783                          * offload. But in the case of tunnel if inner L3 or L4
1784                          * csum offload is requested then we need to force
1785                          * recalculation of L4 tunnel header csum also.
1786                          */
1787                         if (tunn_flg) {
1788                                 bd1_bd_flags_bf |=
1789                                         ETH_TX_1ST_BD_FLAGS_TUNN_L4_CSUM_MASK <<
1790                                         ETH_TX_1ST_BD_FLAGS_TUNN_L4_CSUM_SHIFT;
1791                         }
1792                 }
1793
1794                 /* Fill the entry in the SW ring and the BDs in the FW ring */
1795                 idx = TX_PROD(txq);
1796                 txq->sw_tx_ring[idx].mbuf = mbuf;
1797
1798                 /* BD1 */
1799                 bd1 = (struct eth_tx_1st_bd *)ecore_chain_produce(&txq->tx_pbl);
1800                 memset(bd1, 0, sizeof(struct eth_tx_1st_bd));
1801                 nbds++;
1802
1803                 /* Map MBUF linear data for DMA and set in the BD1 */
1804                 QEDE_BD_SET_ADDR_LEN(bd1, rte_mbuf_data_dma_addr(mbuf),
1805                                      mbuf->data_len);
1806                 bd1->data.bitfields = rte_cpu_to_le_16(bd1_bf);
1807                 bd1->data.bd_flags.bitfields = bd1_bd_flags_bf;
1808                 bd1->data.vlan = vlan;
1809
1810                 if (lso_flg || mplsoudp_flg) {
1811                         bd2 = (struct eth_tx_2nd_bd *)ecore_chain_produce
1812                                                         (&txq->tx_pbl);
1813                         memset(bd2, 0, sizeof(struct eth_tx_2nd_bd));
1814                         nbds++;
1815
1816                         /* BD1 */
1817                         QEDE_BD_SET_ADDR_LEN(bd1, rte_mbuf_data_dma_addr(mbuf),
1818                                              hdr_size);
1819                         /* BD2 */
1820                         QEDE_BD_SET_ADDR_LEN(bd2, (hdr_size +
1821                                              rte_mbuf_data_dma_addr(mbuf)),
1822                                              mbuf->data_len - hdr_size);
1823                         bd2->data.bitfields1 = rte_cpu_to_le_16(bd2_bf1);
1824                         if (mplsoudp_flg) {
1825                                 bd2->data.bitfields2 =
1826                                         rte_cpu_to_le_16(bd2_bf2);
1827                                 /* Outer L3 size */
1828                                 bd2->data.tunn_ip_size =
1829                                         rte_cpu_to_le_16(mbuf->outer_l3_len);
1830                         }
1831                         /* BD3 */
1832                         if (lso_flg || (mplsoudp_flg && tunn_ipv6_ext_flg)) {
1833                                 bd3 = (struct eth_tx_3rd_bd *)
1834                                         ecore_chain_produce(&txq->tx_pbl);
1835                                 memset(bd3, 0, sizeof(struct eth_tx_3rd_bd));
1836                                 nbds++;
1837                                 bd3->data.bitfields = rte_cpu_to_le_16(bd3_bf);
1838                                 if (lso_flg)
1839                                         bd3->data.lso_mss = mss;
1840                                 if (mplsoudp_flg) {
1841                                         bd3->data.tunn_l4_hdr_start_offset_w =
1842                                                 tunn_l4_hdr_start_offset;
1843                                         bd3->data.tunn_hdr_size_w =
1844                                                 tunn_hdr_size;
1845                                 }
1846                         }
1847                 }
1848
1849                 /* Handle fragmented MBUF */
1850                 m_seg = mbuf->next;
1851                 /* Encode scatter gather buffer descriptors if required */
1852                 nb_frags = qede_encode_sg_bd(txq, m_seg, &bd2, &bd3);
1853                 bd1->data.nbds = nbds + nb_frags;
1854                 txq->nb_tx_avail -= bd1->data.nbds;
1855                 txq->sw_tx_prod++;
1856                 rte_prefetch0(txq->sw_tx_ring[TX_PROD(txq)].mbuf);
1857                 bd_prod =
1858                     rte_cpu_to_le_16(ecore_chain_get_prod_idx(&txq->tx_pbl));
1859 #ifdef RTE_LIBRTE_QEDE_DEBUG_TX
1860                 print_tx_bd_info(txq, bd1, bd2, bd3, tx_ol_flags);
1861                 PMD_TX_LOG(INFO, txq, "lso=%d tunn=%d", lso_flg, tunn_flg);
1862 #endif
1863                 nb_pkt_sent++;
1864                 txq->xmit_pkts++;
1865         }
1866
1867         /* Write value of prod idx into bd_prod */
1868         txq->tx_db.data.bd_prod = bd_prod;
1869         rte_wmb();
1870         rte_compiler_barrier();
1871         DIRECT_REG_WR_RELAXED(edev, txq->doorbell_addr, txq->tx_db.raw);
1872         rte_wmb();
1873
1874         /* Check again for Tx completions */
1875         qede_process_tx_compl(edev, txq);
1876
1877         PMD_TX_LOG(DEBUG, txq, "to_send=%u sent=%u bd_prod=%u core=%d",
1878                    nb_pkts, nb_pkt_sent, TX_PROD(txq), rte_lcore_id());
1879
1880         return nb_pkt_sent;
1881 }
1882
1883 uint16_t
1884 qede_rxtx_pkts_dummy(__rte_unused void *p_rxq,
1885                      __rte_unused struct rte_mbuf **pkts,
1886                      __rte_unused uint16_t nb_pkts)
1887 {
1888         return 0;
1889 }