net/sfc/base: regenerate headers to pick up CTPIO stats
[dpdk.git] / drivers / net / sfc / base / ef10_mac.c
1 /* SPDX-License-Identifier: BSD-3-Clause
2  *
3  * Copyright (c) 2012-2018 Solarflare Communications Inc.
4  * All rights reserved.
5  */
6
7 #include "efx.h"
8 #include "efx_impl.h"
9
10
11 #if EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD || EFSYS_OPT_MEDFORD2
12
13         __checkReturn   efx_rc_t
14 ef10_mac_poll(
15         __in            efx_nic_t *enp,
16         __out           efx_link_mode_t *link_modep)
17 {
18         efx_port_t *epp = &(enp->en_port);
19         ef10_link_state_t els;
20         efx_rc_t rc;
21
22         if ((rc = ef10_phy_get_link(enp, &els)) != 0)
23                 goto fail1;
24
25         epp->ep_adv_cap_mask = els.els_adv_cap_mask;
26         epp->ep_fcntl = els.els_fcntl;
27
28         *link_modep = els.els_link_mode;
29
30         return (0);
31
32 fail1:
33         EFSYS_PROBE1(fail1, efx_rc_t, rc);
34
35         *link_modep = EFX_LINK_UNKNOWN;
36
37         return (rc);
38 }
39
40         __checkReturn   efx_rc_t
41 ef10_mac_up(
42         __in            efx_nic_t *enp,
43         __out           boolean_t *mac_upp)
44 {
45         ef10_link_state_t els;
46         efx_rc_t rc;
47
48         /*
49          * Because EF10 doesn't *require* polling, we can't rely on
50          * ef10_mac_poll() being executed to populate epp->ep_mac_up.
51          */
52         if ((rc = ef10_phy_get_link(enp, &els)) != 0)
53                 goto fail1;
54
55         *mac_upp = els.els_mac_up;
56
57         return (0);
58
59 fail1:
60         EFSYS_PROBE1(fail1, efx_rc_t, rc);
61
62         return (rc);
63 }
64
65 /*
66  * EF10 adapters use MC_CMD_VADAPTOR_SET_MAC to set the
67  * MAC address; the address field in MC_CMD_SET_MAC has no
68  * effect.
69  * MC_CMD_VADAPTOR_SET_MAC requires mac-spoofing privilege and
70  * the port to have no filters or queues active.
71  */
72 static  __checkReturn   efx_rc_t
73 efx_mcdi_vadapter_set_mac(
74         __in            efx_nic_t *enp)
75 {
76         efx_port_t *epp = &(enp->en_port);
77         efx_mcdi_req_t req;
78         uint8_t payload[MAX(MC_CMD_VADAPTOR_SET_MAC_IN_LEN,
79                             MC_CMD_VADAPTOR_SET_MAC_OUT_LEN)];
80         efx_rc_t rc;
81
82         (void) memset(payload, 0, sizeof (payload));
83         req.emr_cmd = MC_CMD_VADAPTOR_SET_MAC;
84         req.emr_in_buf = payload;
85         req.emr_in_length = MC_CMD_VADAPTOR_SET_MAC_IN_LEN;
86         req.emr_out_buf = payload;
87         req.emr_out_length = MC_CMD_VADAPTOR_SET_MAC_OUT_LEN;
88
89         MCDI_IN_SET_DWORD(req, VADAPTOR_SET_MAC_IN_UPSTREAM_PORT_ID,
90             enp->en_vport_id);
91         EFX_MAC_ADDR_COPY(MCDI_IN2(req, uint8_t, VADAPTOR_SET_MAC_IN_MACADDR),
92             epp->ep_mac_addr);
93
94         efx_mcdi_execute(enp, &req);
95
96         if (req.emr_rc != 0) {
97                 rc = req.emr_rc;
98                 goto fail1;
99         }
100
101         return (0);
102
103 fail1:
104         EFSYS_PROBE1(fail1, efx_rc_t, rc);
105
106         return (rc);
107 }
108
109         __checkReturn   efx_rc_t
110 ef10_mac_addr_set(
111         __in            efx_nic_t *enp)
112 {
113         efx_rc_t rc;
114
115         if ((rc = efx_mcdi_vadapter_set_mac(enp)) != 0) {
116                 if (rc != ENOTSUP)
117                         goto fail1;
118
119                 /*
120                  * Fallback for older Huntington firmware without Vadapter
121                  * support.
122                  */
123                 if ((rc = ef10_mac_reconfigure(enp)) != 0)
124                         goto fail2;
125         }
126
127         return (0);
128
129 fail2:
130         EFSYS_PROBE(fail2);
131
132 fail1:
133         EFSYS_PROBE1(fail1, efx_rc_t, rc);
134
135         return (rc);
136 }
137
138 static  __checkReturn   efx_rc_t
139 efx_mcdi_mtu_set(
140         __in            efx_nic_t *enp,
141         __in            uint32_t mtu)
142 {
143         efx_mcdi_req_t req;
144         uint8_t payload[MAX(MC_CMD_SET_MAC_EXT_IN_LEN,
145                             MC_CMD_SET_MAC_OUT_LEN)];
146         efx_rc_t rc;
147
148         (void) memset(payload, 0, sizeof (payload));
149         req.emr_cmd = MC_CMD_SET_MAC;
150         req.emr_in_buf = payload;
151         req.emr_in_length = MC_CMD_SET_MAC_EXT_IN_LEN;
152         req.emr_out_buf = payload;
153         req.emr_out_length = MC_CMD_SET_MAC_OUT_LEN;
154
155         /* Only configure the MTU in this call to MC_CMD_SET_MAC */
156         MCDI_IN_SET_DWORD(req, SET_MAC_EXT_IN_MTU, mtu);
157         MCDI_IN_POPULATE_DWORD_1(req, SET_MAC_EXT_IN_CONTROL,
158                             SET_MAC_EXT_IN_CFG_MTU, 1);
159
160         efx_mcdi_execute(enp, &req);
161
162         if (req.emr_rc != 0) {
163                 rc = req.emr_rc;
164                 goto fail1;
165         }
166
167         return (0);
168
169 fail1:
170         EFSYS_PROBE1(fail1, efx_rc_t, rc);
171
172         return (rc);
173 }
174
175 static  __checkReturn           efx_rc_t
176 efx_mcdi_mtu_get(
177         __in            efx_nic_t *enp,
178         __out           size_t *mtu)
179 {
180         efx_mcdi_req_t req;
181         uint8_t payload[MAX(MC_CMD_SET_MAC_EXT_IN_LEN,
182                             MC_CMD_SET_MAC_V2_OUT_LEN)];
183         efx_rc_t rc;
184
185         (void) memset(payload, 0, sizeof (payload));
186         req.emr_cmd = MC_CMD_SET_MAC;
187         req.emr_in_buf = payload;
188         req.emr_in_length = MC_CMD_SET_MAC_EXT_IN_LEN;
189         req.emr_out_buf = payload;
190         req.emr_out_length = MC_CMD_SET_MAC_V2_OUT_LEN;
191
192         /*
193          * With MC_CMD_SET_MAC_EXT_IN_CONTROL set to 0, this just queries the
194          * MTU.  This should always be supported on Medford, but it is not
195          * supported on older Huntington firmware.
196          */
197         MCDI_IN_SET_DWORD(req, SET_MAC_EXT_IN_CONTROL, 0);
198
199         efx_mcdi_execute(enp, &req);
200
201         if (req.emr_rc != 0) {
202                 rc = req.emr_rc;
203                 goto fail1;
204         }
205         if (req.emr_out_length_used < MC_CMD_SET_MAC_V2_OUT_MTU_OFST + 4) {
206                 rc = EMSGSIZE;
207                 goto fail2;
208         }
209
210         *mtu = MCDI_OUT_DWORD(req, SET_MAC_V2_OUT_MTU);
211
212         return (0);
213
214 fail2:
215         EFSYS_PROBE(fail2);
216 fail1:
217         EFSYS_PROBE1(fail1, efx_rc_t, rc);
218
219         return (rc);
220 }
221
222         __checkReturn   efx_rc_t
223 ef10_mac_pdu_set(
224         __in            efx_nic_t *enp)
225 {
226         efx_port_t *epp = &(enp->en_port);
227         efx_nic_cfg_t *encp = &(enp->en_nic_cfg);
228         efx_rc_t rc;
229
230         if (encp->enc_enhanced_set_mac_supported) {
231                 if ((rc = efx_mcdi_mtu_set(enp, epp->ep_mac_pdu)) != 0)
232                         goto fail1;
233         } else {
234                 /*
235                  * Fallback for older Huntington firmware, which always
236                  * configure all of the parameters to MC_CMD_SET_MAC. This isn't
237                  * suitable for setting the MTU on unpriviliged functions.
238                  */
239                 if ((rc = ef10_mac_reconfigure(enp)) != 0)
240                         goto fail2;
241         }
242
243         return (0);
244
245 fail2:
246         EFSYS_PROBE(fail2);
247 fail1:
248         EFSYS_PROBE1(fail1, efx_rc_t, rc);
249
250         return (rc);
251 }
252
253         __checkReturn           efx_rc_t
254 ef10_mac_pdu_get(
255         __in            efx_nic_t *enp,
256         __out           size_t *pdu)
257 {
258         efx_rc_t rc;
259
260         if ((rc = efx_mcdi_mtu_get(enp, pdu)) != 0)
261                 goto fail1;
262
263         return (0);
264
265 fail1:
266         EFSYS_PROBE1(fail1, efx_rc_t, rc);
267
268         return (rc);
269 }
270
271 __checkReturn   efx_rc_t
272 ef10_mac_reconfigure(
273         __in            efx_nic_t *enp)
274 {
275         efx_port_t *epp = &(enp->en_port);
276         efx_mcdi_req_t req;
277         uint8_t payload[MAX(MC_CMD_SET_MAC_IN_LEN,
278                             MC_CMD_SET_MAC_OUT_LEN)];
279         efx_rc_t rc;
280
281         (void) memset(payload, 0, sizeof (payload));
282         req.emr_cmd = MC_CMD_SET_MAC;
283         req.emr_in_buf = payload;
284         req.emr_in_length = MC_CMD_SET_MAC_IN_LEN;
285         req.emr_out_buf = payload;
286         req.emr_out_length = MC_CMD_SET_MAC_OUT_LEN;
287
288         MCDI_IN_SET_DWORD(req, SET_MAC_IN_MTU, epp->ep_mac_pdu);
289         MCDI_IN_SET_DWORD(req, SET_MAC_IN_DRAIN, epp->ep_mac_drain ? 1 : 0);
290         EFX_MAC_ADDR_COPY(MCDI_IN2(req, uint8_t, SET_MAC_IN_ADDR),
291                             epp->ep_mac_addr);
292
293         /*
294          * Note: The Huntington MAC does not support REJECT_BRDCST.
295          * The REJECT_UNCST flag will also prevent multicast traffic
296          * from reaching the filters. As Huntington filters drop any
297          * traffic that does not match a filter it is ok to leave the
298          * MAC running in promiscuous mode. See bug41141.
299          *
300          * FIXME: Does REJECT_UNCST behave the same way on Medford?
301          */
302         MCDI_IN_POPULATE_DWORD_2(req, SET_MAC_IN_REJECT,
303                                     SET_MAC_IN_REJECT_UNCST, 0,
304                                     SET_MAC_IN_REJECT_BRDCST, 0);
305
306         /*
307          * Flow control, whether it is auto-negotiated or not,
308          * is set via the PHY advertised capabilities.  When set to
309          * automatic the MAC will use the PHY settings to determine
310          * the flow control settings.
311          */
312         MCDI_IN_SET_DWORD(req, SET_MAC_IN_FCNTL, MC_CMD_FCNTL_AUTO);
313
314         /* Do not include the Ethernet frame checksum in RX packets */
315         MCDI_IN_POPULATE_DWORD_1(req, SET_MAC_IN_FLAGS,
316                                     SET_MAC_IN_FLAG_INCLUDE_FCS, 0);
317
318         efx_mcdi_execute_quiet(enp, &req);
319
320         if (req.emr_rc != 0) {
321                 /*
322                  * Unprivileged functions cannot control link state,
323                  * but still need to configure filters.
324                  */
325                 if (req.emr_rc != EACCES) {
326                         rc = req.emr_rc;
327                         goto fail1;
328                 }
329         }
330
331         /*
332          * Apply the filters for the MAC configuration.
333          * If the NIC isn't ready to accept filters this may
334          * return success without setting anything.
335          */
336         rc = efx_filter_reconfigure(enp, epp->ep_mac_addr,
337                                     epp->ep_all_unicst, epp->ep_mulcst,
338                                     epp->ep_all_mulcst, epp->ep_brdcst,
339                                     epp->ep_mulcst_addr_list,
340                                     epp->ep_mulcst_addr_count);
341
342         return (0);
343
344 fail1:
345         EFSYS_PROBE1(fail1, efx_rc_t, rc);
346
347         return (rc);
348 }
349
350         __checkReturn                   efx_rc_t
351 ef10_mac_multicast_list_set(
352         __in                            efx_nic_t *enp)
353 {
354         efx_port_t *epp = &(enp->en_port);
355         const efx_mac_ops_t *emop = epp->ep_emop;
356         efx_rc_t rc;
357
358         EFSYS_ASSERT(enp->en_family == EFX_FAMILY_HUNTINGTON ||
359             enp->en_family == EFX_FAMILY_MEDFORD ||
360             enp->en_family == EFX_FAMILY_MEDFORD2);
361
362         if ((rc = emop->emo_reconfigure(enp)) != 0)
363                 goto fail1;
364
365         return (0);
366
367 fail1:
368         EFSYS_PROBE1(fail1, efx_rc_t, rc);
369
370         return (rc);
371 }
372
373         __checkReturn   efx_rc_t
374 ef10_mac_filter_default_rxq_set(
375         __in            efx_nic_t *enp,
376         __in            efx_rxq_t *erp,
377         __in            boolean_t using_rss)
378 {
379         efx_port_t *epp = &(enp->en_port);
380         efx_rxq_t *old_rxq;
381         boolean_t old_using_rss;
382         efx_rc_t rc;
383
384         ef10_filter_get_default_rxq(enp, &old_rxq, &old_using_rss);
385
386         ef10_filter_default_rxq_set(enp, erp, using_rss);
387
388         rc = efx_filter_reconfigure(enp, epp->ep_mac_addr,
389                                     epp->ep_all_unicst, epp->ep_mulcst,
390                                     epp->ep_all_mulcst, epp->ep_brdcst,
391                                     epp->ep_mulcst_addr_list,
392                                     epp->ep_mulcst_addr_count);
393
394         if (rc != 0)
395                 goto fail1;
396
397         return (0);
398
399 fail1:
400         EFSYS_PROBE1(fail1, efx_rc_t, rc);
401
402         ef10_filter_default_rxq_set(enp, old_rxq, old_using_rss);
403
404         return (rc);
405 }
406
407                         void
408 ef10_mac_filter_default_rxq_clear(
409         __in            efx_nic_t *enp)
410 {
411         efx_port_t *epp = &(enp->en_port);
412
413         ef10_filter_default_rxq_clear(enp);
414
415         efx_filter_reconfigure(enp, epp->ep_mac_addr,
416                                     epp->ep_all_unicst, epp->ep_mulcst,
417                                     epp->ep_all_mulcst, epp->ep_brdcst,
418                                     epp->ep_mulcst_addr_list,
419                                     epp->ep_mulcst_addr_count);
420 }
421
422
423 #if EFSYS_OPT_LOOPBACK
424
425         __checkReturn   efx_rc_t
426 ef10_mac_loopback_set(
427         __in            efx_nic_t *enp,
428         __in            efx_link_mode_t link_mode,
429         __in            efx_loopback_type_t loopback_type)
430 {
431         efx_port_t *epp = &(enp->en_port);
432         const efx_phy_ops_t *epop = epp->ep_epop;
433         efx_loopback_type_t old_loopback_type;
434         efx_link_mode_t old_loopback_link_mode;
435         efx_rc_t rc;
436
437         /* The PHY object handles this on EF10 */
438         old_loopback_type = epp->ep_loopback_type;
439         old_loopback_link_mode = epp->ep_loopback_link_mode;
440         epp->ep_loopback_type = loopback_type;
441         epp->ep_loopback_link_mode = link_mode;
442
443         if ((rc = epop->epo_reconfigure(enp)) != 0)
444                 goto fail1;
445
446         return (0);
447
448 fail1:
449         EFSYS_PROBE1(fail1, efx_rc_t, rc);
450
451         epp->ep_loopback_type = old_loopback_type;
452         epp->ep_loopback_link_mode = old_loopback_link_mode;
453
454         return (rc);
455 }
456
457 #endif  /* EFSYS_OPT_LOOPBACK */
458
459 #if EFSYS_OPT_MAC_STATS
460
461         __checkReturn                   efx_rc_t
462 ef10_mac_stats_get_mask(
463         __in                            efx_nic_t *enp,
464         __inout_bcount(mask_size)       uint32_t *maskp,
465         __in                            size_t mask_size)
466 {
467         const struct efx_mac_stats_range ef10_common[] = {
468                 { EFX_MAC_RX_OCTETS, EFX_MAC_RX_GE_15XX_PKTS },
469                 { EFX_MAC_RX_FCS_ERRORS, EFX_MAC_RX_DROP_EVENTS },
470                 { EFX_MAC_RX_JABBER_PKTS, EFX_MAC_RX_JABBER_PKTS },
471                 { EFX_MAC_RX_NODESC_DROP_CNT, EFX_MAC_TX_PAUSE_PKTS },
472         };
473         const struct efx_mac_stats_range ef10_tx_size_bins[] = {
474                 { EFX_MAC_TX_LE_64_PKTS, EFX_MAC_TX_GE_15XX_PKTS },
475         };
476         efx_nic_cfg_t *encp = &(enp->en_nic_cfg);
477         efx_port_t *epp = &(enp->en_port);
478         efx_rc_t rc;
479
480         if ((rc = efx_mac_stats_mask_add_ranges(maskp, mask_size,
481             ef10_common, EFX_ARRAY_SIZE(ef10_common))) != 0)
482                 goto fail1;
483
484         if (epp->ep_phy_cap_mask & (1 << MC_CMD_PHY_CAP_40000FDX_LBN)) {
485                 const struct efx_mac_stats_range ef10_40g_extra[] = {
486                         { EFX_MAC_RX_ALIGN_ERRORS, EFX_MAC_RX_ALIGN_ERRORS },
487                 };
488
489                 if ((rc = efx_mac_stats_mask_add_ranges(maskp, mask_size,
490                     ef10_40g_extra, EFX_ARRAY_SIZE(ef10_40g_extra))) != 0)
491                         goto fail2;
492
493                 if (encp->enc_mac_stats_40g_tx_size_bins) {
494                         if ((rc = efx_mac_stats_mask_add_ranges(maskp,
495                             mask_size, ef10_tx_size_bins,
496                             EFX_ARRAY_SIZE(ef10_tx_size_bins))) != 0)
497                                 goto fail3;
498                 }
499         } else {
500                 if ((rc = efx_mac_stats_mask_add_ranges(maskp, mask_size,
501                     ef10_tx_size_bins, EFX_ARRAY_SIZE(ef10_tx_size_bins))) != 0)
502                         goto fail4;
503         }
504
505         if (encp->enc_pm_and_rxdp_counters) {
506                 const struct efx_mac_stats_range ef10_pm_and_rxdp[] = {
507                         { EFX_MAC_PM_TRUNC_BB_OVERFLOW, EFX_MAC_RXDP_HLB_WAIT },
508                 };
509
510                 if ((rc = efx_mac_stats_mask_add_ranges(maskp, mask_size,
511                     ef10_pm_and_rxdp, EFX_ARRAY_SIZE(ef10_pm_and_rxdp))) != 0)
512                         goto fail5;
513         }
514
515         if (encp->enc_datapath_cap_evb) {
516                 const struct efx_mac_stats_range ef10_vadaptor[] = {
517                         { EFX_MAC_VADAPTER_RX_UNICAST_PACKETS,
518                             EFX_MAC_VADAPTER_TX_OVERFLOW },
519                 };
520
521                 if ((rc = efx_mac_stats_mask_add_ranges(maskp, mask_size,
522                     ef10_vadaptor, EFX_ARRAY_SIZE(ef10_vadaptor))) != 0)
523                         goto fail6;
524         }
525
526         if (encp->enc_fec_counters) {
527                 const struct efx_mac_stats_range ef10_fec[] = {
528                         { EFX_MAC_FEC_UNCORRECTED_ERRORS,
529                             MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE3 },
530                 };
531                 if ((rc = efx_mac_stats_mask_add_ranges(maskp, mask_size,
532                     ef10_fec, EFX_ARRAY_SIZE(ef10_fec))) != 0)
533                         goto fail7;
534         }
535
536         return (0);
537
538 fail7:
539         EFSYS_PROBE(fail7);
540 fail6:
541         EFSYS_PROBE(fail6);
542 fail5:
543         EFSYS_PROBE(fail5);
544 fail4:
545         EFSYS_PROBE(fail4);
546 fail3:
547         EFSYS_PROBE(fail3);
548 fail2:
549         EFSYS_PROBE(fail2);
550 fail1:
551         EFSYS_PROBE1(fail1, efx_rc_t, rc);
552
553         return (rc);
554 }
555
556 #define EF10_MAC_STAT_READ(_esmp, _field, _eqp)                 \
557         EFSYS_MEM_READQ((_esmp), (_field) * sizeof (efx_qword_t), _eqp)
558
559
560         __checkReturn                   efx_rc_t
561 ef10_mac_stats_update(
562         __in                            efx_nic_t *enp,
563         __in                            efsys_mem_t *esmp,
564         __inout_ecount(EFX_MAC_NSTATS)  efsys_stat_t *stat,
565         __inout_opt                     uint32_t *generationp)
566 {
567         const efx_nic_cfg_t *encp = &enp->en_nic_cfg;
568         efx_qword_t generation_start;
569         efx_qword_t generation_end;
570         efx_qword_t value;
571         efx_rc_t rc;
572
573         /*
574          * The MAC_STATS contain start and end generation counters used to
575          * detect when the DMA buffer has been updated during stats decode.
576          * All stats counters are 64bit unsigned values.
577          *
578          * Siena-compatible MAC stats contain MC_CMD_MAC_NSTATS 64bit counters.
579          * The generation end counter is at index MC_CMD_MAC_GENERATION_END
580          * (same as MC_CMD_MAC_NSTATS-1).
581          *
582          * Medford2 and later use a larger DMA buffer: MAC_STATS_NUM_STATS from
583          * MC_CMD_GET_CAPABILITIES_V4_OUT reports the number of 64bit counters.
584          *
585          * Firmware writes the generation end counter as the last counter in the
586          * DMA buffer. Do not use MC_CMD_MAC_GENERATION_END, as that is only
587          * correct for legacy Siena-compatible MAC stats.
588          */
589
590         if (encp->enc_mac_stats_nstats < MC_CMD_MAC_NSTATS) {
591                 /* MAC stats count too small for legacy MAC stats */
592                 rc = ENOSPC;
593                 goto fail1;
594         }
595         if (EFSYS_MEM_SIZE(esmp) <
596             (encp->enc_mac_stats_nstats * sizeof (efx_qword_t))) {
597                 /* DMA buffer too small */
598                 rc = ENOSPC;
599                 goto fail2;
600         }
601
602         /* Read END first so we don't race with the MC */
603         EFSYS_DMA_SYNC_FOR_KERNEL(esmp, 0, EFSYS_MEM_SIZE(esmp));
604         EF10_MAC_STAT_READ(esmp, (encp->enc_mac_stats_nstats - 1),
605             &generation_end);
606         EFSYS_MEM_READ_BARRIER();
607
608         /* TX */
609         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_PKTS, &value);
610         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_PKTS]), &value);
611
612         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_CONTROL_PKTS, &value);
613         EFSYS_STAT_SUBR_QWORD(&(stat[EFX_MAC_TX_PKTS]), &value);
614
615         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_PAUSE_PKTS, &value);
616         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_PAUSE_PKTS]), &value);
617
618         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_UNICAST_PKTS, &value);
619         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_UNICST_PKTS]), &value);
620
621         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_MULTICAST_PKTS, &value);
622         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_MULTICST_PKTS]), &value);
623
624         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_BROADCAST_PKTS, &value);
625         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_BRDCST_PKTS]), &value);
626
627         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_BYTES, &value);
628         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_OCTETS]), &value);
629
630         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_LT64_PKTS, &value);
631         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_LE_64_PKTS]), &value);
632         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_64_PKTS, &value);
633         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_LE_64_PKTS]), &value);
634
635         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_65_TO_127_PKTS, &value);
636         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_65_TO_127_PKTS]), &value);
637
638         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_128_TO_255_PKTS, &value);
639         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_128_TO_255_PKTS]), &value);
640
641         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_256_TO_511_PKTS, &value);
642         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_256_TO_511_PKTS]), &value);
643
644         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_512_TO_1023_PKTS, &value);
645         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_512_TO_1023_PKTS]), &value);
646
647         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_1024_TO_15XX_PKTS, &value);
648         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_1024_TO_15XX_PKTS]), &value);
649
650         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_15XX_TO_JUMBO_PKTS, &value);
651         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_GE_15XX_PKTS]), &value);
652         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_GTJUMBO_PKTS, &value);
653         EFSYS_STAT_INCR_QWORD(&(stat[EFX_MAC_TX_GE_15XX_PKTS]), &value);
654
655         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_BAD_FCS_PKTS, &value);
656         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_ERRORS]), &value);
657
658         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_SINGLE_COLLISION_PKTS, &value);
659         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_SGL_COL_PKTS]), &value);
660
661         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_MULTIPLE_COLLISION_PKTS,
662                             &value);
663         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_MULT_COL_PKTS]), &value);
664
665         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_EXCESSIVE_COLLISION_PKTS,
666                             &value);
667         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_EX_COL_PKTS]), &value);
668
669         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_LATE_COLLISION_PKTS, &value);
670         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_LATE_COL_PKTS]), &value);
671
672         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_DEFERRED_PKTS, &value);
673         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_DEF_PKTS]), &value);
674
675         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_EXCESSIVE_DEFERRED_PKTS,
676             &value);
677         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_EX_DEF_PKTS]), &value);
678
679         /* RX */
680         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_BYTES, &value);
681         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_OCTETS]), &value);
682
683         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_PKTS, &value);
684         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_PKTS]), &value);
685
686         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_UNICAST_PKTS, &value);
687         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_UNICST_PKTS]), &value);
688
689         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_MULTICAST_PKTS, &value);
690         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_MULTICST_PKTS]), &value);
691
692         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_BROADCAST_PKTS, &value);
693         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_BRDCST_PKTS]), &value);
694
695         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_PAUSE_PKTS, &value);
696         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_PAUSE_PKTS]), &value);
697
698         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_UNDERSIZE_PKTS, &value);
699         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_LE_64_PKTS]), &value);
700         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_64_PKTS, &value);
701         EFSYS_STAT_INCR_QWORD(&(stat[EFX_MAC_RX_LE_64_PKTS]), &value);
702
703         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_65_TO_127_PKTS, &value);
704         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_65_TO_127_PKTS]), &value);
705
706         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_128_TO_255_PKTS, &value);
707         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_128_TO_255_PKTS]), &value);
708
709         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_256_TO_511_PKTS, &value);
710         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_256_TO_511_PKTS]), &value);
711
712         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_512_TO_1023_PKTS, &value);
713         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_512_TO_1023_PKTS]), &value);
714
715         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_1024_TO_15XX_PKTS, &value);
716         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_1024_TO_15XX_PKTS]), &value);
717
718         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_15XX_TO_JUMBO_PKTS, &value);
719         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_GE_15XX_PKTS]), &value);
720         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_GTJUMBO_PKTS, &value);
721         EFSYS_STAT_INCR_QWORD(&(stat[EFX_MAC_RX_GE_15XX_PKTS]), &value);
722
723         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_BAD_FCS_PKTS, &value);
724         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_FCS_ERRORS]), &value);
725
726         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_OVERFLOW_PKTS, &value);
727         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_DROP_EVENTS]), &value);
728
729         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_FALSE_CARRIER_PKTS, &value);
730         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_FALSE_CARRIER_ERRORS]), &value);
731
732         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_SYMBOL_ERROR_PKTS, &value);
733         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_SYMBOL_ERRORS]), &value);
734
735         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_ALIGN_ERROR_PKTS, &value);
736         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_ALIGN_ERRORS]), &value);
737
738         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_INTERNAL_ERROR_PKTS, &value);
739         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_INTERNAL_ERRORS]), &value);
740
741         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_JABBER_PKTS, &value);
742         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_JABBER_PKTS]), &value);
743
744         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_LANES01_CHAR_ERR, &value);
745         EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE0_CHAR_ERR]),
746                             &(value.eq_dword[0]));
747         EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE1_CHAR_ERR]),
748                             &(value.eq_dword[1]));
749
750         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_LANES23_CHAR_ERR, &value);
751         EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE2_CHAR_ERR]),
752                             &(value.eq_dword[0]));
753         EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE3_CHAR_ERR]),
754                             &(value.eq_dword[1]));
755
756         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_LANES01_DISP_ERR, &value);
757         EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE0_DISP_ERR]),
758                             &(value.eq_dword[0]));
759         EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE1_DISP_ERR]),
760                             &(value.eq_dword[1]));
761
762         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_LANES23_DISP_ERR, &value);
763         EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE2_DISP_ERR]),
764                             &(value.eq_dword[0]));
765         EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE3_DISP_ERR]),
766                             &(value.eq_dword[1]));
767
768         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_MATCH_FAULT, &value);
769         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_MATCH_FAULT]), &value);
770
771         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_NODESC_DROPS, &value);
772         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_NODESC_DROP_CNT]), &value);
773
774         /* Packet memory (EF10 only) */
775         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_PM_TRUNC_BB_OVERFLOW, &value);
776         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_PM_TRUNC_BB_OVERFLOW]), &value);
777
778         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_PM_DISCARD_BB_OVERFLOW, &value);
779         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_PM_DISCARD_BB_OVERFLOW]), &value);
780
781         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_PM_TRUNC_VFIFO_FULL, &value);
782         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_PM_TRUNC_VFIFO_FULL]), &value);
783
784         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_PM_DISCARD_VFIFO_FULL, &value);
785         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_PM_DISCARD_VFIFO_FULL]), &value);
786
787         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_PM_TRUNC_QBB, &value);
788         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_PM_TRUNC_QBB]), &value);
789
790         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_PM_DISCARD_QBB, &value);
791         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_PM_DISCARD_QBB]), &value);
792
793         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_PM_DISCARD_MAPPING, &value);
794         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_PM_DISCARD_MAPPING]), &value);
795
796         /* RX datapath */
797         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RXDP_Q_DISABLED_PKTS, &value);
798         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RXDP_Q_DISABLED_PKTS]), &value);
799
800         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RXDP_DI_DROPPED_PKTS, &value);
801         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RXDP_DI_DROPPED_PKTS]), &value);
802
803         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RXDP_STREAMING_PKTS, &value);
804         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RXDP_STREAMING_PKTS]), &value);
805
806         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RXDP_HLB_FETCH_CONDITIONS, &value);
807         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RXDP_HLB_FETCH]), &value);
808
809         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_RXDP_HLB_WAIT_CONDITIONS, &value);
810         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RXDP_HLB_WAIT]), &value);
811
812
813         /* VADAPTER RX */
814         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_RX_UNICAST_PACKETS,
815             &value);
816         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_RX_UNICAST_PACKETS]),
817             &value);
818
819         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_RX_UNICAST_BYTES,
820             &value);
821         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_RX_UNICAST_BYTES]),
822             &value);
823
824         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_RX_MULTICAST_PACKETS,
825             &value);
826         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_RX_MULTICAST_PACKETS]),
827             &value);
828
829         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_RX_MULTICAST_BYTES,
830             &value);
831         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_RX_MULTICAST_BYTES]),
832             &value);
833
834         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_RX_BROADCAST_PACKETS,
835             &value);
836         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_RX_BROADCAST_PACKETS]),
837             &value);
838
839         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_RX_BROADCAST_BYTES,
840             &value);
841         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_RX_BROADCAST_BYTES]),
842             &value);
843
844         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_RX_BAD_PACKETS,
845             &value);
846         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_RX_BAD_PACKETS]),
847             &value);
848
849         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_RX_BAD_BYTES, &value);
850         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_RX_BAD_BYTES]), &value);
851
852         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_RX_OVERFLOW, &value);
853         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_RX_OVERFLOW]), &value);
854
855         /* VADAPTER TX */
856         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_TX_UNICAST_PACKETS,
857             &value);
858         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_TX_UNICAST_PACKETS]),
859             &value);
860
861         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_TX_UNICAST_BYTES,
862             &value);
863         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_TX_UNICAST_BYTES]),
864             &value);
865
866         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_TX_MULTICAST_PACKETS,
867             &value);
868         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_TX_MULTICAST_PACKETS]),
869             &value);
870
871         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_TX_MULTICAST_BYTES,
872             &value);
873         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_TX_MULTICAST_BYTES]),
874             &value);
875
876         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_TX_BROADCAST_PACKETS,
877             &value);
878         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_TX_BROADCAST_PACKETS]),
879             &value);
880
881         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_TX_BROADCAST_BYTES,
882             &value);
883         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_TX_BROADCAST_BYTES]),
884             &value);
885
886         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_TX_BAD_PACKETS, &value);
887         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_TX_BAD_PACKETS]), &value);
888
889         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_TX_BAD_BYTES, &value);
890         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_TX_BAD_BYTES]), &value);
891
892         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_VADAPTER_TX_OVERFLOW, &value);
893         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_VADAPTER_TX_OVERFLOW]), &value);
894
895
896         if (encp->enc_mac_stats_nstats < MC_CMD_MAC_NSTATS_V2)
897                 goto done;
898
899         /* FEC */
900         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_FEC_UNCORRECTED_ERRORS, &value);
901         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_FEC_UNCORRECTED_ERRORS]), &value);
902
903         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_FEC_CORRECTED_ERRORS, &value);
904         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_FEC_CORRECTED_ERRORS]), &value);
905
906         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE0,
907             &value);
908         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_FEC_CORRECTED_SYMBOLS_LANE0]),
909             &value);
910
911         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE1,
912             &value);
913         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_FEC_CORRECTED_SYMBOLS_LANE1]),
914             &value);
915
916         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE2,
917             &value);
918         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_FEC_CORRECTED_SYMBOLS_LANE2]),
919             &value);
920
921         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE3,
922             &value);
923         EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_FEC_CORRECTED_SYMBOLS_LANE3]),
924             &value);
925
926 done:
927         /* Read START generation counter */
928         EFSYS_DMA_SYNC_FOR_KERNEL(esmp, 0, EFSYS_MEM_SIZE(esmp));
929         EFSYS_MEM_READ_BARRIER();
930         EF10_MAC_STAT_READ(esmp, MC_CMD_MAC_GENERATION_START,
931                             &generation_start);
932
933         /* Check that we didn't read the stats in the middle of a DMA */
934         /* Not a good enough check ? */
935         if (memcmp(&generation_start, &generation_end,
936             sizeof (generation_start)))
937                 return (EAGAIN);
938
939         if (generationp)
940                 *generationp = EFX_QWORD_FIELD(generation_start, EFX_DWORD_0);
941
942         return (0);
943
944 fail2:
945         EFSYS_PROBE(fail2);
946 fail1:
947         EFSYS_PROBE1(fail1, efx_rc_t, rc);
948
949         return (rc);
950 }
951
952 #endif  /* EFSYS_OPT_MAC_STATS */
953
954 #endif  /* EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD || EFSYS_OPT_MEDFORD2 */