2 * Copyright (c) 2006-2016 Solarflare Communications Inc.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are met:
8 * 1. Redistributions of source code must retain the above copyright notice,
9 * this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
14 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
15 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
16 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
17 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
18 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
19 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
20 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
21 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
22 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
23 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
24 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 * The views and conclusions contained in the software and documentation are
27 * those of the authors and should not be interpreted as representing official
28 * policies, either expressed or implied, of the FreeBSD Project.
35 #include "efx_check.h"
36 #include "efx_phy_ids.h"
42 #define EFX_STATIC_ASSERT(_cond) \
43 ((void)sizeof(char[(_cond) ? 1 : -1]))
45 #define EFX_ARRAY_SIZE(_array) \
46 (sizeof(_array) / sizeof((_array)[0]))
48 #define EFX_FIELD_OFFSET(_type, _field) \
49 ((size_t) &(((_type *)0)->_field))
53 typedef __success(return == 0) int efx_rc_t;
58 typedef enum efx_family_e {
60 EFX_FAMILY_FALCON, /* Obsolete and not supported */
62 EFX_FAMILY_HUNTINGTON,
67 extern __checkReturn efx_rc_t
71 __out efx_family_t *efp);
74 #define EFX_PCI_VENID_SFC 0x1924
76 #define EFX_PCI_DEVID_FALCON 0x0710 /* SFC4000 */
78 #define EFX_PCI_DEVID_BETHPAGE 0x0803 /* SFC9020 */
79 #define EFX_PCI_DEVID_SIENA 0x0813 /* SFL9021 */
80 #define EFX_PCI_DEVID_SIENA_F1_UNINIT 0x0810
82 #define EFX_PCI_DEVID_HUNTINGTON_PF_UNINIT 0x0901
83 #define EFX_PCI_DEVID_FARMINGDALE 0x0903 /* SFC9120 PF */
84 #define EFX_PCI_DEVID_GREENPORT 0x0923 /* SFC9140 PF */
86 #define EFX_PCI_DEVID_FARMINGDALE_VF 0x1903 /* SFC9120 VF */
87 #define EFX_PCI_DEVID_GREENPORT_VF 0x1923 /* SFC9140 VF */
89 #define EFX_PCI_DEVID_MEDFORD_PF_UNINIT 0x0913
90 #define EFX_PCI_DEVID_MEDFORD 0x0A03 /* SFC9240 PF */
91 #define EFX_PCI_DEVID_MEDFORD_VF 0x1A03 /* SFC9240 VF */
100 EFX_ERR_BUFID_DC_OOB,
113 /* Calculate the IEEE 802.3 CRC32 of a MAC addr */
114 extern __checkReturn uint32_t
116 __in uint32_t crc_init,
117 __in_ecount(length) uint8_t const *input,
121 /* Type prototypes */
123 typedef struct efx_rxq_s efx_rxq_t;
127 typedef struct efx_nic_s efx_nic_t;
129 extern __checkReturn efx_rc_t
131 __in efx_family_t family,
132 __in efsys_identifier_t *esip,
133 __in efsys_bar_t *esbp,
134 __in efsys_lock_t *eslp,
135 __deref_out efx_nic_t **enpp);
137 extern __checkReturn efx_rc_t
139 __in efx_nic_t *enp);
141 extern __checkReturn efx_rc_t
143 __in efx_nic_t *enp);
145 extern __checkReturn efx_rc_t
147 __in efx_nic_t *enp);
151 extern __checkReturn efx_rc_t
152 efx_nic_register_test(
153 __in efx_nic_t *enp);
155 #endif /* EFSYS_OPT_DIAG */
159 __in efx_nic_t *enp);
163 __in efx_nic_t *enp);
167 __in efx_nic_t *enp);
169 #define EFX_PCIE_LINK_SPEED_GEN1 1
170 #define EFX_PCIE_LINK_SPEED_GEN2 2
171 #define EFX_PCIE_LINK_SPEED_GEN3 3
173 typedef enum efx_pcie_link_performance_e {
174 EFX_PCIE_LINK_PERFORMANCE_UNKNOWN_BANDWIDTH,
175 EFX_PCIE_LINK_PERFORMANCE_SUBOPTIMAL_BANDWIDTH,
176 EFX_PCIE_LINK_PERFORMANCE_SUBOPTIMAL_LATENCY,
177 EFX_PCIE_LINK_PERFORMANCE_OPTIMAL
178 } efx_pcie_link_performance_t;
180 extern __checkReturn efx_rc_t
181 efx_nic_calculate_pcie_link_bandwidth(
182 __in uint32_t pcie_link_width,
183 __in uint32_t pcie_link_gen,
184 __out uint32_t *bandwidth_mbpsp);
186 extern __checkReturn efx_rc_t
187 efx_nic_check_pcie_link_speed(
189 __in uint32_t pcie_link_width,
190 __in uint32_t pcie_link_gen,
191 __out efx_pcie_link_performance_t *resultp);
195 #if EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD
196 /* Huntington and Medford require MCDIv2 commands */
197 #define WITH_MCDI_V2 1
200 typedef struct efx_mcdi_req_s efx_mcdi_req_t;
202 typedef enum efx_mcdi_exception_e {
203 EFX_MCDI_EXCEPTION_MC_REBOOT,
204 EFX_MCDI_EXCEPTION_MC_BADASSERT,
205 } efx_mcdi_exception_t;
207 #if EFSYS_OPT_MCDI_LOGGING
208 typedef enum efx_log_msg_e {
210 EFX_LOG_MCDI_REQUEST,
211 EFX_LOG_MCDI_RESPONSE,
213 #endif /* EFSYS_OPT_MCDI_LOGGING */
215 typedef struct efx_mcdi_transport_s {
217 efsys_mem_t *emt_dma_mem;
218 void (*emt_execute)(void *, efx_mcdi_req_t *);
219 void (*emt_ev_cpl)(void *);
220 void (*emt_exception)(void *, efx_mcdi_exception_t);
221 #if EFSYS_OPT_MCDI_LOGGING
222 void (*emt_logger)(void *, efx_log_msg_t,
223 void *, size_t, void *, size_t);
224 #endif /* EFSYS_OPT_MCDI_LOGGING */
225 #if EFSYS_OPT_MCDI_PROXY_AUTH
226 void (*emt_ev_proxy_response)(void *, uint32_t, efx_rc_t);
227 #endif /* EFSYS_OPT_MCDI_PROXY_AUTH */
228 } efx_mcdi_transport_t;
230 extern __checkReturn efx_rc_t
233 __in const efx_mcdi_transport_t *mtp);
235 extern __checkReturn efx_rc_t
237 __in efx_nic_t *enp);
241 __in efx_nic_t *enp);
244 efx_mcdi_get_timeout(
246 __in efx_mcdi_req_t *emrp,
247 __out uint32_t *usec_timeoutp);
250 efx_mcdi_request_start(
252 __in efx_mcdi_req_t *emrp,
253 __in boolean_t ev_cpl);
255 extern __checkReturn boolean_t
256 efx_mcdi_request_poll(
257 __in efx_nic_t *enp);
259 extern __checkReturn boolean_t
260 efx_mcdi_request_abort(
261 __in efx_nic_t *enp);
265 __in efx_nic_t *enp);
267 #endif /* EFSYS_OPT_MCDI */
271 #define EFX_NINTR_SIENA 1024
273 typedef enum efx_intr_type_e {
274 EFX_INTR_INVALID = 0,
280 #define EFX_INTR_SIZE (sizeof (efx_oword_t))
282 extern __checkReturn efx_rc_t
285 __in efx_intr_type_t type,
286 __in efsys_mem_t *esmp);
290 __in efx_nic_t *enp);
294 __in efx_nic_t *enp);
297 efx_intr_disable_unlocked(
298 __in efx_nic_t *enp);
300 #define EFX_INTR_NEVQS 32
302 extern __checkReturn efx_rc_t
305 __in unsigned int level);
308 efx_intr_status_line(
310 __out boolean_t *fatalp,
311 __out uint32_t *maskp);
314 efx_intr_status_message(
316 __in unsigned int message,
317 __out boolean_t *fatalp);
321 __in efx_nic_t *enp);
325 __in efx_nic_t *enp);
329 #if EFSYS_OPT_MAC_STATS
331 /* START MKCONFIG GENERATED EfxHeaderMacBlock e323546097fd7c65 */
332 typedef enum efx_mac_stat_e {
335 EFX_MAC_RX_UNICST_PKTS,
336 EFX_MAC_RX_MULTICST_PKTS,
337 EFX_MAC_RX_BRDCST_PKTS,
338 EFX_MAC_RX_PAUSE_PKTS,
339 EFX_MAC_RX_LE_64_PKTS,
340 EFX_MAC_RX_65_TO_127_PKTS,
341 EFX_MAC_RX_128_TO_255_PKTS,
342 EFX_MAC_RX_256_TO_511_PKTS,
343 EFX_MAC_RX_512_TO_1023_PKTS,
344 EFX_MAC_RX_1024_TO_15XX_PKTS,
345 EFX_MAC_RX_GE_15XX_PKTS,
347 EFX_MAC_RX_FCS_ERRORS,
348 EFX_MAC_RX_DROP_EVENTS,
349 EFX_MAC_RX_FALSE_CARRIER_ERRORS,
350 EFX_MAC_RX_SYMBOL_ERRORS,
351 EFX_MAC_RX_ALIGN_ERRORS,
352 EFX_MAC_RX_INTERNAL_ERRORS,
353 EFX_MAC_RX_JABBER_PKTS,
354 EFX_MAC_RX_LANE0_CHAR_ERR,
355 EFX_MAC_RX_LANE1_CHAR_ERR,
356 EFX_MAC_RX_LANE2_CHAR_ERR,
357 EFX_MAC_RX_LANE3_CHAR_ERR,
358 EFX_MAC_RX_LANE0_DISP_ERR,
359 EFX_MAC_RX_LANE1_DISP_ERR,
360 EFX_MAC_RX_LANE2_DISP_ERR,
361 EFX_MAC_RX_LANE3_DISP_ERR,
362 EFX_MAC_RX_MATCH_FAULT,
363 EFX_MAC_RX_NODESC_DROP_CNT,
366 EFX_MAC_TX_UNICST_PKTS,
367 EFX_MAC_TX_MULTICST_PKTS,
368 EFX_MAC_TX_BRDCST_PKTS,
369 EFX_MAC_TX_PAUSE_PKTS,
370 EFX_MAC_TX_LE_64_PKTS,
371 EFX_MAC_TX_65_TO_127_PKTS,
372 EFX_MAC_TX_128_TO_255_PKTS,
373 EFX_MAC_TX_256_TO_511_PKTS,
374 EFX_MAC_TX_512_TO_1023_PKTS,
375 EFX_MAC_TX_1024_TO_15XX_PKTS,
376 EFX_MAC_TX_GE_15XX_PKTS,
378 EFX_MAC_TX_SGL_COL_PKTS,
379 EFX_MAC_TX_MULT_COL_PKTS,
380 EFX_MAC_TX_EX_COL_PKTS,
381 EFX_MAC_TX_LATE_COL_PKTS,
383 EFX_MAC_TX_EX_DEF_PKTS,
384 EFX_MAC_PM_TRUNC_BB_OVERFLOW,
385 EFX_MAC_PM_DISCARD_BB_OVERFLOW,
386 EFX_MAC_PM_TRUNC_VFIFO_FULL,
387 EFX_MAC_PM_DISCARD_VFIFO_FULL,
388 EFX_MAC_PM_TRUNC_QBB,
389 EFX_MAC_PM_DISCARD_QBB,
390 EFX_MAC_PM_DISCARD_MAPPING,
391 EFX_MAC_RXDP_Q_DISABLED_PKTS,
392 EFX_MAC_RXDP_DI_DROPPED_PKTS,
393 EFX_MAC_RXDP_STREAMING_PKTS,
394 EFX_MAC_RXDP_HLB_FETCH,
395 EFX_MAC_RXDP_HLB_WAIT,
396 EFX_MAC_VADAPTER_RX_UNICAST_PACKETS,
397 EFX_MAC_VADAPTER_RX_UNICAST_BYTES,
398 EFX_MAC_VADAPTER_RX_MULTICAST_PACKETS,
399 EFX_MAC_VADAPTER_RX_MULTICAST_BYTES,
400 EFX_MAC_VADAPTER_RX_BROADCAST_PACKETS,
401 EFX_MAC_VADAPTER_RX_BROADCAST_BYTES,
402 EFX_MAC_VADAPTER_RX_BAD_PACKETS,
403 EFX_MAC_VADAPTER_RX_BAD_BYTES,
404 EFX_MAC_VADAPTER_RX_OVERFLOW,
405 EFX_MAC_VADAPTER_TX_UNICAST_PACKETS,
406 EFX_MAC_VADAPTER_TX_UNICAST_BYTES,
407 EFX_MAC_VADAPTER_TX_MULTICAST_PACKETS,
408 EFX_MAC_VADAPTER_TX_MULTICAST_BYTES,
409 EFX_MAC_VADAPTER_TX_BROADCAST_PACKETS,
410 EFX_MAC_VADAPTER_TX_BROADCAST_BYTES,
411 EFX_MAC_VADAPTER_TX_BAD_PACKETS,
412 EFX_MAC_VADAPTER_TX_BAD_BYTES,
413 EFX_MAC_VADAPTER_TX_OVERFLOW,
417 /* END MKCONFIG GENERATED EfxHeaderMacBlock */
419 #endif /* EFSYS_OPT_MAC_STATS */
421 typedef enum efx_link_mode_e {
422 EFX_LINK_UNKNOWN = 0,
435 #define EFX_MAC_ADDR_LEN 6
437 #define EFX_MAC_ADDR_IS_MULTICAST(_address) (((uint8_t *)_address)[0] & 0x01)
439 #define EFX_MAC_MULTICAST_LIST_MAX 256
441 #define EFX_MAC_SDU_MAX 9202
443 #define EFX_MAC_PDU_ADJUSTMENT \
447 + /* bug16011 */ 16) \
449 #define EFX_MAC_PDU(_sdu) \
450 P2ROUNDUP((_sdu) + EFX_MAC_PDU_ADJUSTMENT, 8)
453 * Due to the P2ROUNDUP in EFX_MAC_PDU(), EFX_MAC_SDU_FROM_PDU() may give
454 * the SDU rounded up slightly.
456 #define EFX_MAC_SDU_FROM_PDU(_pdu) ((_pdu) - EFX_MAC_PDU_ADJUSTMENT)
458 #define EFX_MAC_PDU_MIN 60
459 #define EFX_MAC_PDU_MAX EFX_MAC_PDU(EFX_MAC_SDU_MAX)
461 extern __checkReturn efx_rc_t
466 extern __checkReturn efx_rc_t
471 extern __checkReturn efx_rc_t
476 extern __checkReturn efx_rc_t
479 __in boolean_t all_unicst,
480 __in boolean_t mulcst,
481 __in boolean_t all_mulcst,
482 __in boolean_t brdcst);
484 extern __checkReturn efx_rc_t
485 efx_mac_multicast_list_set(
487 __in_ecount(6*count) uint8_t const *addrs,
490 extern __checkReturn efx_rc_t
491 efx_mac_filter_default_rxq_set(
494 __in boolean_t using_rss);
497 efx_mac_filter_default_rxq_clear(
498 __in efx_nic_t *enp);
500 extern __checkReturn efx_rc_t
503 __in boolean_t enabled);
505 extern __checkReturn efx_rc_t
508 __out boolean_t *mac_upp);
510 #define EFX_FCNTL_RESPOND 0x00000001
511 #define EFX_FCNTL_GENERATE 0x00000002
513 extern __checkReturn efx_rc_t
516 __in unsigned int fcntl,
517 __in boolean_t autoneg);
522 __out unsigned int *fcntl_wantedp,
523 __out unsigned int *fcntl_linkp);
526 #if EFSYS_OPT_MAC_STATS
530 extern __checkReturn const char *
533 __in unsigned int id);
535 #endif /* EFSYS_OPT_NAMES */
537 #define EFX_MAC_STATS_MASK_BITS_PER_PAGE (8 * sizeof (uint32_t))
539 #define EFX_MAC_STATS_MASK_NPAGES \
540 (P2ROUNDUP(EFX_MAC_NSTATS, EFX_MAC_STATS_MASK_BITS_PER_PAGE) / \
541 EFX_MAC_STATS_MASK_BITS_PER_PAGE)
544 * Get mask of MAC statistics supported by the hardware.
546 * If mask_size is insufficient to return the mask, EINVAL error is
547 * returned. EFX_MAC_STATS_MASK_NPAGES multiplied by size of the page
548 * (which is sizeof (uint32_t)) is sufficient.
550 extern __checkReturn efx_rc_t
551 efx_mac_stats_get_mask(
553 __out_bcount(mask_size) uint32_t *maskp,
554 __in size_t mask_size);
556 #define EFX_MAC_STAT_SUPPORTED(_mask, _stat) \
557 ((_mask)[(_stat) / EFX_MAC_STATS_MASK_BITS_PER_PAGE] & \
558 (1ULL << ((_stat) & (EFX_MAC_STATS_MASK_BITS_PER_PAGE - 1))))
560 #define EFX_MAC_STATS_SIZE 0x400
562 extern __checkReturn efx_rc_t
564 __in efx_nic_t *enp);
567 * Upload mac statistics supported by the hardware into the given buffer.
569 * The reference buffer must be at least %EFX_MAC_STATS_SIZE bytes,
572 * The hardware will only DMA statistics that it understands (of course).
573 * Drivers should not make any assumptions about which statistics are
574 * supported, especially when the statistics are generated by firmware.
576 * Thus, drivers should zero this buffer before use, so that not-understood
577 * statistics read back as zero.
579 extern __checkReturn efx_rc_t
580 efx_mac_stats_upload(
582 __in efsys_mem_t *esmp);
584 extern __checkReturn efx_rc_t
585 efx_mac_stats_periodic(
587 __in efsys_mem_t *esmp,
588 __in uint16_t period_ms,
589 __in boolean_t events);
591 extern __checkReturn efx_rc_t
592 efx_mac_stats_update(
594 __in efsys_mem_t *esmp,
595 __inout_ecount(EFX_MAC_NSTATS) efsys_stat_t *stat,
596 __inout_opt uint32_t *generationp);
598 #endif /* EFSYS_OPT_MAC_STATS */
602 typedef enum efx_mon_type_e {
614 __in efx_nic_t *enp);
616 #endif /* EFSYS_OPT_NAMES */
618 extern __checkReturn efx_rc_t
620 __in efx_nic_t *enp);
622 #if EFSYS_OPT_MON_STATS
624 #define EFX_MON_STATS_PAGE_SIZE 0x100
625 #define EFX_MON_MASK_ELEMENT_SIZE 32
627 /* START MKCONFIG GENERATED MonitorHeaderStatsBlock 5d4ee5185e419abe */
628 typedef enum efx_mon_stat_e {
635 EFX_MON_STAT_EXT_TEMP,
636 EFX_MON_STAT_INT_TEMP,
639 EFX_MON_STAT_INT_COOLING,
640 EFX_MON_STAT_EXT_COOLING,
648 EFX_MON_STAT_AOE_TEMP,
649 EFX_MON_STAT_PSU_AOE_TEMP,
650 EFX_MON_STAT_PSU_TEMP,
656 EFX_MON_STAT_VAOE_IN,
658 EFX_MON_STAT_IAOE_IN,
659 EFX_MON_STAT_NIC_POWER,
663 EFX_MON_STAT_0_9V_ADC,
664 EFX_MON_STAT_INT_TEMP2,
665 EFX_MON_STAT_VREG_TEMP,
666 EFX_MON_STAT_VREG_0_9V_TEMP,
667 EFX_MON_STAT_VREG_1_2V_TEMP,
668 EFX_MON_STAT_INT_VPTAT,
669 EFX_MON_STAT_INT_ADC_TEMP,
670 EFX_MON_STAT_EXT_VPTAT,
671 EFX_MON_STAT_EXT_ADC_TEMP,
672 EFX_MON_STAT_AMBIENT_TEMP,
673 EFX_MON_STAT_AIRFLOW,
674 EFX_MON_STAT_VDD08D_VSS08D_CSR,
675 EFX_MON_STAT_VDD08D_VSS08D_CSR_EXTADC,
676 EFX_MON_STAT_HOTPOINT_TEMP,
677 EFX_MON_STAT_PHY_POWER_SWITCH_PORT0,
678 EFX_MON_STAT_PHY_POWER_SWITCH_PORT1,
679 EFX_MON_STAT_MUM_VCC,
682 EFX_MON_STAT_0V9_A_TEMP,
685 EFX_MON_STAT_0V9_B_TEMP,
686 EFX_MON_STAT_CCOM_AVREG_1V2_SUPPLY,
687 EFX_MON_STAT_CCOM_AVREG_1V2_SUPPLY_EXT_ADC,
688 EFX_MON_STAT_CCOM_AVREG_1V8_SUPPLY,
689 EFX_MON_STAT_CCOM_AVREG_1V8_SUPPLY_EXT_ADC,
690 EFX_MON_STAT_CONTROLLER_MASTER_VPTAT,
691 EFX_MON_STAT_CONTROLLER_MASTER_INTERNAL_TEMP,
692 EFX_MON_STAT_CONTROLLER_MASTER_VPTAT_EXT_ADC,
693 EFX_MON_STAT_CONTROLLER_MASTER_INTERNAL_TEMP_EXT_ADC,
694 EFX_MON_STAT_CONTROLLER_SLAVE_VPTAT,
695 EFX_MON_STAT_CONTROLLER_SLAVE_INTERNAL_TEMP,
696 EFX_MON_STAT_CONTROLLER_SLAVE_VPTAT_EXT_ADC,
697 EFX_MON_STAT_CONTROLLER_SLAVE_INTERNAL_TEMP_EXT_ADC,
698 EFX_MON_STAT_SODIMM_VOUT,
699 EFX_MON_STAT_SODIMM_0_TEMP,
700 EFX_MON_STAT_SODIMM_1_TEMP,
701 EFX_MON_STAT_PHY0_VCC,
702 EFX_MON_STAT_PHY1_VCC,
703 EFX_MON_STAT_CONTROLLER_TDIODE_TEMP,
704 EFX_MON_STAT_BOARD_FRONT_TEMP,
705 EFX_MON_STAT_BOARD_BACK_TEMP,
709 /* END MKCONFIG GENERATED MonitorHeaderStatsBlock */
711 typedef enum efx_mon_stat_state_e {
712 EFX_MON_STAT_STATE_OK = 0,
713 EFX_MON_STAT_STATE_WARNING = 1,
714 EFX_MON_STAT_STATE_FATAL = 2,
715 EFX_MON_STAT_STATE_BROKEN = 3,
716 EFX_MON_STAT_STATE_NO_READING = 4,
717 } efx_mon_stat_state_t;
719 typedef struct efx_mon_stat_value_s {
722 } efx_mon_stat_value_t;
729 __in efx_mon_stat_t id);
731 #endif /* EFSYS_OPT_NAMES */
733 extern __checkReturn efx_rc_t
734 efx_mon_stats_update(
736 __in efsys_mem_t *esmp,
737 __inout_ecount(EFX_MON_NSTATS) efx_mon_stat_value_t *values);
739 #endif /* EFSYS_OPT_MON_STATS */
743 __in efx_nic_t *enp);
747 extern __checkReturn efx_rc_t
749 __in efx_nic_t *enp);
751 #if EFSYS_OPT_PHY_LED_CONTROL
753 typedef enum efx_phy_led_mode_e {
754 EFX_PHY_LED_DEFAULT = 0,
759 } efx_phy_led_mode_t;
761 extern __checkReturn efx_rc_t
764 __in efx_phy_led_mode_t mode);
766 #endif /* EFSYS_OPT_PHY_LED_CONTROL */
768 extern __checkReturn efx_rc_t
770 __in efx_nic_t *enp);
772 #if EFSYS_OPT_LOOPBACK
774 typedef enum efx_loopback_type_e {
775 EFX_LOOPBACK_OFF = 0,
776 EFX_LOOPBACK_DATA = 1,
777 EFX_LOOPBACK_GMAC = 2,
778 EFX_LOOPBACK_XGMII = 3,
779 EFX_LOOPBACK_XGXS = 4,
780 EFX_LOOPBACK_XAUI = 5,
781 EFX_LOOPBACK_GMII = 6,
782 EFX_LOOPBACK_SGMII = 7,
783 EFX_LOOPBACK_XGBR = 8,
784 EFX_LOOPBACK_XFI = 9,
785 EFX_LOOPBACK_XAUI_FAR = 10,
786 EFX_LOOPBACK_GMII_FAR = 11,
787 EFX_LOOPBACK_SGMII_FAR = 12,
788 EFX_LOOPBACK_XFI_FAR = 13,
789 EFX_LOOPBACK_GPHY = 14,
790 EFX_LOOPBACK_PHY_XS = 15,
791 EFX_LOOPBACK_PCS = 16,
792 EFX_LOOPBACK_PMA_PMD = 17,
793 EFX_LOOPBACK_XPORT = 18,
794 EFX_LOOPBACK_XGMII_WS = 19,
795 EFX_LOOPBACK_XAUI_WS = 20,
796 EFX_LOOPBACK_XAUI_WS_FAR = 21,
797 EFX_LOOPBACK_XAUI_WS_NEAR = 22,
798 EFX_LOOPBACK_GMII_WS = 23,
799 EFX_LOOPBACK_XFI_WS = 24,
800 EFX_LOOPBACK_XFI_WS_FAR = 25,
801 EFX_LOOPBACK_PHYXS_WS = 26,
802 EFX_LOOPBACK_PMA_INT = 27,
803 EFX_LOOPBACK_SD_NEAR = 28,
804 EFX_LOOPBACK_SD_FAR = 29,
805 EFX_LOOPBACK_PMA_INT_WS = 30,
806 EFX_LOOPBACK_SD_FEP2_WS = 31,
807 EFX_LOOPBACK_SD_FEP1_5_WS = 32,
808 EFX_LOOPBACK_SD_FEP_WS = 33,
809 EFX_LOOPBACK_SD_FES_WS = 34,
811 } efx_loopback_type_t;
813 typedef enum efx_loopback_kind_e {
814 EFX_LOOPBACK_KIND_OFF = 0,
815 EFX_LOOPBACK_KIND_ALL,
816 EFX_LOOPBACK_KIND_MAC,
817 EFX_LOOPBACK_KIND_PHY,
819 } efx_loopback_kind_t;
823 __in efx_loopback_kind_t loopback_kind,
824 __out efx_qword_t *maskp);
826 extern __checkReturn efx_rc_t
827 efx_port_loopback_set(
829 __in efx_link_mode_t link_mode,
830 __in efx_loopback_type_t type);
834 extern __checkReturn const char *
835 efx_loopback_type_name(
837 __in efx_loopback_type_t type);
839 #endif /* EFSYS_OPT_NAMES */
841 #endif /* EFSYS_OPT_LOOPBACK */
843 extern __checkReturn efx_rc_t
846 __out_opt efx_link_mode_t *link_modep);
850 __in efx_nic_t *enp);
852 typedef enum efx_phy_cap_type_e {
853 EFX_PHY_CAP_INVALID = 0,
860 EFX_PHY_CAP_10000FDX,
864 EFX_PHY_CAP_40000FDX,
866 } efx_phy_cap_type_t;
869 #define EFX_PHY_CAP_CURRENT 0x00000000
870 #define EFX_PHY_CAP_DEFAULT 0x00000001
871 #define EFX_PHY_CAP_PERM 0x00000002
877 __out uint32_t *maskp);
879 extern __checkReturn efx_rc_t
887 __out uint32_t *maskp);
889 extern __checkReturn efx_rc_t
892 __out uint32_t *ouip);
894 typedef enum efx_phy_media_type_e {
895 EFX_PHY_MEDIA_INVALID = 0,
900 EFX_PHY_MEDIA_SFP_PLUS,
901 EFX_PHY_MEDIA_BASE_T,
902 EFX_PHY_MEDIA_QSFP_PLUS,
904 } efx_phy_media_type_t;
906 /* Get the type of medium currently used. If the board has ports for
907 * modules, a module is present, and we recognise the media type of
908 * the module, then this will be the media type of the module.
909 * Otherwise it will be the media type of the port.
912 efx_phy_media_type_get(
914 __out efx_phy_media_type_t *typep);
916 extern __checkReturn efx_rc_t
917 efx_phy_module_get_info(
919 __in uint8_t dev_addr,
922 __out_bcount(len) uint8_t *data);
924 #if EFSYS_OPT_PHY_STATS
926 /* START MKCONFIG GENERATED PhyHeaderStatsBlock 30ed56ad501f8e36 */
927 typedef enum efx_phy_stat_e {
929 EFX_PHY_STAT_PMA_PMD_LINK_UP,
930 EFX_PHY_STAT_PMA_PMD_RX_FAULT,
931 EFX_PHY_STAT_PMA_PMD_TX_FAULT,
932 EFX_PHY_STAT_PMA_PMD_REV_A,
933 EFX_PHY_STAT_PMA_PMD_REV_B,
934 EFX_PHY_STAT_PMA_PMD_REV_C,
935 EFX_PHY_STAT_PMA_PMD_REV_D,
936 EFX_PHY_STAT_PCS_LINK_UP,
937 EFX_PHY_STAT_PCS_RX_FAULT,
938 EFX_PHY_STAT_PCS_TX_FAULT,
939 EFX_PHY_STAT_PCS_BER,
940 EFX_PHY_STAT_PCS_BLOCK_ERRORS,
941 EFX_PHY_STAT_PHY_XS_LINK_UP,
942 EFX_PHY_STAT_PHY_XS_RX_FAULT,
943 EFX_PHY_STAT_PHY_XS_TX_FAULT,
944 EFX_PHY_STAT_PHY_XS_ALIGN,
945 EFX_PHY_STAT_PHY_XS_SYNC_A,
946 EFX_PHY_STAT_PHY_XS_SYNC_B,
947 EFX_PHY_STAT_PHY_XS_SYNC_C,
948 EFX_PHY_STAT_PHY_XS_SYNC_D,
949 EFX_PHY_STAT_AN_LINK_UP,
950 EFX_PHY_STAT_AN_MASTER,
951 EFX_PHY_STAT_AN_LOCAL_RX_OK,
952 EFX_PHY_STAT_AN_REMOTE_RX_OK,
953 EFX_PHY_STAT_CL22EXT_LINK_UP,
958 EFX_PHY_STAT_PMA_PMD_SIGNAL_A,
959 EFX_PHY_STAT_PMA_PMD_SIGNAL_B,
960 EFX_PHY_STAT_PMA_PMD_SIGNAL_C,
961 EFX_PHY_STAT_PMA_PMD_SIGNAL_D,
962 EFX_PHY_STAT_AN_COMPLETE,
963 EFX_PHY_STAT_PMA_PMD_REV_MAJOR,
964 EFX_PHY_STAT_PMA_PMD_REV_MINOR,
965 EFX_PHY_STAT_PMA_PMD_REV_MICRO,
966 EFX_PHY_STAT_PCS_FW_VERSION_0,
967 EFX_PHY_STAT_PCS_FW_VERSION_1,
968 EFX_PHY_STAT_PCS_FW_VERSION_2,
969 EFX_PHY_STAT_PCS_FW_VERSION_3,
970 EFX_PHY_STAT_PCS_FW_BUILD_YY,
971 EFX_PHY_STAT_PCS_FW_BUILD_MM,
972 EFX_PHY_STAT_PCS_FW_BUILD_DD,
973 EFX_PHY_STAT_PCS_OP_MODE,
977 /* END MKCONFIG GENERATED PhyHeaderStatsBlock */
984 __in efx_phy_stat_t stat);
986 #endif /* EFSYS_OPT_NAMES */
988 #define EFX_PHY_STATS_SIZE 0x100
990 extern __checkReturn efx_rc_t
991 efx_phy_stats_update(
993 __in efsys_mem_t *esmp,
994 __inout_ecount(EFX_PHY_NSTATS) uint32_t *stat);
996 #endif /* EFSYS_OPT_PHY_STATS */
1001 typedef enum efx_bist_type_e {
1002 EFX_BIST_TYPE_UNKNOWN,
1003 EFX_BIST_TYPE_PHY_NORMAL,
1004 EFX_BIST_TYPE_PHY_CABLE_SHORT,
1005 EFX_BIST_TYPE_PHY_CABLE_LONG,
1006 EFX_BIST_TYPE_MC_MEM, /* Test the MC DMEM and IMEM */
1007 EFX_BIST_TYPE_SAT_MEM, /* Test the DMEM and IMEM of satellite cpus*/
1008 EFX_BIST_TYPE_REG, /* Test the register memories */
1009 EFX_BIST_TYPE_NTYPES,
1012 typedef enum efx_bist_result_e {
1013 EFX_BIST_RESULT_UNKNOWN,
1014 EFX_BIST_RESULT_RUNNING,
1015 EFX_BIST_RESULT_PASSED,
1016 EFX_BIST_RESULT_FAILED,
1017 } efx_bist_result_t;
1019 typedef enum efx_phy_cable_status_e {
1020 EFX_PHY_CABLE_STATUS_OK,
1021 EFX_PHY_CABLE_STATUS_INVALID,
1022 EFX_PHY_CABLE_STATUS_OPEN,
1023 EFX_PHY_CABLE_STATUS_INTRAPAIRSHORT,
1024 EFX_PHY_CABLE_STATUS_INTERPAIRSHORT,
1025 EFX_PHY_CABLE_STATUS_BUSY,
1026 } efx_phy_cable_status_t;
1028 typedef enum efx_bist_value_e {
1029 EFX_BIST_PHY_CABLE_LENGTH_A,
1030 EFX_BIST_PHY_CABLE_LENGTH_B,
1031 EFX_BIST_PHY_CABLE_LENGTH_C,
1032 EFX_BIST_PHY_CABLE_LENGTH_D,
1033 EFX_BIST_PHY_CABLE_STATUS_A,
1034 EFX_BIST_PHY_CABLE_STATUS_B,
1035 EFX_BIST_PHY_CABLE_STATUS_C,
1036 EFX_BIST_PHY_CABLE_STATUS_D,
1037 EFX_BIST_FAULT_CODE,
1038 /* Memory BIST specific values. These match to the MC_CMD_BIST_POLL
1043 EFX_BIST_MEM_EXPECT,
1044 EFX_BIST_MEM_ACTUAL,
1046 EFX_BIST_MEM_ECC_PARITY,
1047 EFX_BIST_MEM_ECC_FATAL,
1051 extern __checkReturn efx_rc_t
1052 efx_bist_enable_offline(
1053 __in efx_nic_t *enp);
1055 extern __checkReturn efx_rc_t
1057 __in efx_nic_t *enp,
1058 __in efx_bist_type_t type);
1060 extern __checkReturn efx_rc_t
1062 __in efx_nic_t *enp,
1063 __in efx_bist_type_t type,
1064 __out efx_bist_result_t *resultp,
1065 __out_opt uint32_t *value_maskp,
1066 __out_ecount_opt(count) unsigned long *valuesp,
1071 __in efx_nic_t *enp,
1072 __in efx_bist_type_t type);
1074 #endif /* EFSYS_OPT_BIST */
1076 #define EFX_FEATURE_IPV6 0x00000001
1077 #define EFX_FEATURE_LFSR_HASH_INSERT 0x00000002
1078 #define EFX_FEATURE_LINK_EVENTS 0x00000004
1079 #define EFX_FEATURE_PERIODIC_MAC_STATS 0x00000008
1080 #define EFX_FEATURE_MCDI 0x00000020
1081 #define EFX_FEATURE_LOOKAHEAD_SPLIT 0x00000040
1082 #define EFX_FEATURE_MAC_HEADER_FILTERS 0x00000080
1083 #define EFX_FEATURE_TURBO 0x00000100
1084 #define EFX_FEATURE_MCDI_DMA 0x00000200
1085 #define EFX_FEATURE_TX_SRC_FILTERS 0x00000400
1086 #define EFX_FEATURE_PIO_BUFFERS 0x00000800
1087 #define EFX_FEATURE_FW_ASSISTED_TSO 0x00001000
1088 #define EFX_FEATURE_FW_ASSISTED_TSO_V2 0x00002000
1089 #define EFX_FEATURE_PACKED_STREAM 0x00004000
1091 typedef enum efx_tunnel_protocol_e {
1092 EFX_TUNNEL_PROTOCOL_NONE = 0,
1093 EFX_TUNNEL_PROTOCOL_VXLAN,
1094 EFX_TUNNEL_PROTOCOL_GENEVE,
1095 EFX_TUNNEL_PROTOCOL_NVGRE,
1097 } efx_tunnel_protocol_t;
1099 typedef struct efx_nic_cfg_s {
1100 uint32_t enc_board_type;
1101 uint32_t enc_phy_type;
1103 char enc_phy_name[21];
1105 char enc_phy_revision[21];
1106 efx_mon_type_t enc_mon_type;
1107 #if EFSYS_OPT_MON_STATS
1108 uint32_t enc_mon_stat_dma_buf_size;
1109 uint32_t enc_mon_stat_mask[(EFX_MON_NSTATS + 31) / 32];
1111 unsigned int enc_features;
1112 uint8_t enc_mac_addr[6];
1113 uint8_t enc_port; /* PHY port number */
1114 uint32_t enc_intr_vec_base;
1115 uint32_t enc_intr_limit;
1116 uint32_t enc_evq_limit;
1117 uint32_t enc_txq_limit;
1118 uint32_t enc_rxq_limit;
1119 uint32_t enc_txq_max_ndescs;
1120 uint32_t enc_buftbl_limit;
1121 uint32_t enc_piobuf_limit;
1122 uint32_t enc_piobuf_size;
1123 uint32_t enc_piobuf_min_alloc_size;
1124 uint32_t enc_evq_timer_quantum_ns;
1125 uint32_t enc_evq_timer_max_us;
1126 uint32_t enc_clk_mult;
1127 uint32_t enc_rx_prefix_size;
1128 uint32_t enc_rx_buf_align_start;
1129 uint32_t enc_rx_buf_align_end;
1130 uint32_t enc_rx_scale_max_exclusive_contexts;
1131 #if EFSYS_OPT_LOOPBACK
1132 efx_qword_t enc_loopback_types[EFX_LINK_NMODES];
1133 #endif /* EFSYS_OPT_LOOPBACK */
1134 #if EFSYS_OPT_PHY_FLAGS
1135 uint32_t enc_phy_flags_mask;
1136 #endif /* EFSYS_OPT_PHY_FLAGS */
1137 #if EFSYS_OPT_PHY_LED_CONTROL
1138 uint32_t enc_led_mask;
1139 #endif /* EFSYS_OPT_PHY_LED_CONTROL */
1140 #if EFSYS_OPT_PHY_STATS
1141 uint64_t enc_phy_stat_mask;
1142 #endif /* EFSYS_OPT_PHY_STATS */
1144 uint8_t enc_mcdi_mdio_channel;
1145 #if EFSYS_OPT_PHY_STATS
1146 uint32_t enc_mcdi_phy_stat_mask;
1147 #endif /* EFSYS_OPT_PHY_STATS */
1148 #if EFSYS_OPT_MON_STATS
1149 uint32_t *enc_mcdi_sensor_maskp;
1150 uint32_t enc_mcdi_sensor_mask_size;
1151 #endif /* EFSYS_OPT_MON_STATS */
1152 #endif /* EFSYS_OPT_MCDI */
1154 uint32_t enc_bist_mask;
1155 #endif /* EFSYS_OPT_BIST */
1156 #if EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD
1159 uint32_t enc_privilege_mask;
1160 #endif /* EFSYS_OPT_HUNTINGTON || EFSYS_OPT_MEDFORD */
1161 boolean_t enc_bug26807_workaround;
1162 boolean_t enc_bug35388_workaround;
1163 boolean_t enc_bug41750_workaround;
1164 boolean_t enc_bug61265_workaround;
1165 boolean_t enc_rx_batching_enabled;
1166 /* Maximum number of descriptors completed in an rx event. */
1167 uint32_t enc_rx_batch_max;
1168 /* Number of rx descriptors the hardware requires for a push. */
1169 uint32_t enc_rx_push_align;
1170 /* Maximum amount of data in DMA descriptor */
1171 uint32_t enc_tx_dma_desc_size_max;
1173 * Boundary which DMA descriptor data must not cross or 0 if no
1176 uint32_t enc_tx_dma_desc_boundary;
1178 * Maximum number of bytes into the packet the TCP header can start for
1179 * the hardware to apply TSO packet edits.
1181 uint32_t enc_tx_tso_tcp_header_offset_limit;
1182 boolean_t enc_fw_assisted_tso_enabled;
1183 boolean_t enc_fw_assisted_tso_v2_enabled;
1184 /* Number of TSO contexts on the NIC (FATSOv2) */
1185 uint32_t enc_fw_assisted_tso_v2_n_contexts;
1186 boolean_t enc_hw_tx_insert_vlan_enabled;
1187 /* Number of PFs on the NIC */
1188 uint32_t enc_hw_pf_count;
1189 /* Datapath firmware vadapter/vport/vswitch support */
1190 boolean_t enc_datapath_cap_evb;
1191 boolean_t enc_rx_disable_scatter_supported;
1192 boolean_t enc_allow_set_mac_with_installed_filters;
1193 boolean_t enc_enhanced_set_mac_supported;
1194 boolean_t enc_init_evq_v2_supported;
1195 boolean_t enc_rx_packed_stream_supported;
1196 boolean_t enc_rx_var_packed_stream_supported;
1197 boolean_t enc_pm_and_rxdp_counters;
1198 boolean_t enc_mac_stats_40g_tx_size_bins;
1199 uint32_t enc_tunnel_encapsulations_supported;
1200 /* External port identifier */
1201 uint8_t enc_external_port;
1202 uint32_t enc_mcdi_max_payload_length;
1203 /* VPD may be per-PF or global */
1204 boolean_t enc_vpd_is_global;
1205 /* Minimum unidirectional bandwidth in Mb/s to max out all ports */
1206 uint32_t enc_required_pcie_bandwidth_mbps;
1207 uint32_t enc_max_pcie_link_gen;
1208 /* Firmware verifies integrity of NVRAM updates */
1209 uint32_t enc_nvram_update_verify_result_supported;
1212 #define EFX_PCI_FUNCTION_IS_PF(_encp) ((_encp)->enc_vf == 0xffff)
1213 #define EFX_PCI_FUNCTION_IS_VF(_encp) ((_encp)->enc_vf != 0xffff)
1215 #define EFX_PCI_FUNCTION(_encp) \
1216 (EFX_PCI_FUNCTION_IS_PF(_encp) ? (_encp)->enc_pf : (_encp)->enc_vf)
1218 #define EFX_PCI_VF_PARENT(_encp) ((_encp)->enc_pf)
1220 extern const efx_nic_cfg_t *
1222 __in efx_nic_t *enp);
1224 typedef struct efx_nic_fw_info_s {
1225 /* Basic FW version information */
1226 uint16_t enfi_mc_fw_version[4];
1228 * If datapath capabilities can be detected,
1229 * additional FW information is to be shown
1231 boolean_t enfi_dpcpu_fw_ids_valid;
1232 /* Rx and Tx datapath CPU FW IDs */
1233 uint16_t enfi_rx_dpcpu_fw_id;
1234 uint16_t enfi_tx_dpcpu_fw_id;
1235 } efx_nic_fw_info_t;
1237 extern __checkReturn efx_rc_t
1238 efx_nic_get_fw_version(
1239 __in efx_nic_t *enp,
1240 __out efx_nic_fw_info_t *enfip);
1242 /* Driver resource limits (minimum required/maximum usable). */
1243 typedef struct efx_drv_limits_s {
1244 uint32_t edl_min_evq_count;
1245 uint32_t edl_max_evq_count;
1247 uint32_t edl_min_rxq_count;
1248 uint32_t edl_max_rxq_count;
1250 uint32_t edl_min_txq_count;
1251 uint32_t edl_max_txq_count;
1253 /* PIO blocks (sub-allocated from piobuf) */
1254 uint32_t edl_min_pio_alloc_size;
1255 uint32_t edl_max_pio_alloc_count;
1258 extern __checkReturn efx_rc_t
1259 efx_nic_set_drv_limits(
1260 __inout efx_nic_t *enp,
1261 __in efx_drv_limits_t *edlp);
1263 typedef enum efx_nic_region_e {
1264 EFX_REGION_VI, /* Memory BAR UC mapping */
1265 EFX_REGION_PIO_WRITE_VI, /* Memory BAR WC mapping */
1268 extern __checkReturn efx_rc_t
1269 efx_nic_get_bar_region(
1270 __in efx_nic_t *enp,
1271 __in efx_nic_region_t region,
1272 __out uint32_t *offsetp,
1273 __out size_t *sizep);
1275 extern __checkReturn efx_rc_t
1276 efx_nic_get_vi_pool(
1277 __in efx_nic_t *enp,
1278 __out uint32_t *evq_countp,
1279 __out uint32_t *rxq_countp,
1280 __out uint32_t *txq_countp);
1285 typedef enum efx_vpd_tag_e {
1292 typedef uint16_t efx_vpd_keyword_t;
1294 typedef struct efx_vpd_value_s {
1295 efx_vpd_tag_t evv_tag;
1296 efx_vpd_keyword_t evv_keyword;
1298 uint8_t evv_value[0x100];
1302 #define EFX_VPD_KEYWORD(x, y) ((x) | ((y) << 8))
1304 extern __checkReturn efx_rc_t
1306 __in efx_nic_t *enp);
1308 extern __checkReturn efx_rc_t
1310 __in efx_nic_t *enp,
1311 __out size_t *sizep);
1313 extern __checkReturn efx_rc_t
1315 __in efx_nic_t *enp,
1316 __out_bcount(size) caddr_t data,
1319 extern __checkReturn efx_rc_t
1321 __in efx_nic_t *enp,
1322 __in_bcount(size) caddr_t data,
1325 extern __checkReturn efx_rc_t
1327 __in efx_nic_t *enp,
1328 __in_bcount(size) caddr_t data,
1331 extern __checkReturn efx_rc_t
1333 __in efx_nic_t *enp,
1334 __in_bcount(size) caddr_t data,
1336 __inout efx_vpd_value_t *evvp);
1338 extern __checkReturn efx_rc_t
1340 __in efx_nic_t *enp,
1341 __inout_bcount(size) caddr_t data,
1343 __in efx_vpd_value_t *evvp);
1345 extern __checkReturn efx_rc_t
1347 __in efx_nic_t *enp,
1348 __inout_bcount(size) caddr_t data,
1350 __out efx_vpd_value_t *evvp,
1351 __inout unsigned int *contp);
1353 extern __checkReturn efx_rc_t
1355 __in efx_nic_t *enp,
1356 __in_bcount(size) caddr_t data,
1361 __in efx_nic_t *enp);
1363 #endif /* EFSYS_OPT_VPD */
1369 typedef enum efx_nvram_type_e {
1370 EFX_NVRAM_INVALID = 0,
1372 EFX_NVRAM_BOOTROM_CFG,
1373 EFX_NVRAM_MC_FIRMWARE,
1374 EFX_NVRAM_MC_GOLDEN,
1380 EFX_NVRAM_FPGA_BACKUP,
1381 EFX_NVRAM_DYNAMIC_CFG,
1387 extern __checkReturn efx_rc_t
1389 __in efx_nic_t *enp);
1393 extern __checkReturn efx_rc_t
1395 __in efx_nic_t *enp);
1397 #endif /* EFSYS_OPT_DIAG */
1399 extern __checkReturn efx_rc_t
1401 __in efx_nic_t *enp,
1402 __in efx_nvram_type_t type,
1403 __out size_t *sizep);
1405 extern __checkReturn efx_rc_t
1407 __in efx_nic_t *enp,
1408 __in efx_nvram_type_t type,
1409 __out_opt size_t *pref_chunkp);
1411 extern __checkReturn efx_rc_t
1412 efx_nvram_rw_finish(
1413 __in efx_nic_t *enp,
1414 __in efx_nvram_type_t type,
1415 __out_opt uint32_t *verify_resultp);
1417 extern __checkReturn efx_rc_t
1418 efx_nvram_get_version(
1419 __in efx_nic_t *enp,
1420 __in efx_nvram_type_t type,
1421 __out uint32_t *subtypep,
1422 __out_ecount(4) uint16_t version[4]);
1424 extern __checkReturn efx_rc_t
1425 efx_nvram_read_chunk(
1426 __in efx_nic_t *enp,
1427 __in efx_nvram_type_t type,
1428 __in unsigned int offset,
1429 __out_bcount(size) caddr_t data,
1432 extern __checkReturn efx_rc_t
1433 efx_nvram_read_backup(
1434 __in efx_nic_t *enp,
1435 __in efx_nvram_type_t type,
1436 __in unsigned int offset,
1437 __out_bcount(size) caddr_t data,
1440 extern __checkReturn efx_rc_t
1441 efx_nvram_set_version(
1442 __in efx_nic_t *enp,
1443 __in efx_nvram_type_t type,
1444 __in_ecount(4) uint16_t version[4]);
1446 extern __checkReturn efx_rc_t
1448 __in efx_nic_t *enp,
1449 __in efx_nvram_type_t type,
1450 __in_bcount(partn_size) caddr_t partn_data,
1451 __in size_t partn_size);
1453 extern __checkReturn efx_rc_t
1455 __in efx_nic_t *enp,
1456 __in efx_nvram_type_t type);
1458 extern __checkReturn efx_rc_t
1459 efx_nvram_write_chunk(
1460 __in efx_nic_t *enp,
1461 __in efx_nvram_type_t type,
1462 __in unsigned int offset,
1463 __in_bcount(size) caddr_t data,
1468 __in efx_nic_t *enp);
1470 #endif /* EFSYS_OPT_NVRAM */
1472 #if EFSYS_OPT_BOOTCFG
1474 /* Report size and offset of bootcfg sector in NVRAM partition. */
1475 extern __checkReturn efx_rc_t
1476 efx_bootcfg_sector_info(
1477 __in efx_nic_t *enp,
1479 __out_opt uint32_t *sector_countp,
1480 __out size_t *offsetp,
1481 __out size_t *max_sizep);
1484 * Copy bootcfg sector data to a target buffer which may differ in size.
1485 * Optionally corrects format errors in source buffer.
1488 efx_bootcfg_copy_sector(
1489 __in efx_nic_t *enp,
1490 __inout_bcount(sector_length)
1492 __in size_t sector_length,
1493 __out_bcount(data_size) uint8_t *data,
1494 __in size_t data_size,
1495 __in boolean_t handle_format_errors);
1499 __in efx_nic_t *enp,
1500 __out_bcount(size) caddr_t data,
1505 __in efx_nic_t *enp,
1506 __in_bcount(size) caddr_t data,
1509 #endif /* EFSYS_OPT_BOOTCFG */
1513 typedef enum efx_pattern_type_t {
1514 EFX_PATTERN_BYTE_INCREMENT = 0,
1515 EFX_PATTERN_ALL_THE_SAME,
1516 EFX_PATTERN_BIT_ALTERNATE,
1517 EFX_PATTERN_BYTE_ALTERNATE,
1518 EFX_PATTERN_BYTE_CHANGING,
1519 EFX_PATTERN_BIT_SWEEP,
1521 } efx_pattern_type_t;
1524 (*efx_sram_pattern_fn_t)(
1526 __in boolean_t negate,
1527 __out efx_qword_t *eqp);
1529 extern __checkReturn efx_rc_t
1531 __in efx_nic_t *enp,
1532 __in efx_pattern_type_t type);
1534 #endif /* EFSYS_OPT_DIAG */
1536 extern __checkReturn efx_rc_t
1537 efx_sram_buf_tbl_set(
1538 __in efx_nic_t *enp,
1540 __in efsys_mem_t *esmp,
1544 efx_sram_buf_tbl_clear(
1545 __in efx_nic_t *enp,
1549 #define EFX_BUF_TBL_SIZE 0x20000
1551 #define EFX_BUF_SIZE 4096
1555 typedef struct efx_evq_s efx_evq_t;
1557 #if EFSYS_OPT_QSTATS
1559 /* START MKCONFIG GENERATED EfxHeaderEventQueueBlock 6f3843f5fe7cc843 */
1560 typedef enum efx_ev_qstat_e {
1566 EV_RX_PAUSE_FRM_ERR,
1567 EV_RX_BUF_OWNER_ID_ERR,
1568 EV_RX_IPV4_HDR_CHKSUM_ERR,
1569 EV_RX_TCP_UDP_CHKSUM_ERR,
1573 EV_RX_MCAST_HASH_MATCH,
1590 EV_DRIVER_SRM_UPD_DONE,
1591 EV_DRIVER_TX_DESCQ_FLS_DONE,
1592 EV_DRIVER_RX_DESCQ_FLS_DONE,
1593 EV_DRIVER_RX_DESCQ_FLS_FAILED,
1594 EV_DRIVER_RX_DSC_ERROR,
1595 EV_DRIVER_TX_DSC_ERROR,
1601 /* END MKCONFIG GENERATED EfxHeaderEventQueueBlock */
1603 #endif /* EFSYS_OPT_QSTATS */
1605 extern __checkReturn efx_rc_t
1607 __in efx_nic_t *enp);
1611 __in efx_nic_t *enp);
1613 #define EFX_EVQ_MAXNEVS 32768
1614 #define EFX_EVQ_MINNEVS 512
1616 #define EFX_EVQ_SIZE(_nevs) ((_nevs) * sizeof (efx_qword_t))
1617 #define EFX_EVQ_NBUFS(_nevs) (EFX_EVQ_SIZE(_nevs) / EFX_BUF_SIZE)
1619 #define EFX_EVQ_FLAGS_TYPE_MASK (0x3)
1620 #define EFX_EVQ_FLAGS_TYPE_AUTO (0x0)
1621 #define EFX_EVQ_FLAGS_TYPE_THROUGHPUT (0x1)
1622 #define EFX_EVQ_FLAGS_TYPE_LOW_LATENCY (0x2)
1624 #define EFX_EVQ_FLAGS_NOTIFY_MASK (0xC)
1625 #define EFX_EVQ_FLAGS_NOTIFY_INTERRUPT (0x0) /* Interrupting (default) */
1626 #define EFX_EVQ_FLAGS_NOTIFY_DISABLED (0x4) /* Non-interrupting */
1628 extern __checkReturn efx_rc_t
1630 __in efx_nic_t *enp,
1631 __in unsigned int index,
1632 __in efsys_mem_t *esmp,
1636 __in uint32_t flags,
1637 __deref_out efx_evq_t **eepp);
1641 __in efx_evq_t *eep,
1642 __in uint16_t data);
1644 typedef __checkReturn boolean_t
1645 (*efx_initialized_ev_t)(
1646 __in_opt void *arg);
1648 #define EFX_PKT_UNICAST 0x0004
1649 #define EFX_PKT_START 0x0008
1651 #define EFX_PKT_VLAN_TAGGED 0x0010
1652 #define EFX_CKSUM_TCPUDP 0x0020
1653 #define EFX_CKSUM_IPV4 0x0040
1654 #define EFX_PKT_CONT 0x0080
1656 #define EFX_CHECK_VLAN 0x0100
1657 #define EFX_PKT_TCP 0x0200
1658 #define EFX_PKT_UDP 0x0400
1659 #define EFX_PKT_IPV4 0x0800
1661 #define EFX_PKT_IPV6 0x1000
1662 #define EFX_PKT_PREFIX_LEN 0x2000
1663 #define EFX_ADDR_MISMATCH 0x4000
1664 #define EFX_DISCARD 0x8000
1667 * The following flags are used only for packed stream
1668 * mode. The values for the flags are reused to fit into 16 bit,
1669 * since EFX_PKT_START and EFX_PKT_CONT are never used in
1670 * packed stream mode
1672 #define EFX_PKT_PACKED_STREAM_NEW_BUFFER EFX_PKT_START
1673 #define EFX_PKT_PACKED_STREAM_PARSE_INCOMPLETE EFX_PKT_CONT
1676 #define EFX_EV_RX_NLABELS 32
1677 #define EFX_EV_TX_NLABELS 32
1679 typedef __checkReturn boolean_t
1682 __in uint32_t label,
1685 __in uint16_t flags);
1687 #if EFSYS_OPT_RX_PACKED_STREAM
1690 * Packed stream mode is documented in SF-112241-TC.
1691 * The general idea is that, instead of putting each incoming
1692 * packet into a separate buffer which is specified in a RX
1693 * descriptor, a large buffer is provided to the hardware and
1694 * packets are put there in a continuous stream.
1695 * The main advantage of such an approach is that RX queue refilling
1696 * happens much less frequently.
1699 typedef __checkReturn boolean_t
1702 __in uint32_t label,
1704 __in uint32_t pkt_count,
1705 __in uint16_t flags);
1709 typedef __checkReturn boolean_t
1712 __in uint32_t label,
1715 #define EFX_EXCEPTION_RX_RECOVERY 0x00000001
1716 #define EFX_EXCEPTION_RX_DSC_ERROR 0x00000002
1717 #define EFX_EXCEPTION_TX_DSC_ERROR 0x00000003
1718 #define EFX_EXCEPTION_UNKNOWN_SENSOREVT 0x00000004
1719 #define EFX_EXCEPTION_FWALERT_SRAM 0x00000005
1720 #define EFX_EXCEPTION_UNKNOWN_FWALERT 0x00000006
1721 #define EFX_EXCEPTION_RX_ERROR 0x00000007
1722 #define EFX_EXCEPTION_TX_ERROR 0x00000008
1723 #define EFX_EXCEPTION_EV_ERROR 0x00000009
1725 typedef __checkReturn boolean_t
1726 (*efx_exception_ev_t)(
1728 __in uint32_t label,
1729 __in uint32_t data);
1731 typedef __checkReturn boolean_t
1732 (*efx_rxq_flush_done_ev_t)(
1734 __in uint32_t rxq_index);
1736 typedef __checkReturn boolean_t
1737 (*efx_rxq_flush_failed_ev_t)(
1739 __in uint32_t rxq_index);
1741 typedef __checkReturn boolean_t
1742 (*efx_txq_flush_done_ev_t)(
1744 __in uint32_t txq_index);
1746 typedef __checkReturn boolean_t
1747 (*efx_software_ev_t)(
1749 __in uint16_t magic);
1751 typedef __checkReturn boolean_t
1754 __in uint32_t code);
1756 #define EFX_SRAM_CLEAR 0
1757 #define EFX_SRAM_UPDATE 1
1758 #define EFX_SRAM_ILLEGAL_CLEAR 2
1760 typedef __checkReturn boolean_t
1761 (*efx_wake_up_ev_t)(
1763 __in uint32_t label);
1765 typedef __checkReturn boolean_t
1768 __in uint32_t label);
1770 typedef __checkReturn boolean_t
1771 (*efx_link_change_ev_t)(
1773 __in efx_link_mode_t link_mode);
1775 #if EFSYS_OPT_MON_STATS
1777 typedef __checkReturn boolean_t
1778 (*efx_monitor_ev_t)(
1780 __in efx_mon_stat_t id,
1781 __in efx_mon_stat_value_t value);
1783 #endif /* EFSYS_OPT_MON_STATS */
1785 #if EFSYS_OPT_MAC_STATS
1787 typedef __checkReturn boolean_t
1788 (*efx_mac_stats_ev_t)(
1790 __in uint32_t generation
1793 #endif /* EFSYS_OPT_MAC_STATS */
1795 typedef struct efx_ev_callbacks_s {
1796 efx_initialized_ev_t eec_initialized;
1798 #if EFSYS_OPT_RX_PACKED_STREAM
1799 efx_rx_ps_ev_t eec_rx_ps;
1802 efx_exception_ev_t eec_exception;
1803 efx_rxq_flush_done_ev_t eec_rxq_flush_done;
1804 efx_rxq_flush_failed_ev_t eec_rxq_flush_failed;
1805 efx_txq_flush_done_ev_t eec_txq_flush_done;
1806 efx_software_ev_t eec_software;
1807 efx_sram_ev_t eec_sram;
1808 efx_wake_up_ev_t eec_wake_up;
1809 efx_timer_ev_t eec_timer;
1810 efx_link_change_ev_t eec_link_change;
1811 #if EFSYS_OPT_MON_STATS
1812 efx_monitor_ev_t eec_monitor;
1813 #endif /* EFSYS_OPT_MON_STATS */
1814 #if EFSYS_OPT_MAC_STATS
1815 efx_mac_stats_ev_t eec_mac_stats;
1816 #endif /* EFSYS_OPT_MAC_STATS */
1817 } efx_ev_callbacks_t;
1819 extern __checkReturn boolean_t
1821 __in efx_evq_t *eep,
1822 __in unsigned int count);
1824 #if EFSYS_OPT_EV_PREFETCH
1828 __in efx_evq_t *eep,
1829 __in unsigned int count);
1831 #endif /* EFSYS_OPT_EV_PREFETCH */
1835 __in efx_evq_t *eep,
1836 __inout unsigned int *countp,
1837 __in const efx_ev_callbacks_t *eecp,
1838 __in_opt void *arg);
1840 extern __checkReturn efx_rc_t
1841 efx_ev_usecs_to_ticks(
1842 __in efx_nic_t *enp,
1843 __in unsigned int usecs,
1844 __out unsigned int *ticksp);
1846 extern __checkReturn efx_rc_t
1848 __in efx_evq_t *eep,
1849 __in unsigned int us);
1851 extern __checkReturn efx_rc_t
1853 __in efx_evq_t *eep,
1854 __in unsigned int count);
1856 #if EFSYS_OPT_QSTATS
1862 __in efx_nic_t *enp,
1863 __in unsigned int id);
1865 #endif /* EFSYS_OPT_NAMES */
1868 efx_ev_qstats_update(
1869 __in efx_evq_t *eep,
1870 __inout_ecount(EV_NQSTATS) efsys_stat_t *stat);
1872 #endif /* EFSYS_OPT_QSTATS */
1876 __in efx_evq_t *eep);
1880 extern __checkReturn efx_rc_t
1882 __inout efx_nic_t *enp);
1886 __in efx_nic_t *enp);
1888 #if EFSYS_OPT_RX_SCATTER
1889 __checkReturn efx_rc_t
1890 efx_rx_scatter_enable(
1891 __in efx_nic_t *enp,
1892 __in unsigned int buf_size);
1893 #endif /* EFSYS_OPT_RX_SCATTER */
1895 /* Handle to represent use of the default RSS context. */
1896 #define EFX_RSS_CONTEXT_DEFAULT 0xffffffff
1898 #if EFSYS_OPT_RX_SCALE
1900 typedef enum efx_rx_hash_alg_e {
1901 EFX_RX_HASHALG_LFSR = 0,
1902 EFX_RX_HASHALG_TOEPLITZ
1903 } efx_rx_hash_alg_t;
1905 #define EFX_RX_HASH_IPV4 (1U << 0)
1906 #define EFX_RX_HASH_TCPIPV4 (1U << 1)
1907 #define EFX_RX_HASH_IPV6 (1U << 2)
1908 #define EFX_RX_HASH_TCPIPV6 (1U << 3)
1910 typedef unsigned int efx_rx_hash_type_t;
1912 typedef enum efx_rx_hash_support_e {
1913 EFX_RX_HASH_UNAVAILABLE = 0, /* Hardware hash not inserted */
1914 EFX_RX_HASH_AVAILABLE /* Insert hash with/without RSS */
1915 } efx_rx_hash_support_t;
1917 #define EFX_RSS_KEY_SIZE 40 /* RSS key size (bytes) */
1918 #define EFX_RSS_TBL_SIZE 128 /* Rows in RX indirection table */
1919 #define EFX_MAXRSS 64 /* RX indirection entry range */
1920 #define EFX_MAXRSS_LEGACY 16 /* See bug16611 and bug17213 */
1922 typedef enum efx_rx_scale_context_type_e {
1923 EFX_RX_SCALE_UNAVAILABLE = 0, /* No RX scale context */
1924 EFX_RX_SCALE_EXCLUSIVE, /* Writable key/indirection table */
1925 EFX_RX_SCALE_SHARED /* Read-only key/indirection table */
1926 } efx_rx_scale_context_type_t;
1928 extern __checkReturn efx_rc_t
1929 efx_rx_hash_default_support_get(
1930 __in efx_nic_t *enp,
1931 __out efx_rx_hash_support_t *supportp);
1934 extern __checkReturn efx_rc_t
1935 efx_rx_scale_default_support_get(
1936 __in efx_nic_t *enp,
1937 __out efx_rx_scale_context_type_t *typep);
1939 extern __checkReturn efx_rc_t
1940 efx_rx_scale_context_alloc(
1941 __in efx_nic_t *enp,
1942 __in efx_rx_scale_context_type_t type,
1943 __in uint32_t num_queues,
1944 __out uint32_t *rss_contextp);
1946 extern __checkReturn efx_rc_t
1947 efx_rx_scale_context_free(
1948 __in efx_nic_t *enp,
1949 __in uint32_t rss_context);
1951 extern __checkReturn efx_rc_t
1952 efx_rx_scale_mode_set(
1953 __in efx_nic_t *enp,
1954 __in uint32_t rss_context,
1955 __in efx_rx_hash_alg_t alg,
1956 __in efx_rx_hash_type_t type,
1957 __in boolean_t insert);
1959 extern __checkReturn efx_rc_t
1960 efx_rx_scale_tbl_set(
1961 __in efx_nic_t *enp,
1962 __in uint32_t rss_context,
1963 __in_ecount(n) unsigned int *table,
1966 extern __checkReturn efx_rc_t
1967 efx_rx_scale_key_set(
1968 __in efx_nic_t *enp,
1969 __in uint32_t rss_context,
1970 __in_ecount(n) uint8_t *key,
1973 extern __checkReturn uint32_t
1974 efx_pseudo_hdr_hash_get(
1975 __in efx_rxq_t *erp,
1976 __in efx_rx_hash_alg_t func,
1977 __in uint8_t *buffer);
1979 #endif /* EFSYS_OPT_RX_SCALE */
1981 extern __checkReturn efx_rc_t
1982 efx_pseudo_hdr_pkt_length_get(
1983 __in efx_rxq_t *erp,
1984 __in uint8_t *buffer,
1985 __out uint16_t *pkt_lengthp);
1987 #define EFX_RXQ_MAXNDESCS 4096
1988 #define EFX_RXQ_MINNDESCS 512
1990 #define EFX_RXQ_SIZE(_ndescs) ((_ndescs) * sizeof (efx_qword_t))
1991 #define EFX_RXQ_NBUFS(_ndescs) (EFX_RXQ_SIZE(_ndescs) / EFX_BUF_SIZE)
1992 #define EFX_RXQ_LIMIT(_ndescs) ((_ndescs) - 16)
1993 #define EFX_RXQ_DC_NDESCS(_dcsize) (8 << _dcsize)
1995 typedef enum efx_rxq_type_e {
1996 EFX_RXQ_TYPE_DEFAULT,
1997 EFX_RXQ_TYPE_SCATTER,
1998 EFX_RXQ_TYPE_PACKED_STREAM_1M,
1999 EFX_RXQ_TYPE_PACKED_STREAM_512K,
2000 EFX_RXQ_TYPE_PACKED_STREAM_256K,
2001 EFX_RXQ_TYPE_PACKED_STREAM_128K,
2002 EFX_RXQ_TYPE_PACKED_STREAM_64K,
2006 extern __checkReturn efx_rc_t
2008 __in efx_nic_t *enp,
2009 __in unsigned int index,
2010 __in unsigned int label,
2011 __in efx_rxq_type_t type,
2012 __in efsys_mem_t *esmp,
2015 __in efx_evq_t *eep,
2016 __deref_out efx_rxq_t **erpp);
2018 typedef struct efx_buffer_s {
2019 efsys_dma_addr_t eb_addr;
2024 typedef struct efx_desc_s {
2030 __in efx_rxq_t *erp,
2031 __in_ecount(n) efsys_dma_addr_t *addrp,
2033 __in unsigned int n,
2034 __in unsigned int completed,
2035 __in unsigned int added);
2039 __in efx_rxq_t *erp,
2040 __in unsigned int added,
2041 __inout unsigned int *pushedp);
2043 #if EFSYS_OPT_RX_PACKED_STREAM
2046 * Fake length for RXQ descriptors in packed stream mode
2047 * to make hardware happy
2049 #define EFX_RXQ_PACKED_STREAM_FAKE_BUF_SIZE 32
2052 efx_rx_qps_update_credits(
2053 __in efx_rxq_t *erp);
2055 extern __checkReturn uint8_t *
2056 efx_rx_qps_packet_info(
2057 __in efx_rxq_t *erp,
2058 __in uint8_t *buffer,
2059 __in uint32_t buffer_length,
2060 __in uint32_t current_offset,
2061 __out uint16_t *lengthp,
2062 __out uint32_t *next_offsetp,
2063 __out uint32_t *timestamp);
2066 extern __checkReturn efx_rc_t
2068 __in efx_rxq_t *erp);
2072 __in efx_rxq_t *erp);
2076 __in efx_rxq_t *erp);
2080 typedef struct efx_txq_s efx_txq_t;
2082 #if EFSYS_OPT_QSTATS
2084 /* START MKCONFIG GENERATED EfxHeaderTransmitQueueBlock 12dff8778598b2db */
2085 typedef enum efx_tx_qstat_e {
2091 /* END MKCONFIG GENERATED EfxHeaderTransmitQueueBlock */
2093 #endif /* EFSYS_OPT_QSTATS */
2095 extern __checkReturn efx_rc_t
2097 __in efx_nic_t *enp);
2101 __in efx_nic_t *enp);
2103 #define EFX_TXQ_MINNDESCS 512
2105 #define EFX_TXQ_SIZE(_ndescs) ((_ndescs) * sizeof (efx_qword_t))
2106 #define EFX_TXQ_NBUFS(_ndescs) (EFX_TXQ_SIZE(_ndescs) / EFX_BUF_SIZE)
2107 #define EFX_TXQ_LIMIT(_ndescs) ((_ndescs) - 16)
2108 #define EFX_TXQ_DC_NDESCS(_dcsize) (8 << _dcsize)
2110 #define EFX_TXQ_MAX_BUFS 8 /* Maximum independent of EFX_BUG35388_WORKAROUND. */
2112 #define EFX_TXQ_CKSUM_IPV4 0x0001
2113 #define EFX_TXQ_CKSUM_TCPUDP 0x0002
2114 #define EFX_TXQ_FATSOV2 0x0004
2116 extern __checkReturn efx_rc_t
2118 __in efx_nic_t *enp,
2119 __in unsigned int index,
2120 __in unsigned int label,
2121 __in efsys_mem_t *esmp,
2124 __in uint16_t flags,
2125 __in efx_evq_t *eep,
2126 __deref_out efx_txq_t **etpp,
2127 __out unsigned int *addedp);
2129 extern __checkReturn efx_rc_t
2131 __in efx_txq_t *etp,
2132 __in_ecount(n) efx_buffer_t *eb,
2133 __in unsigned int n,
2134 __in unsigned int completed,
2135 __inout unsigned int *addedp);
2137 extern __checkReturn efx_rc_t
2139 __in efx_txq_t *etp,
2140 __in unsigned int ns);
2144 __in efx_txq_t *etp,
2145 __in unsigned int added,
2146 __in unsigned int pushed);
2148 extern __checkReturn efx_rc_t
2150 __in efx_txq_t *etp);
2154 __in efx_txq_t *etp);
2156 extern __checkReturn efx_rc_t
2158 __in efx_txq_t *etp);
2161 efx_tx_qpio_disable(
2162 __in efx_txq_t *etp);
2164 extern __checkReturn efx_rc_t
2166 __in efx_txq_t *etp,
2167 __in_ecount(buf_length) uint8_t *buffer,
2168 __in size_t buf_length,
2169 __in size_t pio_buf_offset);
2171 extern __checkReturn efx_rc_t
2173 __in efx_txq_t *etp,
2174 __in size_t pkt_length,
2175 __in unsigned int completed,
2176 __inout unsigned int *addedp);
2178 extern __checkReturn efx_rc_t
2180 __in efx_txq_t *etp,
2181 __in_ecount(n) efx_desc_t *ed,
2182 __in unsigned int n,
2183 __in unsigned int completed,
2184 __inout unsigned int *addedp);
2187 efx_tx_qdesc_dma_create(
2188 __in efx_txq_t *etp,
2189 __in efsys_dma_addr_t addr,
2192 __out efx_desc_t *edp);
2195 efx_tx_qdesc_tso_create(
2196 __in efx_txq_t *etp,
2197 __in uint16_t ipv4_id,
2198 __in uint32_t tcp_seq,
2199 __in uint8_t tcp_flags,
2200 __out efx_desc_t *edp);
2202 /* Number of FATSOv2 option descriptors */
2203 #define EFX_TX_FATSOV2_OPT_NDESCS 2
2205 /* Maximum number of DMA segments per TSO packet (not superframe) */
2206 #define EFX_TX_FATSOV2_DMA_SEGS_PER_PKT_MAX 24
2209 efx_tx_qdesc_tso2_create(
2210 __in efx_txq_t *etp,
2211 __in uint16_t ipv4_id,
2212 __in uint32_t tcp_seq,
2213 __in uint16_t tcp_mss,
2214 __out_ecount(count) efx_desc_t *edp,
2218 efx_tx_qdesc_vlantci_create(
2219 __in efx_txq_t *etp,
2221 __out efx_desc_t *edp);
2223 #if EFSYS_OPT_QSTATS
2229 __in efx_nic_t *etp,
2230 __in unsigned int id);
2232 #endif /* EFSYS_OPT_NAMES */
2235 efx_tx_qstats_update(
2236 __in efx_txq_t *etp,
2237 __inout_ecount(TX_NQSTATS) efsys_stat_t *stat);
2239 #endif /* EFSYS_OPT_QSTATS */
2243 __in efx_txq_t *etp);
2248 #if EFSYS_OPT_FILTER
2250 #define EFX_ETHER_TYPE_IPV4 0x0800
2251 #define EFX_ETHER_TYPE_IPV6 0x86DD
2253 #define EFX_IPPROTO_TCP 6
2254 #define EFX_IPPROTO_UDP 17
2255 #define EFX_IPPROTO_GRE 47
2257 /* Use RSS to spread across multiple queues */
2258 #define EFX_FILTER_FLAG_RX_RSS 0x01
2259 /* Enable RX scatter */
2260 #define EFX_FILTER_FLAG_RX_SCATTER 0x02
2262 * Override an automatic filter (priority EFX_FILTER_PRI_AUTO).
2263 * May only be set by the filter implementation for each type.
2264 * A removal request will restore the automatic filter in its place.
2266 #define EFX_FILTER_FLAG_RX_OVER_AUTO 0x04
2267 /* Filter is for RX */
2268 #define EFX_FILTER_FLAG_RX 0x08
2269 /* Filter is for TX */
2270 #define EFX_FILTER_FLAG_TX 0x10
2272 typedef unsigned int efx_filter_flags_t;
2275 * Flags which specify the fields to match on. The values are the same as in the
2276 * MC_CMD_FILTER_OP/MC_CMD_FILTER_OP_EXT commands.
2278 typedef enum efx_filter_match_flags_e {
2279 EFX_FILTER_MATCH_REM_HOST = 0x0001, /* Match by remote IP host
2281 EFX_FILTER_MATCH_LOC_HOST = 0x0002, /* Match by local IP host
2283 EFX_FILTER_MATCH_REM_MAC = 0x0004, /* Match by remote MAC address */
2284 EFX_FILTER_MATCH_REM_PORT = 0x0008, /* Match by remote TCP/UDP port */
2285 EFX_FILTER_MATCH_LOC_MAC = 0x0010, /* Match by remote TCP/UDP port */
2286 EFX_FILTER_MATCH_LOC_PORT = 0x0020, /* Match by local TCP/UDP port */
2287 EFX_FILTER_MATCH_ETHER_TYPE = 0x0040, /* Match by Ether-type */
2288 EFX_FILTER_MATCH_INNER_VID = 0x0080, /* Match by inner VLAN ID */
2289 EFX_FILTER_MATCH_OUTER_VID = 0x0100, /* Match by outer VLAN ID */
2290 EFX_FILTER_MATCH_IP_PROTO = 0x0200, /* Match by IP transport
2292 /* For encapsulated packets, match all multicast inner frames */
2293 EFX_FILTER_MATCH_IFRM_UNKNOWN_MCAST_DST = 0x01000000,
2294 /* For encapsulated packets, match all unicast inner frames */
2295 EFX_FILTER_MATCH_IFRM_UNKNOWN_UCAST_DST = 0x02000000,
2296 /* Match otherwise-unmatched multicast and broadcast packets */
2297 EFX_FILTER_MATCH_UNKNOWN_MCAST_DST = 0x40000000,
2298 /* Match otherwise-unmatched unicast packets */
2299 EFX_FILTER_MATCH_UNKNOWN_UCAST_DST = 0x80000000,
2300 } efx_filter_match_flags_t;
2302 typedef enum efx_filter_priority_s {
2303 EFX_FILTER_PRI_HINT = 0, /* Performance hint */
2304 EFX_FILTER_PRI_AUTO, /* Automatic filter based on device
2305 * address list or hardware
2306 * requirements. This may only be used
2307 * by the filter implementation for
2309 EFX_FILTER_PRI_MANUAL, /* Manually configured filter */
2310 EFX_FILTER_PRI_REQUIRED, /* Required for correct behaviour of the
2311 * client (e.g. SR-IOV, HyperV VMQ etc.)
2313 } efx_filter_priority_t;
2316 * FIXME: All these fields are assumed to be in little-endian byte order.
2317 * It may be better for some to be big-endian. See bug42804.
2320 typedef struct efx_filter_spec_s {
2321 uint32_t efs_match_flags;
2322 uint32_t efs_priority:2;
2323 uint32_t efs_flags:6;
2324 uint32_t efs_dmaq_id:12;
2325 uint32_t efs_rss_context;
2326 uint16_t efs_outer_vid;
2327 uint16_t efs_inner_vid;
2328 uint8_t efs_loc_mac[EFX_MAC_ADDR_LEN];
2329 uint8_t efs_rem_mac[EFX_MAC_ADDR_LEN];
2330 uint16_t efs_ether_type;
2331 uint8_t efs_ip_proto;
2332 efx_tunnel_protocol_t efs_encap_type;
2333 uint16_t efs_loc_port;
2334 uint16_t efs_rem_port;
2335 efx_oword_t efs_rem_host;
2336 efx_oword_t efs_loc_host;
2337 } efx_filter_spec_t;
2340 /* Default values for use in filter specifications */
2341 #define EFX_FILTER_SPEC_RX_DMAQ_ID_DROP 0xfff
2342 #define EFX_FILTER_SPEC_VID_UNSPEC 0xffff
2344 extern __checkReturn efx_rc_t
2346 __in efx_nic_t *enp);
2350 __in efx_nic_t *enp);
2352 extern __checkReturn efx_rc_t
2354 __in efx_nic_t *enp,
2355 __inout efx_filter_spec_t *spec);
2357 extern __checkReturn efx_rc_t
2359 __in efx_nic_t *enp,
2360 __inout efx_filter_spec_t *spec);
2362 extern __checkReturn efx_rc_t
2364 __in efx_nic_t *enp);
2366 extern __checkReturn efx_rc_t
2367 efx_filter_supported_filters(
2368 __in efx_nic_t *enp,
2369 __out_ecount(buffer_length) uint32_t *buffer,
2370 __in size_t buffer_length,
2371 __out size_t *list_lengthp);
2374 efx_filter_spec_init_rx(
2375 __out efx_filter_spec_t *spec,
2376 __in efx_filter_priority_t priority,
2377 __in efx_filter_flags_t flags,
2378 __in efx_rxq_t *erp);
2381 efx_filter_spec_init_tx(
2382 __out efx_filter_spec_t *spec,
2383 __in efx_txq_t *etp);
2385 extern __checkReturn efx_rc_t
2386 efx_filter_spec_set_ipv4_local(
2387 __inout efx_filter_spec_t *spec,
2390 __in uint16_t port);
2392 extern __checkReturn efx_rc_t
2393 efx_filter_spec_set_ipv4_full(
2394 __inout efx_filter_spec_t *spec,
2396 __in uint32_t lhost,
2397 __in uint16_t lport,
2398 __in uint32_t rhost,
2399 __in uint16_t rport);
2401 extern __checkReturn efx_rc_t
2402 efx_filter_spec_set_eth_local(
2403 __inout efx_filter_spec_t *spec,
2405 __in const uint8_t *addr);
2408 efx_filter_spec_set_ether_type(
2409 __inout efx_filter_spec_t *spec,
2410 __in uint16_t ether_type);
2412 extern __checkReturn efx_rc_t
2413 efx_filter_spec_set_uc_def(
2414 __inout efx_filter_spec_t *spec);
2416 extern __checkReturn efx_rc_t
2417 efx_filter_spec_set_mc_def(
2418 __inout efx_filter_spec_t *spec);
2420 typedef enum efx_filter_inner_frame_match_e {
2421 EFX_FILTER_INNER_FRAME_MATCH_OTHER = 0,
2422 EFX_FILTER_INNER_FRAME_MATCH_UNKNOWN_MCAST_DST,
2423 EFX_FILTER_INNER_FRAME_MATCH_UNKNOWN_UCAST_DST
2424 } efx_filter_inner_frame_match_t;
2426 extern __checkReturn efx_rc_t
2427 efx_filter_spec_set_encap_type(
2428 __inout efx_filter_spec_t *spec,
2429 __in efx_tunnel_protocol_t encap_type,
2430 __in efx_filter_inner_frame_match_t inner_frame_match);
2432 #if EFSYS_OPT_RX_SCALE
2433 extern __checkReturn efx_rc_t
2434 efx_filter_spec_set_rss_context(
2435 __inout efx_filter_spec_t *spec,
2436 __in uint32_t rss_context);
2438 #endif /* EFSYS_OPT_FILTER */
2442 extern __checkReturn uint32_t
2444 __in_ecount(count) uint32_t const *input,
2446 __in uint32_t init);
2448 extern __checkReturn uint32_t
2450 __in_ecount(length) uint8_t const *input,
2452 __in uint32_t init);
2454 #if EFSYS_OPT_LICENSING
2458 typedef struct efx_key_stats_s {
2460 uint32_t eks_invalid;
2461 uint32_t eks_blacklisted;
2462 uint32_t eks_unverifiable;
2463 uint32_t eks_wrong_node;
2464 uint32_t eks_licensed_apps_lo;
2465 uint32_t eks_licensed_apps_hi;
2466 uint32_t eks_licensed_features_lo;
2467 uint32_t eks_licensed_features_hi;
2470 extern __checkReturn efx_rc_t
2472 __in efx_nic_t *enp);
2476 __in efx_nic_t *enp);
2478 extern __checkReturn boolean_t
2479 efx_lic_check_support(
2480 __in efx_nic_t *enp);
2482 extern __checkReturn efx_rc_t
2483 efx_lic_update_licenses(
2484 __in efx_nic_t *enp);
2486 extern __checkReturn efx_rc_t
2487 efx_lic_get_key_stats(
2488 __in efx_nic_t *enp,
2489 __out efx_key_stats_t *ksp);
2491 extern __checkReturn efx_rc_t
2493 __in efx_nic_t *enp,
2494 __in uint64_t app_id,
2495 __out boolean_t *licensedp);
2497 extern __checkReturn efx_rc_t
2499 __in efx_nic_t *enp,
2500 __in size_t buffer_size,
2501 __out uint32_t *typep,
2502 __out size_t *lengthp,
2503 __out_opt uint8_t *bufferp);
2506 extern __checkReturn efx_rc_t
2508 __in efx_nic_t *enp,
2509 __in_bcount(buffer_size)
2511 __in size_t buffer_size,
2512 __out uint32_t *startp
2515 extern __checkReturn efx_rc_t
2517 __in efx_nic_t *enp,
2518 __in_bcount(buffer_size)
2520 __in size_t buffer_size,
2521 __in uint32_t offset,
2522 __out uint32_t *endp
2525 extern __checkReturn __success(return != B_FALSE) boolean_t
2527 __in efx_nic_t *enp,
2528 __in_bcount(buffer_size)
2530 __in size_t buffer_size,
2531 __in uint32_t offset,
2532 __out uint32_t *startp,
2533 __out uint32_t *lengthp
2536 extern __checkReturn __success(return != B_FALSE) boolean_t
2537 efx_lic_validate_key(
2538 __in efx_nic_t *enp,
2539 __in_bcount(length) caddr_t keyp,
2540 __in uint32_t length
2543 extern __checkReturn efx_rc_t
2545 __in efx_nic_t *enp,
2546 __in_bcount(buffer_size)
2548 __in size_t buffer_size,
2549 __in uint32_t offset,
2550 __in uint32_t length,
2551 __out_bcount_part(key_max_size, *lengthp)
2553 __in size_t key_max_size,
2554 __out uint32_t *lengthp
2557 extern __checkReturn efx_rc_t
2559 __in efx_nic_t *enp,
2560 __in_bcount(buffer_size)
2562 __in size_t buffer_size,
2563 __in uint32_t offset,
2564 __in_bcount(length) caddr_t keyp,
2565 __in uint32_t length,
2566 __out uint32_t *lengthp
2569 __checkReturn efx_rc_t
2571 __in efx_nic_t *enp,
2572 __in_bcount(buffer_size)
2574 __in size_t buffer_size,
2575 __in uint32_t offset,
2576 __in uint32_t length,
2578 __out uint32_t *deltap
2581 extern __checkReturn efx_rc_t
2582 efx_lic_create_partition(
2583 __in efx_nic_t *enp,
2584 __in_bcount(buffer_size)
2586 __in size_t buffer_size
2589 extern __checkReturn efx_rc_t
2590 efx_lic_finish_partition(
2591 __in efx_nic_t *enp,
2592 __in_bcount(buffer_size)
2594 __in size_t buffer_size
2597 #endif /* EFSYS_OPT_LICENSING */
2605 #endif /* _SYS_EFX_H */