1 /* SPDX-License-Identifier: BSD-3-Clause
3 * Copyright (c) 2015-2018 Solarflare Communications Inc.
13 static __checkReturn efx_rc_t
14 medford_nic_get_required_pcie_bandwidth(
16 __out uint32_t *bandwidth_mbpsp)
19 uint32_t current_mode;
23 if ((rc = efx_mcdi_get_port_modes(enp, &port_modes,
24 ¤t_mode)) != 0) {
25 /* No port mode info available. */
30 if ((rc = ef10_nic_get_port_mode_bandwidth(current_mode,
35 *bandwidth_mbpsp = bandwidth;
40 EFSYS_PROBE1(fail1, efx_rc_t, rc);
45 __checkReturn efx_rc_t
49 efx_nic_cfg_t *encp = &(enp->en_nic_cfg);
50 uint32_t sysclk, dpcpu_clk;
56 * Enable firmware workarounds for hardware errata.
57 * Expected responses are:
59 * Success: workaround enabled or disabled as requested.
60 * - MC_CMD_ERR_ENOSYS (reported as ENOTSUP):
61 * Firmware does not support the MC_CMD_WORKAROUND request.
62 * (assume that the workaround is not supported).
63 * - MC_CMD_ERR_ENOENT (reported as ENOENT):
64 * Firmware does not support the requested workaround.
65 * - MC_CMD_ERR_EPERM (reported as EACCES):
66 * Unprivileged function cannot enable/disable workarounds.
68 * See efx_mcdi_request_errcode() for MCDI error translations.
72 if (EFX_PCI_FUNCTION_IS_VF(encp)) {
74 * Interrupt testing does not work for VFs. See bug50084 and
75 * bug71432 comment 21.
77 encp->enc_bug41750_workaround = B_TRUE;
80 /* Chained multicast is always enabled on Medford */
81 encp->enc_bug26807_workaround = B_TRUE;
84 * If the bug61265 workaround is enabled, then interrupt holdoff timers
85 * cannot be controlled by timer table writes, so MCDI must be used
86 * (timer table writes can still be used for wakeup timers).
88 rc = efx_mcdi_set_workaround(enp, MC_CMD_WORKAROUND_BUG61265, B_TRUE,
90 if ((rc == 0) || (rc == EACCES))
91 encp->enc_bug61265_workaround = B_TRUE;
92 else if ((rc == ENOTSUP) || (rc == ENOENT))
93 encp->enc_bug61265_workaround = B_FALSE;
97 /* Get clock frequencies (in MHz). */
98 if ((rc = efx_mcdi_get_clock(enp, &sysclk, &dpcpu_clk)) != 0)
102 * The Medford timer quantum is 1536 dpcpu_clk cycles, documented for
103 * the EV_TMR_VAL field of EV_TIMER_TBL. Scale for MHz and ns units.
105 encp->enc_evq_timer_quantum_ns = 1536000UL / dpcpu_clk; /* 1536 cycles */
106 encp->enc_evq_timer_max_us = (encp->enc_evq_timer_quantum_ns <<
107 FRF_CZ_TC_TIMER_VAL_WIDTH) / 1000;
109 /* Alignment for receive packet DMA buffers */
110 encp->enc_rx_buf_align_start = 1;
112 /* Get the RX DMA end padding alignment configuration */
113 if ((rc = efx_mcdi_get_rxdp_config(enp, &end_padding)) != 0) {
117 /* Assume largest tail padding size supported by hardware */
120 encp->enc_rx_buf_align_end = end_padding;
123 * The maximum supported transmit queue size is 2048. TXQs with 4096
124 * descriptors are not supported as the top bit is used for vfifo
127 encp->enc_txq_max_ndescs = 2048;
129 EFX_STATIC_ASSERT(MEDFORD_PIOBUF_NBUFS <= EF10_MAX_PIOBUF_NBUFS);
130 encp->enc_piobuf_limit = MEDFORD_PIOBUF_NBUFS;
131 encp->enc_piobuf_size = MEDFORD_PIOBUF_SIZE;
132 encp->enc_piobuf_min_alloc_size = MEDFORD_MIN_PIO_ALLOC_SIZE;
135 * Medford stores a single global copy of VPD, not per-PF as on
138 encp->enc_vpd_is_global = B_TRUE;
140 rc = medford_nic_get_required_pcie_bandwidth(enp, &bandwidth);
143 encp->enc_required_pcie_bandwidth_mbps = bandwidth;
144 encp->enc_max_pcie_link_gen = EFX_PCIE_LINK_SPEED_GEN3;
155 EFSYS_PROBE1(fail1, efx_rc_t, rc);
160 #endif /* EFSYS_OPT_MEDFORD */