1 /* SPDX-License-Identifier: BSD-3-Clause
3 * Copyright (c) 2015-2018 Solarflare Communications Inc.
13 static __checkReturn efx_rc_t
14 medford_nic_get_required_pcie_bandwidth(
16 __out uint32_t *bandwidth_mbpsp)
19 uint32_t current_mode;
23 if ((rc = efx_mcdi_get_port_modes(enp, &port_modes,
24 ¤t_mode)) != 0) {
25 /* No port mode info available. */
30 if ((rc = ef10_nic_get_port_mode_bandwidth(current_mode,
35 *bandwidth_mbpsp = bandwidth;
40 EFSYS_PROBE1(fail1, efx_rc_t, rc);
45 __checkReturn efx_rc_t
49 efx_nic_cfg_t *encp = &(enp->en_nic_cfg);
50 ef10_link_state_t els;
51 efx_port_t *epp = &(enp->en_port);
53 uint32_t sysclk, dpcpu_clk;
60 * FIXME: Likely to be incomplete and incorrect.
61 * Parts of this should be shared with Huntington.
64 /* Medford has a fixed 8Kbyte VI window size */
65 EFX_STATIC_ASSERT(ER_DZ_EVQ_RPTR_REG_STEP == 8192);
66 EFX_STATIC_ASSERT(ER_DZ_EVQ_TMR_REG_STEP == 8192);
67 EFX_STATIC_ASSERT(ER_DZ_RX_DESC_UPD_REG_STEP == 8192);
68 EFX_STATIC_ASSERT(ER_DZ_TX_DESC_UPD_REG_STEP == 8192);
69 EFX_STATIC_ASSERT(ER_DZ_TX_PIOBUF_STEP == 8192);
71 EFX_STATIC_ASSERT(1U << EFX_VI_WINDOW_SHIFT_8K == 8192);
72 encp->enc_vi_window_shift = EFX_VI_WINDOW_SHIFT_8K;
74 /* Fill out fields in enp->en_port and enp->en_nic_cfg from MCDI */
75 if ((rc = efx_mcdi_get_phy_cfg(enp)) != 0)
78 /* Obtain the default PHY advertised capabilities */
79 if ((rc = ef10_phy_get_link(enp, &els)) != 0)
81 epp->ep_default_adv_cap_mask = els.els_adv_cap_mask;
82 epp->ep_adv_cap_mask = els.els_adv_cap_mask;
85 * Enable firmware workarounds for hardware errata.
86 * Expected responses are:
88 * Success: workaround enabled or disabled as requested.
89 * - MC_CMD_ERR_ENOSYS (reported as ENOTSUP):
90 * Firmware does not support the MC_CMD_WORKAROUND request.
91 * (assume that the workaround is not supported).
92 * - MC_CMD_ERR_ENOENT (reported as ENOENT):
93 * Firmware does not support the requested workaround.
94 * - MC_CMD_ERR_EPERM (reported as EACCES):
95 * Unprivileged function cannot enable/disable workarounds.
97 * See efx_mcdi_request_errcode() for MCDI error translations.
101 if (EFX_PCI_FUNCTION_IS_VF(encp)) {
103 * Interrupt testing does not work for VFs. See bug50084 and
104 * bug71432 comment 21.
106 encp->enc_bug41750_workaround = B_TRUE;
109 /* Chained multicast is always enabled on Medford */
110 encp->enc_bug26807_workaround = B_TRUE;
113 * If the bug61265 workaround is enabled, then interrupt holdoff timers
114 * cannot be controlled by timer table writes, so MCDI must be used
115 * (timer table writes can still be used for wakeup timers).
117 rc = efx_mcdi_set_workaround(enp, MC_CMD_WORKAROUND_BUG61265, B_TRUE,
119 if ((rc == 0) || (rc == EACCES))
120 encp->enc_bug61265_workaround = B_TRUE;
121 else if ((rc == ENOTSUP) || (rc == ENOENT))
122 encp->enc_bug61265_workaround = B_FALSE;
126 /* Get clock frequencies (in MHz). */
127 if ((rc = efx_mcdi_get_clock(enp, &sysclk, &dpcpu_clk)) != 0)
131 * The Medford timer quantum is 1536 dpcpu_clk cycles, documented for
132 * the EV_TMR_VAL field of EV_TIMER_TBL. Scale for MHz and ns units.
134 encp->enc_evq_timer_quantum_ns = 1536000UL / dpcpu_clk; /* 1536 cycles */
135 encp->enc_evq_timer_max_us = (encp->enc_evq_timer_quantum_ns <<
136 FRF_CZ_TC_TIMER_VAL_WIDTH) / 1000;
138 /* Check capabilities of running datapath firmware */
139 if ((rc = ef10_get_datapath_caps(enp)) != 0)
142 /* Alignment for receive packet DMA buffers */
143 encp->enc_rx_buf_align_start = 1;
145 /* Get the RX DMA end padding alignment configuration */
146 if ((rc = efx_mcdi_get_rxdp_config(enp, &end_padding)) != 0) {
150 /* Assume largest tail padding size supported by hardware */
153 encp->enc_rx_buf_align_end = end_padding;
155 /* Alignment for WPTR updates */
156 encp->enc_rx_push_align = EF10_RX_WPTR_ALIGN;
159 * Maximum number of exclusive RSS contexts which can be allocated. The
160 * hardware supports 64, but 6 are reserved for shared contexts. They
161 * are a global resource so not all may be available.
163 encp->enc_rx_scale_max_exclusive_contexts = 58;
165 encp->enc_tx_dma_desc_size_max = EFX_MASK32(ESF_DZ_RX_KER_BYTE_CNT);
166 /* No boundary crossing limits */
167 encp->enc_tx_dma_desc_boundary = 0;
170 * Set resource limits for MC_CMD_ALLOC_VIS. Note that we cannot use
171 * MC_CMD_GET_RESOURCE_LIMITS here as that reports the available
172 * resources (allocated to this PCIe function), which is zero until
173 * after we have allocated VIs.
175 encp->enc_evq_limit = 1024;
176 encp->enc_rxq_limit = EFX_RXQ_LIMIT_TARGET;
177 encp->enc_txq_limit = EFX_TXQ_LIMIT_TARGET;
180 * The maximum supported transmit queue size is 2048. TXQs with 4096
181 * descriptors are not supported as the top bit is used for vfifo
184 encp->enc_txq_max_ndescs = 2048;
186 encp->enc_buftbl_limit = 0xFFFFFFFF;
188 EFX_STATIC_ASSERT(MEDFORD_PIOBUF_NBUFS <= EF10_MAX_PIOBUF_NBUFS);
189 encp->enc_piobuf_limit = MEDFORD_PIOBUF_NBUFS;
190 encp->enc_piobuf_size = MEDFORD_PIOBUF_SIZE;
191 encp->enc_piobuf_min_alloc_size = MEDFORD_MIN_PIO_ALLOC_SIZE;
194 * Get the current privilege mask. Note that this may be modified
195 * dynamically, so this value is informational only. DO NOT use
196 * the privilege mask to check for sufficient privileges, as that
197 * can result in time-of-check/time-of-use bugs.
199 if ((rc = ef10_get_privilege_mask(enp, &mask)) != 0)
201 encp->enc_privilege_mask = mask;
203 /* Get interrupt vector limits */
204 if ((rc = efx_mcdi_get_vector_cfg(enp, &base, &nvec, NULL)) != 0) {
205 if (EFX_PCI_FUNCTION_IS_PF(encp))
208 /* Ignore error (cannot query vector limits from a VF). */
212 encp->enc_intr_vec_base = base;
213 encp->enc_intr_limit = nvec;
216 * Maximum number of bytes into the frame the TCP header can start for
217 * firmware assisted TSO to work.
219 encp->enc_tx_tso_tcp_header_offset_limit = EF10_TCP_HEADER_OFFSET_LIMIT;
222 * Medford stores a single global copy of VPD, not per-PF as on
225 encp->enc_vpd_is_global = B_TRUE;
227 rc = medford_nic_get_required_pcie_bandwidth(enp, &bandwidth);
230 encp->enc_required_pcie_bandwidth_mbps = bandwidth;
231 encp->enc_max_pcie_link_gen = EFX_PCIE_LINK_SPEED_GEN3;
252 EFSYS_PROBE1(fail1, efx_rc_t, rc);
257 #endif /* EFSYS_OPT_MEDFORD */