1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2016 Cavium, Inc
10 #include <rte_atomic.h>
11 #include <rte_branch_prediction.h>
12 #include <rte_byteorder.h>
13 #include <rte_common.h>
14 #include <rte_cycles.h>
15 #include <rte_errno.h>
16 #include <rte_ethdev_driver.h>
17 #include <rte_ether.h>
20 #include <rte_prefetch.h>
22 #include "base/nicvf_plat.h"
24 #include "nicvf_ethdev.h"
25 #include "nicvf_rxtx.h"
26 #include "nicvf_logs.h"
28 static inline void __hot
29 fill_sq_desc_header(union sq_entry_t *entry, struct rte_mbuf *pkt)
31 /* Local variable sqe to avoid read from sq desc memory*/
35 /* Fill SQ header descriptor */
37 sqe.hdr.subdesc_type = SQ_DESC_TYPE_HEADER;
38 /* Number of sub-descriptors following this one */
39 sqe.hdr.subdesc_cnt = pkt->nb_segs;
40 sqe.hdr.tot_len = pkt->pkt_len;
42 ol_flags = pkt->ol_flags & NICVF_TX_OFFLOAD_MASK;
43 if (unlikely(ol_flags)) {
45 uint64_t l4_flags = ol_flags & PKT_TX_L4_MASK;
46 if (l4_flags == PKT_TX_TCP_CKSUM)
47 sqe.hdr.csum_l4 = SEND_L4_CSUM_TCP;
48 else if (l4_flags == PKT_TX_UDP_CKSUM)
49 sqe.hdr.csum_l4 = SEND_L4_CSUM_UDP;
51 sqe.hdr.csum_l4 = SEND_L4_CSUM_DISABLE;
53 sqe.hdr.l3_offset = pkt->l2_len;
54 sqe.hdr.l4_offset = pkt->l3_len + pkt->l2_len;
57 if (ol_flags & PKT_TX_IP_CKSUM)
61 entry->buff[0] = sqe.buff[0];
65 nicvf_single_pool_free_xmited_buffers(struct nicvf_txq *sq)
69 uint32_t head = sq->head;
70 struct rte_mbuf **txbuffs = sq->txbuffs;
71 void *obj_p[NICVF_MAX_TX_FREE_THRESH] __rte_cache_aligned;
73 curr_head = nicvf_addr_read(sq->sq_head) >> 4;
74 while (head != curr_head) {
76 obj_p[j++] = txbuffs[head];
78 head = (head + 1) & sq->qlen_mask;
81 rte_mempool_put_bulk(sq->pool, obj_p, j);
84 NICVF_TX_ASSERT(sq->xmit_bufs >= 0);
88 nicvf_multi_pool_free_xmited_buffers(struct nicvf_txq *sq)
92 uint32_t head = sq->head;
93 struct rte_mbuf **txbuffs = sq->txbuffs;
95 curr_head = nicvf_addr_read(sq->sq_head) >> 4;
96 while (head != curr_head) {
98 rte_pktmbuf_free_seg(txbuffs[head]);
102 head = (head + 1) & sq->qlen_mask;
105 sq->head = curr_head;
107 NICVF_TX_ASSERT(sq->xmit_bufs >= 0);
110 static inline uint32_t __hot
111 nicvf_free_tx_desc(struct nicvf_txq *sq)
113 return ((sq->head - sq->tail - 1) & sq->qlen_mask);
116 /* Send Header + Packet */
117 #define TX_DESC_PER_PKT 2
119 static inline uint32_t __hot
120 nicvf_free_xmitted_buffers(struct nicvf_txq *sq, struct rte_mbuf **tx_pkts,
123 uint32_t free_desc = nicvf_free_tx_desc(sq);
125 if (free_desc < nb_pkts * TX_DESC_PER_PKT ||
126 sq->xmit_bufs > sq->tx_free_thresh) {
127 if (unlikely(sq->pool == NULL))
128 sq->pool = tx_pkts[0]->pool;
131 /* Freed now, let see the number of free descs again */
132 free_desc = nicvf_free_tx_desc(sq);
138 nicvf_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, uint16_t nb_pkts)
143 struct nicvf_txq *sq = tx_queue;
144 union sq_entry_t *desc_ptr = sq->desc;
145 struct rte_mbuf **txbuffs = sq->txbuffs;
146 struct rte_mbuf *pkt;
147 uint32_t qlen_mask = sq->qlen_mask;
150 free_desc = nicvf_free_xmitted_buffers(sq, tx_pkts, nb_pkts);
152 for (i = 0; i < nb_pkts && (int)free_desc >= TX_DESC_PER_PKT; i++) {
155 txbuffs[tail] = NULL;
156 fill_sq_desc_header(desc_ptr + tail, pkt);
157 tail = (tail + 1) & qlen_mask;
160 fill_sq_desc_gather(desc_ptr + tail, pkt);
161 tail = (tail + 1) & qlen_mask;
162 free_desc -= TX_DESC_PER_PKT;
170 /* Inform HW to xmit the packets */
171 nicvf_addr_write(sq->sq_door, i * TX_DESC_PER_PKT);
177 nicvf_xmit_pkts_multiseg(void *tx_queue, struct rte_mbuf **tx_pkts,
181 uint32_t used_desc, next_used_desc, used_bufs, free_desc, tail;
182 struct nicvf_txq *sq = tx_queue;
183 union sq_entry_t *desc_ptr = sq->desc;
184 struct rte_mbuf **txbuffs = sq->txbuffs;
185 struct rte_mbuf *pkt, *seg;
186 uint32_t qlen_mask = sq->qlen_mask;
193 free_desc = nicvf_free_xmitted_buffers(sq, tx_pkts, nb_pkts);
195 for (i = 0; i < nb_pkts; i++) {
198 nb_segs = pkt->nb_segs;
200 next_used_desc = used_desc + nb_segs + 1;
201 if (next_used_desc > free_desc)
203 used_desc = next_used_desc;
204 used_bufs += nb_segs;
206 txbuffs[tail] = NULL;
207 fill_sq_desc_header(desc_ptr + tail, pkt);
208 tail = (tail + 1) & qlen_mask;
211 fill_sq_desc_gather(desc_ptr + tail, pkt);
212 tail = (tail + 1) & qlen_mask;
215 for (k = 1; k < nb_segs; k++) {
217 fill_sq_desc_gather(desc_ptr + tail, seg);
218 tail = (tail + 1) & qlen_mask;
223 if (likely(used_desc)) {
225 sq->xmit_bufs += used_bufs;
228 /* Inform HW to xmit the packets */
229 nicvf_addr_write(sq->sq_door, used_desc);
234 static const uint32_t ptype_table[16][16] __rte_cache_aligned = {
235 [L3_NONE][L4_NONE] = RTE_PTYPE_UNKNOWN,
236 [L3_NONE][L4_IPSEC_ESP] = RTE_PTYPE_UNKNOWN,
237 [L3_NONE][L4_IPFRAG] = RTE_PTYPE_L4_FRAG,
238 [L3_NONE][L4_IPCOMP] = RTE_PTYPE_UNKNOWN,
239 [L3_NONE][L4_TCP] = RTE_PTYPE_L4_TCP,
240 [L3_NONE][L4_UDP_PASS1] = RTE_PTYPE_L4_UDP,
241 [L3_NONE][L4_GRE] = RTE_PTYPE_TUNNEL_GRE,
242 [L3_NONE][L4_UDP_PASS2] = RTE_PTYPE_L4_UDP,
243 [L3_NONE][L4_UDP_GENEVE] = RTE_PTYPE_TUNNEL_GENEVE,
244 [L3_NONE][L4_UDP_VXLAN] = RTE_PTYPE_TUNNEL_VXLAN,
245 [L3_NONE][L4_NVGRE] = RTE_PTYPE_TUNNEL_NVGRE,
247 [L3_IPV4][L4_NONE] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_UNKNOWN,
248 [L3_IPV4][L4_IPSEC_ESP] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_L3_IPV4,
249 [L3_IPV4][L4_IPFRAG] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_L4_FRAG,
250 [L3_IPV4][L4_IPCOMP] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_UNKNOWN,
251 [L3_IPV4][L4_TCP] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_L4_TCP,
252 [L3_IPV4][L4_UDP_PASS1] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_L4_UDP,
253 [L3_IPV4][L4_GRE] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_TUNNEL_GRE,
254 [L3_IPV4][L4_UDP_PASS2] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_L4_UDP,
255 [L3_IPV4][L4_UDP_GENEVE] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_TUNNEL_GENEVE,
256 [L3_IPV4][L4_UDP_VXLAN] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_TUNNEL_VXLAN,
257 [L3_IPV4][L4_NVGRE] = RTE_PTYPE_L3_IPV4 | RTE_PTYPE_TUNNEL_NVGRE,
259 [L3_IPV4_OPT][L4_NONE] = RTE_PTYPE_L3_IPV4_EXT | RTE_PTYPE_UNKNOWN,
260 [L3_IPV4_OPT][L4_IPSEC_ESP] = RTE_PTYPE_L3_IPV4_EXT |
262 [L3_IPV4_OPT][L4_IPFRAG] = RTE_PTYPE_L3_IPV4_EXT | RTE_PTYPE_L4_FRAG,
263 [L3_IPV4_OPT][L4_IPCOMP] = RTE_PTYPE_L3_IPV4_EXT | RTE_PTYPE_UNKNOWN,
264 [L3_IPV4_OPT][L4_TCP] = RTE_PTYPE_L3_IPV4_EXT | RTE_PTYPE_L4_TCP,
265 [L3_IPV4_OPT][L4_UDP_PASS1] = RTE_PTYPE_L3_IPV4_EXT | RTE_PTYPE_L4_UDP,
266 [L3_IPV4_OPT][L4_GRE] = RTE_PTYPE_L3_IPV4_EXT | RTE_PTYPE_TUNNEL_GRE,
267 [L3_IPV4_OPT][L4_UDP_PASS2] = RTE_PTYPE_L3_IPV4_EXT | RTE_PTYPE_L4_UDP,
268 [L3_IPV4_OPT][L4_UDP_GENEVE] = RTE_PTYPE_L3_IPV4_EXT |
269 RTE_PTYPE_TUNNEL_GENEVE,
270 [L3_IPV4_OPT][L4_UDP_VXLAN] = RTE_PTYPE_L3_IPV4_EXT |
271 RTE_PTYPE_TUNNEL_VXLAN,
272 [L3_IPV4_OPT][L4_NVGRE] = RTE_PTYPE_L3_IPV4_EXT |
273 RTE_PTYPE_TUNNEL_NVGRE,
275 [L3_IPV6][L4_NONE] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_UNKNOWN,
276 [L3_IPV6][L4_IPSEC_ESP] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_L3_IPV4,
277 [L3_IPV6][L4_IPFRAG] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_L4_FRAG,
278 [L3_IPV6][L4_IPCOMP] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_UNKNOWN,
279 [L3_IPV6][L4_TCP] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_L4_TCP,
280 [L3_IPV6][L4_UDP_PASS1] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_L4_UDP,
281 [L3_IPV6][L4_GRE] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_TUNNEL_GRE,
282 [L3_IPV6][L4_UDP_PASS2] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_L4_UDP,
283 [L3_IPV6][L4_UDP_GENEVE] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_TUNNEL_GENEVE,
284 [L3_IPV6][L4_UDP_VXLAN] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_TUNNEL_VXLAN,
285 [L3_IPV6][L4_NVGRE] = RTE_PTYPE_L3_IPV6 | RTE_PTYPE_TUNNEL_NVGRE,
287 [L3_IPV6_OPT][L4_NONE] = RTE_PTYPE_L3_IPV6_EXT | RTE_PTYPE_UNKNOWN,
288 [L3_IPV6_OPT][L4_IPSEC_ESP] = RTE_PTYPE_L3_IPV6_EXT |
290 [L3_IPV6_OPT][L4_IPFRAG] = RTE_PTYPE_L3_IPV6_EXT | RTE_PTYPE_L4_FRAG,
291 [L3_IPV6_OPT][L4_IPCOMP] = RTE_PTYPE_L3_IPV6_EXT | RTE_PTYPE_UNKNOWN,
292 [L3_IPV6_OPT][L4_TCP] = RTE_PTYPE_L3_IPV6_EXT | RTE_PTYPE_L4_TCP,
293 [L3_IPV6_OPT][L4_UDP_PASS1] = RTE_PTYPE_L3_IPV6_EXT | RTE_PTYPE_L4_UDP,
294 [L3_IPV6_OPT][L4_GRE] = RTE_PTYPE_L3_IPV6_EXT | RTE_PTYPE_TUNNEL_GRE,
295 [L3_IPV6_OPT][L4_UDP_PASS2] = RTE_PTYPE_L3_IPV6_EXT | RTE_PTYPE_L4_UDP,
296 [L3_IPV6_OPT][L4_UDP_GENEVE] = RTE_PTYPE_L3_IPV6_EXT |
297 RTE_PTYPE_TUNNEL_GENEVE,
298 [L3_IPV6_OPT][L4_UDP_VXLAN] = RTE_PTYPE_L3_IPV6_EXT |
299 RTE_PTYPE_TUNNEL_VXLAN,
300 [L3_IPV6_OPT][L4_NVGRE] = RTE_PTYPE_L3_IPV6_EXT |
301 RTE_PTYPE_TUNNEL_NVGRE,
303 [L3_ET_STOP][L4_NONE] = RTE_PTYPE_UNKNOWN,
304 [L3_ET_STOP][L4_IPSEC_ESP] = RTE_PTYPE_UNKNOWN,
305 [L3_ET_STOP][L4_IPFRAG] = RTE_PTYPE_L4_FRAG,
306 [L3_ET_STOP][L4_IPCOMP] = RTE_PTYPE_UNKNOWN,
307 [L3_ET_STOP][L4_TCP] = RTE_PTYPE_L4_TCP,
308 [L3_ET_STOP][L4_UDP_PASS1] = RTE_PTYPE_L4_UDP,
309 [L3_ET_STOP][L4_GRE] = RTE_PTYPE_TUNNEL_GRE,
310 [L3_ET_STOP][L4_UDP_PASS2] = RTE_PTYPE_L4_UDP,
311 [L3_ET_STOP][L4_UDP_GENEVE] = RTE_PTYPE_TUNNEL_GENEVE,
312 [L3_ET_STOP][L4_UDP_VXLAN] = RTE_PTYPE_TUNNEL_VXLAN,
313 [L3_ET_STOP][L4_NVGRE] = RTE_PTYPE_TUNNEL_NVGRE,
315 [L3_OTHER][L4_NONE] = RTE_PTYPE_UNKNOWN,
316 [L3_OTHER][L4_IPSEC_ESP] = RTE_PTYPE_UNKNOWN,
317 [L3_OTHER][L4_IPFRAG] = RTE_PTYPE_L4_FRAG,
318 [L3_OTHER][L4_IPCOMP] = RTE_PTYPE_UNKNOWN,
319 [L3_OTHER][L4_TCP] = RTE_PTYPE_L4_TCP,
320 [L3_OTHER][L4_UDP_PASS1] = RTE_PTYPE_L4_UDP,
321 [L3_OTHER][L4_GRE] = RTE_PTYPE_TUNNEL_GRE,
322 [L3_OTHER][L4_UDP_PASS2] = RTE_PTYPE_L4_UDP,
323 [L3_OTHER][L4_UDP_GENEVE] = RTE_PTYPE_TUNNEL_GENEVE,
324 [L3_OTHER][L4_UDP_VXLAN] = RTE_PTYPE_TUNNEL_VXLAN,
325 [L3_OTHER][L4_NVGRE] = RTE_PTYPE_TUNNEL_NVGRE,
328 static inline uint32_t __hot
329 nicvf_rx_classify_pkt(cqe_rx_word0_t cqe_rx_w0)
331 return ptype_table[cqe_rx_w0.l3_type][cqe_rx_w0.l4_type];
334 static inline int __hot
335 nicvf_fill_rbdr(struct nicvf_rxq *rxq, int to_fill)
338 uint32_t ltail, next_tail;
339 struct nicvf_rbdr *rbdr = rxq->shared_rbdr;
340 uint64_t mbuf_phys_off = rxq->mbuf_phys_off;
341 struct rbdr_entry_t *desc = rbdr->desc;
342 uint32_t qlen_mask = rbdr->qlen_mask;
343 uintptr_t door = rbdr->rbdr_door;
344 void *obj_p[NICVF_MAX_RX_FREE_THRESH] __rte_cache_aligned;
346 if (unlikely(rte_mempool_get_bulk(rxq->pool, obj_p, to_fill) < 0)) {
347 rte_eth_devices[rxq->port_id].data->rx_mbuf_alloc_failed +=
352 NICVF_RX_ASSERT((unsigned int)to_fill <= (qlen_mask -
353 (nicvf_addr_read(rbdr->rbdr_status) & NICVF_RBDR_COUNT_MASK)));
355 next_tail = __atomic_fetch_add(&rbdr->next_tail, to_fill,
358 for (i = 0; i < to_fill; i++) {
359 struct rbdr_entry_t *entry = desc + (ltail & qlen_mask);
361 entry->full_addr = nicvf_mbuff_virt2phy((uintptr_t)obj_p[i],
366 while (__atomic_load_n(&rbdr->tail, __ATOMIC_RELAXED) != next_tail)
369 __atomic_store_n(&rbdr->tail, ltail, __ATOMIC_RELEASE);
370 nicvf_addr_write(door, to_fill);
374 static inline int32_t __hot
375 nicvf_rx_pkts_to_process(struct nicvf_rxq *rxq, uint16_t nb_pkts,
376 int32_t available_space)
378 if (unlikely(available_space < nb_pkts))
379 rxq->available_space = nicvf_addr_read(rxq->cq_status)
380 & NICVF_CQ_CQE_COUNT_MASK;
382 return RTE_MIN(nb_pkts, available_space);
385 static inline void __hot
386 nicvf_rx_offload(cqe_rx_word0_t cqe_rx_w0, cqe_rx_word2_t cqe_rx_w2,
387 struct rte_mbuf *pkt)
389 if (likely(cqe_rx_w0.rss_alg)) {
390 pkt->hash.rss = cqe_rx_w2.rss_tag;
391 pkt->ol_flags |= PKT_RX_RSS_HASH;
396 nicvf_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts, uint16_t nb_pkts)
398 uint32_t i, to_process;
399 struct cqe_rx_t *cqe_rx;
400 struct rte_mbuf *pkt;
401 cqe_rx_word0_t cqe_rx_w0;
402 cqe_rx_word1_t cqe_rx_w1;
403 cqe_rx_word2_t cqe_rx_w2;
404 cqe_rx_word3_t cqe_rx_w3;
405 struct nicvf_rxq *rxq = rx_queue;
406 union cq_entry_t *desc = rxq->desc;
407 const uint64_t cqe_mask = rxq->qlen_mask;
408 uint64_t rb0_ptr, mbuf_phys_off = rxq->mbuf_phys_off;
409 const uint64_t mbuf_init = rxq->mbuf_initializer.value;
410 uint32_t cqe_head = rxq->head & cqe_mask;
411 int32_t available_space = rxq->available_space;
412 const uint8_t rbptr_offset = rxq->rbptr_offset;
414 to_process = nicvf_rx_pkts_to_process(rxq, nb_pkts, available_space);
416 for (i = 0; i < to_process; i++) {
417 rte_prefetch_non_temporal(&desc[cqe_head + 2]);
418 cqe_rx = (struct cqe_rx_t *)&desc[cqe_head];
419 NICVF_RX_ASSERT(((struct cq_entry_type_t *)cqe_rx)->cqe_type
422 NICVF_LOAD_PAIR(cqe_rx_w0.u64, cqe_rx_w1.u64, cqe_rx);
423 NICVF_LOAD_PAIR(cqe_rx_w2.u64, cqe_rx_w3.u64, &cqe_rx->word2);
424 rb0_ptr = *((uint64_t *)cqe_rx + rbptr_offset);
425 pkt = (struct rte_mbuf *)nicvf_mbuff_phy2virt
426 (rb0_ptr - cqe_rx_w1.align_pad, mbuf_phys_off);
428 pkt->data_len = cqe_rx_w3.rb0_sz;
429 pkt->pkt_len = cqe_rx_w3.rb0_sz;
430 pkt->packet_type = nicvf_rx_classify_pkt(cqe_rx_w0);
431 nicvf_mbuff_init_update(pkt, mbuf_init, cqe_rx_w1.align_pad);
432 nicvf_rx_offload(cqe_rx_w0, cqe_rx_w2, pkt);
434 cqe_head = (cqe_head + 1) & cqe_mask;
435 nicvf_prefetch_store_keep(pkt);
438 if (likely(to_process)) {
439 rxq->available_space -= to_process;
440 rxq->head = cqe_head;
441 nicvf_addr_write(rxq->cq_door, to_process);
442 rxq->recv_buffers += to_process;
444 if (rxq->recv_buffers > rxq->rx_free_thresh) {
445 rxq->recv_buffers -= nicvf_fill_rbdr(rxq, rxq->rx_free_thresh);
446 NICVF_RX_ASSERT(rxq->recv_buffers >= 0);
452 static inline uint16_t __hot
453 nicvf_process_cq_mseg_entry(struct cqe_rx_t *cqe_rx,
454 uint64_t mbuf_phys_off,
455 struct rte_mbuf **rx_pkt, uint8_t rbptr_offset,
458 struct rte_mbuf *pkt, *seg, *prev;
459 cqe_rx_word0_t cqe_rx_w0;
460 cqe_rx_word1_t cqe_rx_w1;
461 cqe_rx_word2_t cqe_rx_w2;
462 uint16_t *rb_sz, nb_segs, seg_idx;
465 NICVF_LOAD_PAIR(cqe_rx_w0.u64, cqe_rx_w1.u64, cqe_rx);
466 NICVF_RX_ASSERT(cqe_rx_w0.cqe_type == CQE_TYPE_RX);
467 cqe_rx_w2 = cqe_rx->word2;
468 rb_sz = &cqe_rx->word3.rb0_sz;
469 rb_ptr = (uint64_t *)cqe_rx + rbptr_offset;
470 nb_segs = cqe_rx_w0.rb_cnt;
471 pkt = (struct rte_mbuf *)nicvf_mbuff_phy2virt
472 (rb_ptr[0] - cqe_rx_w1.align_pad, mbuf_phys_off);
475 pkt->pkt_len = cqe_rx_w1.pkt_len;
476 pkt->data_len = rb_sz[nicvf_frag_num(0)];
477 nicvf_mbuff_init_mseg_update(
478 pkt, mbuf_init, cqe_rx_w1.align_pad, nb_segs);
479 pkt->packet_type = nicvf_rx_classify_pkt(cqe_rx_w0);
480 nicvf_rx_offload(cqe_rx_w0, cqe_rx_w2, pkt);
484 for (seg_idx = 1; seg_idx < nb_segs; seg_idx++) {
485 seg = (struct rte_mbuf *)nicvf_mbuff_phy2virt
486 (rb_ptr[seg_idx], mbuf_phys_off);
489 seg->data_len = rb_sz[nicvf_frag_num(seg_idx)];
490 nicvf_mbuff_init_update(seg, mbuf_init, 0);
499 nicvf_recv_pkts_multiseg(void *rx_queue, struct rte_mbuf **rx_pkts,
502 union cq_entry_t *cq_entry;
503 struct cqe_rx_t *cqe_rx;
504 struct nicvf_rxq *rxq = rx_queue;
505 union cq_entry_t *desc = rxq->desc;
506 const uint64_t cqe_mask = rxq->qlen_mask;
507 uint64_t mbuf_phys_off = rxq->mbuf_phys_off;
508 uint32_t i, to_process, cqe_head, buffers_consumed = 0;
509 int32_t available_space = rxq->available_space;
511 const uint64_t mbuf_init = rxq->mbuf_initializer.value;
512 const uint8_t rbptr_offset = rxq->rbptr_offset;
514 cqe_head = rxq->head & cqe_mask;
515 to_process = nicvf_rx_pkts_to_process(rxq, nb_pkts, available_space);
517 for (i = 0; i < to_process; i++) {
518 rte_prefetch_non_temporal(&desc[cqe_head + 2]);
519 cq_entry = &desc[cqe_head];
520 cqe_rx = (struct cqe_rx_t *)cq_entry;
521 nb_segs = nicvf_process_cq_mseg_entry(cqe_rx, mbuf_phys_off,
522 rx_pkts + i, rbptr_offset, mbuf_init);
523 buffers_consumed += nb_segs;
524 cqe_head = (cqe_head + 1) & cqe_mask;
525 nicvf_prefetch_store_keep(rx_pkts[i]);
528 if (likely(to_process)) {
529 rxq->available_space -= to_process;
530 rxq->head = cqe_head;
531 nicvf_addr_write(rxq->cq_door, to_process);
532 rxq->recv_buffers += buffers_consumed;
534 if (rxq->recv_buffers > rxq->rx_free_thresh) {
535 rxq->recv_buffers -= nicvf_fill_rbdr(rxq, rxq->rx_free_thresh);
536 NICVF_RX_ASSERT(rxq->recv_buffers >= 0);
543 nicvf_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t queue_idx)
545 struct nicvf_rxq *rxq;
547 rxq = dev->data->rx_queues[queue_idx];
548 return nicvf_addr_read(rxq->cq_status) & NICVF_CQ_CQE_COUNT_MASK;
552 nicvf_dev_rbdr_refill(struct rte_eth_dev *dev, uint16_t queue_idx)
554 struct nicvf_rxq *rxq;
558 rxq = dev->data->rx_queues[queue_idx];
559 to_process = rxq->recv_buffers;
560 while (rxq->recv_buffers > 0) {
561 rx_free = RTE_MIN(rxq->recv_buffers, NICVF_MAX_RX_FREE_THRESH);
562 rxq->recv_buffers -= nicvf_fill_rbdr(rxq, rx_free);
565 assert(rxq->recv_buffers == 0);