1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2010-2015 Intel Corporation
14 #include <rte_byteorder.h>
15 #include <rte_common.h>
16 #include <rte_cycles.h>
18 #include <rte_interrupts.h>
20 #include <rte_debug.h>
22 #include <rte_bus_pci.h>
23 #include <rte_branch_prediction.h>
24 #include <rte_memory.h>
25 #include <rte_memzone.h>
27 #include <rte_alarm.h>
28 #include <rte_ether.h>
29 #include <rte_ethdev_driver.h>
30 #include <rte_ethdev_pci.h>
31 #include <rte_string_fns.h>
32 #include <rte_malloc.h>
35 #include "base/vmxnet3_defs.h"
37 #include "vmxnet3_ring.h"
38 #include "vmxnet3_logs.h"
39 #include "vmxnet3_ethdev.h"
41 #define PROCESS_SYS_EVENTS 0
43 #define VMXNET3_TX_MAX_SEG UINT8_MAX
45 #define VMXNET3_TX_OFFLOAD_CAP \
46 (DEV_TX_OFFLOAD_VLAN_INSERT | \
47 DEV_TX_OFFLOAD_IPV4_CKSUM | \
48 DEV_TX_OFFLOAD_TCP_CKSUM | \
49 DEV_TX_OFFLOAD_UDP_CKSUM | \
50 DEV_TX_OFFLOAD_TCP_TSO | \
51 DEV_TX_OFFLOAD_MULTI_SEGS)
53 #define VMXNET3_RX_OFFLOAD_CAP \
54 (DEV_RX_OFFLOAD_VLAN_STRIP | \
55 DEV_RX_OFFLOAD_SCATTER | \
56 DEV_RX_OFFLOAD_IPV4_CKSUM | \
57 DEV_RX_OFFLOAD_UDP_CKSUM | \
58 DEV_RX_OFFLOAD_TCP_CKSUM | \
59 DEV_RX_OFFLOAD_TCP_LRO | \
60 DEV_RX_OFFLOAD_JUMBO_FRAME)
62 static int eth_vmxnet3_dev_init(struct rte_eth_dev *eth_dev);
63 static int eth_vmxnet3_dev_uninit(struct rte_eth_dev *eth_dev);
64 static int vmxnet3_dev_configure(struct rte_eth_dev *dev);
65 static int vmxnet3_dev_start(struct rte_eth_dev *dev);
66 static void vmxnet3_dev_stop(struct rte_eth_dev *dev);
67 static void vmxnet3_dev_close(struct rte_eth_dev *dev);
68 static void vmxnet3_dev_set_rxmode(struct vmxnet3_hw *hw, uint32_t feature, int set);
69 static void vmxnet3_dev_promiscuous_enable(struct rte_eth_dev *dev);
70 static void vmxnet3_dev_promiscuous_disable(struct rte_eth_dev *dev);
71 static void vmxnet3_dev_allmulticast_enable(struct rte_eth_dev *dev);
72 static void vmxnet3_dev_allmulticast_disable(struct rte_eth_dev *dev);
73 static int __vmxnet3_dev_link_update(struct rte_eth_dev *dev,
74 int wait_to_complete);
75 static int vmxnet3_dev_link_update(struct rte_eth_dev *dev,
76 int wait_to_complete);
77 static void vmxnet3_hw_stats_save(struct vmxnet3_hw *hw);
78 static int vmxnet3_dev_stats_get(struct rte_eth_dev *dev,
79 struct rte_eth_stats *stats);
80 static int vmxnet3_dev_xstats_get_names(struct rte_eth_dev *dev,
81 struct rte_eth_xstat_name *xstats,
83 static int vmxnet3_dev_xstats_get(struct rte_eth_dev *dev,
84 struct rte_eth_xstat *xstats, unsigned int n);
85 static void vmxnet3_dev_info_get(struct rte_eth_dev *dev,
86 struct rte_eth_dev_info *dev_info);
87 static const uint32_t *
88 vmxnet3_dev_supported_ptypes_get(struct rte_eth_dev *dev);
89 static int vmxnet3_dev_vlan_filter_set(struct rte_eth_dev *dev,
90 uint16_t vid, int on);
91 static int vmxnet3_dev_vlan_offload_set(struct rte_eth_dev *dev, int mask);
92 static int vmxnet3_mac_addr_set(struct rte_eth_dev *dev,
93 struct ether_addr *mac_addr);
94 static void vmxnet3_interrupt_handler(void *param);
96 int vmxnet3_logtype_init;
97 int vmxnet3_logtype_driver;
100 * The set of PCI devices this driver supports
102 #define VMWARE_PCI_VENDOR_ID 0x15AD
103 #define VMWARE_DEV_ID_VMXNET3 0x07B0
104 static const struct rte_pci_id pci_id_vmxnet3_map[] = {
105 { RTE_PCI_DEVICE(VMWARE_PCI_VENDOR_ID, VMWARE_DEV_ID_VMXNET3) },
106 { .vendor_id = 0, /* sentinel */ },
109 static const struct eth_dev_ops vmxnet3_eth_dev_ops = {
110 .dev_configure = vmxnet3_dev_configure,
111 .dev_start = vmxnet3_dev_start,
112 .dev_stop = vmxnet3_dev_stop,
113 .dev_close = vmxnet3_dev_close,
114 .promiscuous_enable = vmxnet3_dev_promiscuous_enable,
115 .promiscuous_disable = vmxnet3_dev_promiscuous_disable,
116 .allmulticast_enable = vmxnet3_dev_allmulticast_enable,
117 .allmulticast_disable = vmxnet3_dev_allmulticast_disable,
118 .link_update = vmxnet3_dev_link_update,
119 .stats_get = vmxnet3_dev_stats_get,
120 .xstats_get_names = vmxnet3_dev_xstats_get_names,
121 .xstats_get = vmxnet3_dev_xstats_get,
122 .mac_addr_set = vmxnet3_mac_addr_set,
123 .dev_infos_get = vmxnet3_dev_info_get,
124 .dev_supported_ptypes_get = vmxnet3_dev_supported_ptypes_get,
125 .vlan_filter_set = vmxnet3_dev_vlan_filter_set,
126 .vlan_offload_set = vmxnet3_dev_vlan_offload_set,
127 .rx_queue_setup = vmxnet3_dev_rx_queue_setup,
128 .rx_queue_release = vmxnet3_dev_rx_queue_release,
129 .tx_queue_setup = vmxnet3_dev_tx_queue_setup,
130 .tx_queue_release = vmxnet3_dev_tx_queue_release,
133 struct vmxnet3_xstats_name_off {
134 char name[RTE_ETH_XSTATS_NAME_SIZE];
138 /* tx_qX_ is prepended to the name string here */
139 static const struct vmxnet3_xstats_name_off vmxnet3_txq_stat_strings[] = {
140 {"drop_total", offsetof(struct vmxnet3_txq_stats, drop_total)},
141 {"drop_too_many_segs", offsetof(struct vmxnet3_txq_stats, drop_too_many_segs)},
142 {"drop_tso", offsetof(struct vmxnet3_txq_stats, drop_tso)},
143 {"tx_ring_full", offsetof(struct vmxnet3_txq_stats, tx_ring_full)},
146 /* rx_qX_ is prepended to the name string here */
147 static const struct vmxnet3_xstats_name_off vmxnet3_rxq_stat_strings[] = {
148 {"drop_total", offsetof(struct vmxnet3_rxq_stats, drop_total)},
149 {"drop_err", offsetof(struct vmxnet3_rxq_stats, drop_err)},
150 {"drop_fcs", offsetof(struct vmxnet3_rxq_stats, drop_fcs)},
151 {"rx_buf_alloc_failure", offsetof(struct vmxnet3_rxq_stats, rx_buf_alloc_failure)},
154 static const struct rte_memzone *
155 gpa_zone_reserve(struct rte_eth_dev *dev, uint32_t size,
156 const char *post_string, int socket_id,
157 uint16_t align, bool reuse)
159 char z_name[RTE_MEMZONE_NAMESIZE];
160 const struct rte_memzone *mz;
162 snprintf(z_name, sizeof(z_name), "%s_%d_%s",
163 dev->device->driver->name, dev->data->port_id, post_string);
165 mz = rte_memzone_lookup(z_name);
168 rte_memzone_free(mz);
169 return rte_memzone_reserve_aligned(z_name, size, socket_id,
170 RTE_MEMZONE_IOVA_CONTIG, align);
176 return rte_memzone_reserve_aligned(z_name, size, socket_id,
177 RTE_MEMZONE_IOVA_CONTIG, align);
181 * This function is based on vmxnet3_disable_intr()
184 vmxnet3_disable_intr(struct vmxnet3_hw *hw)
188 PMD_INIT_FUNC_TRACE();
190 hw->shared->devRead.intrConf.intrCtrl |= VMXNET3_IC_DISABLE_ALL;
191 for (i = 0; i < hw->num_intrs; i++)
192 VMXNET3_WRITE_BAR0_REG(hw, VMXNET3_REG_IMR + i * 8, 1);
196 vmxnet3_enable_intr(struct vmxnet3_hw *hw)
200 PMD_INIT_FUNC_TRACE();
202 hw->shared->devRead.intrConf.intrCtrl &= ~VMXNET3_IC_DISABLE_ALL;
203 for (i = 0; i < hw->num_intrs; i++)
204 VMXNET3_WRITE_BAR0_REG(hw, VMXNET3_REG_IMR + i * 8, 0);
208 * Gets tx data ring descriptor size.
211 eth_vmxnet3_txdata_get(struct vmxnet3_hw *hw)
213 uint16 txdata_desc_size;
215 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
216 VMXNET3_CMD_GET_TXDATA_DESC_SIZE);
217 txdata_desc_size = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_CMD);
219 return (txdata_desc_size < VMXNET3_TXDATA_DESC_MIN_SIZE ||
220 txdata_desc_size > VMXNET3_TXDATA_DESC_MAX_SIZE ||
221 txdata_desc_size & VMXNET3_TXDATA_DESC_SIZE_MASK) ?
222 sizeof(struct Vmxnet3_TxDataDesc) : txdata_desc_size;
226 * It returns 0 on success.
229 eth_vmxnet3_dev_init(struct rte_eth_dev *eth_dev)
231 struct rte_pci_device *pci_dev;
232 struct vmxnet3_hw *hw = eth_dev->data->dev_private;
233 uint32_t mac_hi, mac_lo, ver;
234 struct rte_eth_link link;
236 PMD_INIT_FUNC_TRACE();
238 eth_dev->dev_ops = &vmxnet3_eth_dev_ops;
239 eth_dev->rx_pkt_burst = &vmxnet3_recv_pkts;
240 eth_dev->tx_pkt_burst = &vmxnet3_xmit_pkts;
241 eth_dev->tx_pkt_prepare = vmxnet3_prep_pkts;
242 pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
245 * for secondary processes, we don't initialize any further as primary
246 * has already done this work.
248 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
251 rte_eth_copy_pci_info(eth_dev, pci_dev);
253 /* Vendor and Device ID need to be set before init of shared code */
254 hw->device_id = pci_dev->id.device_id;
255 hw->vendor_id = pci_dev->id.vendor_id;
256 hw->hw_addr0 = (void *)pci_dev->mem_resource[0].addr;
257 hw->hw_addr1 = (void *)pci_dev->mem_resource[1].addr;
259 hw->num_rx_queues = 1;
260 hw->num_tx_queues = 1;
261 hw->bufs_per_pkt = 1;
263 /* Check h/w version compatibility with driver. */
264 ver = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_VRRS);
265 PMD_INIT_LOG(DEBUG, "Hardware version : %d", ver);
267 if (ver & (1 << VMXNET3_REV_3)) {
268 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_VRRS,
270 hw->version = VMXNET3_REV_3 + 1;
271 } else if (ver & (1 << VMXNET3_REV_2)) {
272 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_VRRS,
274 hw->version = VMXNET3_REV_2 + 1;
275 } else if (ver & (1 << VMXNET3_REV_1)) {
276 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_VRRS,
278 hw->version = VMXNET3_REV_1 + 1;
280 PMD_INIT_LOG(ERR, "Incompatible hardware version: %d", ver);
284 PMD_INIT_LOG(DEBUG, "Using device version %d\n", hw->version);
286 /* Check UPT version compatibility with driver. */
287 ver = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_UVRS);
288 PMD_INIT_LOG(DEBUG, "UPT hardware version : %d", ver);
290 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_UVRS, 1);
292 PMD_INIT_LOG(ERR, "Incompatible UPT version.");
296 /* Getting MAC Address */
297 mac_lo = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_MACL);
298 mac_hi = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_MACH);
299 memcpy(hw->perm_addr, &mac_lo, 4);
300 memcpy(hw->perm_addr + 4, &mac_hi, 2);
302 /* Allocate memory for storing MAC addresses */
303 eth_dev->data->mac_addrs = rte_zmalloc("vmxnet3", ETHER_ADDR_LEN *
304 VMXNET3_MAX_MAC_ADDRS, 0);
305 if (eth_dev->data->mac_addrs == NULL) {
307 "Failed to allocate %d bytes needed to store MAC addresses",
308 ETHER_ADDR_LEN * VMXNET3_MAX_MAC_ADDRS);
311 /* Copy the permanent MAC address */
312 ether_addr_copy((struct ether_addr *) hw->perm_addr,
313 ð_dev->data->mac_addrs[0]);
315 PMD_INIT_LOG(DEBUG, "MAC Address : %02x:%02x:%02x:%02x:%02x:%02x",
316 hw->perm_addr[0], hw->perm_addr[1], hw->perm_addr[2],
317 hw->perm_addr[3], hw->perm_addr[4], hw->perm_addr[5]);
319 /* Put device in Quiesce Mode */
320 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_QUIESCE_DEV);
322 /* allow untagged pkts */
323 VMXNET3_SET_VFTABLE_ENTRY(hw->shadow_vfta, 0);
325 hw->txdata_desc_size = VMXNET3_VERSION_GE_3(hw) ?
326 eth_vmxnet3_txdata_get(hw) : sizeof(struct Vmxnet3_TxDataDesc);
328 hw->rxdata_desc_size = VMXNET3_VERSION_GE_3(hw) ?
329 VMXNET3_DEF_RXDATA_DESC_SIZE : 0;
330 RTE_ASSERT((hw->rxdata_desc_size & ~VMXNET3_RXDATA_DESC_SIZE_MASK) ==
331 hw->rxdata_desc_size);
333 /* clear shadow stats */
334 memset(hw->saved_tx_stats, 0, sizeof(hw->saved_tx_stats));
335 memset(hw->saved_rx_stats, 0, sizeof(hw->saved_rx_stats));
337 /* set the initial link status */
338 memset(&link, 0, sizeof(link));
339 link.link_duplex = ETH_LINK_FULL_DUPLEX;
340 link.link_speed = ETH_SPEED_NUM_10G;
341 link.link_autoneg = ETH_LINK_FIXED;
342 rte_eth_linkstatus_set(eth_dev, &link);
348 eth_vmxnet3_dev_uninit(struct rte_eth_dev *eth_dev)
350 struct vmxnet3_hw *hw = eth_dev->data->dev_private;
352 PMD_INIT_FUNC_TRACE();
354 if (rte_eal_process_type() != RTE_PROC_PRIMARY)
357 if (hw->adapter_stopped == 0)
358 vmxnet3_dev_close(eth_dev);
360 eth_dev->dev_ops = NULL;
361 eth_dev->rx_pkt_burst = NULL;
362 eth_dev->tx_pkt_burst = NULL;
363 eth_dev->tx_pkt_prepare = NULL;
365 rte_free(eth_dev->data->mac_addrs);
366 eth_dev->data->mac_addrs = NULL;
371 static int eth_vmxnet3_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
372 struct rte_pci_device *pci_dev)
374 return rte_eth_dev_pci_generic_probe(pci_dev,
375 sizeof(struct vmxnet3_hw), eth_vmxnet3_dev_init);
378 static int eth_vmxnet3_pci_remove(struct rte_pci_device *pci_dev)
380 return rte_eth_dev_pci_generic_remove(pci_dev, eth_vmxnet3_dev_uninit);
383 static struct rte_pci_driver rte_vmxnet3_pmd = {
384 .id_table = pci_id_vmxnet3_map,
385 .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
386 .probe = eth_vmxnet3_pci_probe,
387 .remove = eth_vmxnet3_pci_remove,
391 vmxnet3_dev_configure(struct rte_eth_dev *dev)
393 const struct rte_memzone *mz;
394 struct vmxnet3_hw *hw = dev->data->dev_private;
397 PMD_INIT_FUNC_TRACE();
399 if (dev->data->nb_tx_queues > VMXNET3_MAX_TX_QUEUES ||
400 dev->data->nb_rx_queues > VMXNET3_MAX_RX_QUEUES) {
401 PMD_INIT_LOG(ERR, "ERROR: Number of queues not supported");
405 if (!rte_is_power_of_2(dev->data->nb_rx_queues)) {
406 PMD_INIT_LOG(ERR, "ERROR: Number of rx queues not power of 2");
410 size = dev->data->nb_rx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
411 dev->data->nb_tx_queues * sizeof(struct Vmxnet3_RxQueueDesc);
413 if (size > UINT16_MAX)
416 hw->num_rx_queues = (uint8_t)dev->data->nb_rx_queues;
417 hw->num_tx_queues = (uint8_t)dev->data->nb_tx_queues;
420 * Allocate a memzone for Vmxnet3_DriverShared - Vmxnet3_DSDevRead
423 mz = gpa_zone_reserve(dev, sizeof(struct Vmxnet3_DriverShared),
424 "shared", rte_socket_id(), 8, 1);
427 PMD_INIT_LOG(ERR, "ERROR: Creating shared zone");
430 memset(mz->addr, 0, mz->len);
432 hw->shared = mz->addr;
433 hw->sharedPA = mz->iova;
436 * Allocate a memzone for Vmxnet3_RxQueueDesc - Vmxnet3_TxQueueDesc
439 * We cannot reuse this memzone from previous allocation as its size
440 * depends on the number of tx and rx queues, which could be different
441 * from one config to another.
443 mz = gpa_zone_reserve(dev, size, "queuedesc", rte_socket_id(),
444 VMXNET3_QUEUE_DESC_ALIGN, 0);
446 PMD_INIT_LOG(ERR, "ERROR: Creating queue descriptors zone");
449 memset(mz->addr, 0, mz->len);
451 hw->tqd_start = (Vmxnet3_TxQueueDesc *)mz->addr;
452 hw->rqd_start = (Vmxnet3_RxQueueDesc *)(hw->tqd_start + hw->num_tx_queues);
454 hw->queueDescPA = mz->iova;
455 hw->queue_desc_len = (uint16_t)size;
457 if (dev->data->dev_conf.rxmode.mq_mode == ETH_MQ_RX_RSS) {
458 /* Allocate memory structure for UPT1_RSSConf and configure */
459 mz = gpa_zone_reserve(dev, sizeof(struct VMXNET3_RSSConf),
460 "rss_conf", rte_socket_id(),
461 RTE_CACHE_LINE_SIZE, 1);
464 "ERROR: Creating rss_conf structure zone");
467 memset(mz->addr, 0, mz->len);
469 hw->rss_conf = mz->addr;
470 hw->rss_confPA = mz->iova;
477 vmxnet3_write_mac(struct vmxnet3_hw *hw, const uint8_t *addr)
482 "Writing MAC Address : %02x:%02x:%02x:%02x:%02x:%02x",
483 addr[0], addr[1], addr[2],
484 addr[3], addr[4], addr[5]);
486 memcpy(&val, addr, 4);
487 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_MACL, val);
489 memcpy(&val, addr + 4, 2);
490 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_MACH, val);
494 vmxnet3_dev_setup_memreg(struct rte_eth_dev *dev)
496 struct vmxnet3_hw *hw = dev->data->dev_private;
497 Vmxnet3_DriverShared *shared = hw->shared;
498 Vmxnet3_CmdInfo *cmdInfo;
499 struct rte_mempool *mp[VMXNET3_MAX_RX_QUEUES];
500 uint8_t index[VMXNET3_MAX_RX_QUEUES + VMXNET3_MAX_TX_QUEUES];
501 uint32_t num, i, j, size;
503 if (hw->memRegsPA == 0) {
504 const struct rte_memzone *mz;
506 size = sizeof(Vmxnet3_MemRegs) +
507 (VMXNET3_MAX_RX_QUEUES + VMXNET3_MAX_TX_QUEUES) *
508 sizeof(Vmxnet3_MemoryRegion);
510 mz = gpa_zone_reserve(dev, size, "memRegs", rte_socket_id(), 8,
513 PMD_INIT_LOG(ERR, "ERROR: Creating memRegs zone");
516 memset(mz->addr, 0, mz->len);
517 hw->memRegs = mz->addr;
518 hw->memRegsPA = mz->iova;
521 num = hw->num_rx_queues;
523 for (i = 0; i < num; i++) {
524 vmxnet3_rx_queue_t *rxq = dev->data->rx_queues[i];
531 * The same mempool could be used by multiple queues. In such a case,
532 * remove duplicate mempool entries. Only one entry is kept with
533 * bitmask indicating queues that are using this mempool.
535 for (i = 1; i < num; i++) {
536 for (j = 0; j < i; j++) {
537 if (mp[i] == mp[j]) {
546 for (i = 0; i < num; i++) {
550 Vmxnet3_MemoryRegion *mr = &hw->memRegs->memRegs[j];
553 (uintptr_t)STAILQ_FIRST(&mp[i]->mem_list)->iova;
554 mr->length = STAILQ_FIRST(&mp[i]->mem_list)->len <= INT32_MAX ?
555 STAILQ_FIRST(&mp[i]->mem_list)->len : INT32_MAX;
556 mr->txQueueBits = index[i];
557 mr->rxQueueBits = index[i];
560 "index: %u startPA: %" PRIu64 " length: %u, "
562 j, mr->startPA, mr->length, mr->rxQueueBits);
565 hw->memRegs->numRegs = j;
566 PMD_INIT_LOG(INFO, "numRegs: %u", j);
568 size = sizeof(Vmxnet3_MemRegs) +
569 (j - 1) * sizeof(Vmxnet3_MemoryRegion);
571 cmdInfo = &shared->cu.cmdInfo;
572 cmdInfo->varConf.confVer = 1;
573 cmdInfo->varConf.confLen = size;
574 cmdInfo->varConf.confPA = hw->memRegsPA;
580 vmxnet3_setup_driver_shared(struct rte_eth_dev *dev)
582 struct rte_eth_conf port_conf = dev->data->dev_conf;
583 struct vmxnet3_hw *hw = dev->data->dev_private;
584 uint32_t mtu = dev->data->mtu;
585 Vmxnet3_DriverShared *shared = hw->shared;
586 Vmxnet3_DSDevRead *devRead = &shared->devRead;
587 uint64_t rx_offloads = dev->data->dev_conf.rxmode.offloads;
593 shared->magic = VMXNET3_REV1_MAGIC;
594 devRead->misc.driverInfo.version = VMXNET3_DRIVER_VERSION_NUM;
596 /* Setting up Guest OS information */
597 devRead->misc.driverInfo.gos.gosBits = sizeof(void *) == 4 ?
598 VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64;
599 devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
600 devRead->misc.driverInfo.vmxnet3RevSpt = 1;
601 devRead->misc.driverInfo.uptVerSpt = 1;
603 devRead->misc.mtu = rte_le_to_cpu_32(mtu);
604 devRead->misc.queueDescPA = hw->queueDescPA;
605 devRead->misc.queueDescLen = hw->queue_desc_len;
606 devRead->misc.numTxQueues = hw->num_tx_queues;
607 devRead->misc.numRxQueues = hw->num_rx_queues;
610 * Set number of interrupts to 1
611 * PMD by default disables all the interrupts but this is MUST
612 * to activate device. It needs at least one interrupt for
613 * link events to handle
615 hw->num_intrs = devRead->intrConf.numIntrs = 1;
616 devRead->intrConf.intrCtrl |= VMXNET3_IC_DISABLE_ALL;
618 for (i = 0; i < hw->num_tx_queues; i++) {
619 Vmxnet3_TxQueueDesc *tqd = &hw->tqd_start[i];
620 vmxnet3_tx_queue_t *txq = dev->data->tx_queues[i];
622 txq->shared = &hw->tqd_start[i];
624 tqd->ctrl.txNumDeferred = 0;
625 tqd->ctrl.txThreshold = 1;
626 tqd->conf.txRingBasePA = txq->cmd_ring.basePA;
627 tqd->conf.compRingBasePA = txq->comp_ring.basePA;
628 tqd->conf.dataRingBasePA = txq->data_ring.basePA;
630 tqd->conf.txRingSize = txq->cmd_ring.size;
631 tqd->conf.compRingSize = txq->comp_ring.size;
632 tqd->conf.dataRingSize = txq->data_ring.size;
633 tqd->conf.txDataRingDescSize = txq->txdata_desc_size;
634 tqd->conf.intrIdx = txq->comp_ring.intr_idx;
635 tqd->status.stopped = TRUE;
636 tqd->status.error = 0;
637 memset(&tqd->stats, 0, sizeof(tqd->stats));
640 for (i = 0; i < hw->num_rx_queues; i++) {
641 Vmxnet3_RxQueueDesc *rqd = &hw->rqd_start[i];
642 vmxnet3_rx_queue_t *rxq = dev->data->rx_queues[i];
644 rxq->shared = &hw->rqd_start[i];
646 rqd->conf.rxRingBasePA[0] = rxq->cmd_ring[0].basePA;
647 rqd->conf.rxRingBasePA[1] = rxq->cmd_ring[1].basePA;
648 rqd->conf.compRingBasePA = rxq->comp_ring.basePA;
650 rqd->conf.rxRingSize[0] = rxq->cmd_ring[0].size;
651 rqd->conf.rxRingSize[1] = rxq->cmd_ring[1].size;
652 rqd->conf.compRingSize = rxq->comp_ring.size;
653 rqd->conf.intrIdx = rxq->comp_ring.intr_idx;
654 if (VMXNET3_VERSION_GE_3(hw)) {
655 rqd->conf.rxDataRingBasePA = rxq->data_ring.basePA;
656 rqd->conf.rxDataRingDescSize = rxq->data_desc_size;
658 rqd->status.stopped = TRUE;
659 rqd->status.error = 0;
660 memset(&rqd->stats, 0, sizeof(rqd->stats));
663 /* RxMode set to 0 of VMXNET3_RXM_xxx */
664 devRead->rxFilterConf.rxMode = 0;
666 /* Setting up feature flags */
667 if (rx_offloads & DEV_RX_OFFLOAD_CHECKSUM)
668 devRead->misc.uptFeatures |= VMXNET3_F_RXCSUM;
670 if (rx_offloads & DEV_RX_OFFLOAD_TCP_LRO) {
671 devRead->misc.uptFeatures |= VMXNET3_F_LRO;
672 devRead->misc.maxNumRxSG = 0;
675 if (port_conf.rxmode.mq_mode == ETH_MQ_RX_RSS) {
676 ret = vmxnet3_rss_configure(dev);
677 if (ret != VMXNET3_SUCCESS)
680 devRead->misc.uptFeatures |= VMXNET3_F_RSS;
681 devRead->rssConfDesc.confVer = 1;
682 devRead->rssConfDesc.confLen = sizeof(struct VMXNET3_RSSConf);
683 devRead->rssConfDesc.confPA = hw->rss_confPA;
686 ret = vmxnet3_dev_vlan_offload_set(dev,
687 ETH_VLAN_STRIP_MASK | ETH_VLAN_FILTER_MASK);
691 vmxnet3_write_mac(hw, dev->data->mac_addrs->addr_bytes);
693 return VMXNET3_SUCCESS;
697 * Configure device link speed and setup link.
698 * Must be called after eth_vmxnet3_dev_init. Other wise it might fail
699 * It returns 0 on success.
702 vmxnet3_dev_start(struct rte_eth_dev *dev)
705 struct vmxnet3_hw *hw = dev->data->dev_private;
707 PMD_INIT_FUNC_TRACE();
709 /* Save stats before it is reset by CMD_ACTIVATE */
710 vmxnet3_hw_stats_save(hw);
712 ret = vmxnet3_setup_driver_shared(dev);
713 if (ret != VMXNET3_SUCCESS)
716 /* check if lsc interrupt feature is enabled */
717 if (dev->data->dev_conf.intr_conf.lsc) {
718 struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(dev->device);
720 /* Setup interrupt callback */
721 rte_intr_callback_register(&pci_dev->intr_handle,
722 vmxnet3_interrupt_handler, dev);
724 if (rte_intr_enable(&pci_dev->intr_handle) < 0) {
725 PMD_INIT_LOG(ERR, "interrupt enable failed");
730 /* Exchange shared data with device */
731 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_DSAL,
732 VMXNET3_GET_ADDR_LO(hw->sharedPA));
733 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_DSAH,
734 VMXNET3_GET_ADDR_HI(hw->sharedPA));
736 /* Activate device by register write */
737 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_ACTIVATE_DEV);
738 ret = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_CMD);
741 PMD_INIT_LOG(ERR, "Device activation: UNSUCCESSFUL");
745 /* Setup memory region for rx buffers */
746 ret = vmxnet3_dev_setup_memreg(dev);
748 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
749 VMXNET3_CMD_REGISTER_MEMREGS);
750 ret = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_CMD);
753 "Failed in setup memory region cmd\n");
756 PMD_INIT_LOG(DEBUG, "Failed to setup memory region\n");
759 /* Disable interrupts */
760 vmxnet3_disable_intr(hw);
763 * Load RX queues with blank mbufs and update next2fill index for device
764 * Update RxMode of the device
766 ret = vmxnet3_dev_rxtx_init(dev);
767 if (ret != VMXNET3_SUCCESS) {
768 PMD_INIT_LOG(ERR, "Device queue init: UNSUCCESSFUL");
772 hw->adapter_stopped = FALSE;
774 /* Setting proper Rx Mode and issue Rx Mode Update command */
775 vmxnet3_dev_set_rxmode(hw, VMXNET3_RXM_UCAST | VMXNET3_RXM_BCAST, 1);
777 if (dev->data->dev_conf.intr_conf.lsc) {
778 vmxnet3_enable_intr(hw);
781 * Update link state from device since this won't be
782 * done upon starting with lsc in use. This is done
783 * only after enabling interrupts to avoid any race
784 * where the link state could change without an
785 * interrupt being fired.
787 __vmxnet3_dev_link_update(dev, 0);
790 return VMXNET3_SUCCESS;
794 * Stop device: disable rx and tx functions to allow for reconfiguring.
797 vmxnet3_dev_stop(struct rte_eth_dev *dev)
799 struct rte_eth_link link;
800 struct vmxnet3_hw *hw = dev->data->dev_private;
802 PMD_INIT_FUNC_TRACE();
804 if (hw->adapter_stopped == 1) {
805 PMD_INIT_LOG(DEBUG, "Device already closed.");
809 /* disable interrupts */
810 vmxnet3_disable_intr(hw);
812 if (dev->data->dev_conf.intr_conf.lsc) {
813 struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(dev->device);
815 rte_intr_disable(&pci_dev->intr_handle);
817 rte_intr_callback_unregister(&pci_dev->intr_handle,
818 vmxnet3_interrupt_handler, dev);
821 /* quiesce the device first */
822 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_QUIESCE_DEV);
823 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_DSAL, 0);
824 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_DSAH, 0);
826 /* reset the device */
827 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
828 PMD_INIT_LOG(DEBUG, "Device reset.");
829 hw->adapter_stopped = 0;
831 vmxnet3_dev_clear_queues(dev);
833 /* Clear recorded link status */
834 memset(&link, 0, sizeof(link));
835 link.link_duplex = ETH_LINK_FULL_DUPLEX;
836 link.link_speed = ETH_SPEED_NUM_10G;
837 link.link_autoneg = ETH_LINK_FIXED;
838 rte_eth_linkstatus_set(dev, &link);
842 * Reset and stop device.
845 vmxnet3_dev_close(struct rte_eth_dev *dev)
847 struct vmxnet3_hw *hw = dev->data->dev_private;
849 PMD_INIT_FUNC_TRACE();
851 vmxnet3_dev_stop(dev);
852 hw->adapter_stopped = 1;
856 vmxnet3_hw_tx_stats_get(struct vmxnet3_hw *hw, unsigned int q,
857 struct UPT1_TxStats *res)
859 #define VMXNET3_UPDATE_TX_STAT(h, i, f, r) \
860 ((r)->f = (h)->tqd_start[(i)].stats.f + \
861 (h)->saved_tx_stats[(i)].f)
863 VMXNET3_UPDATE_TX_STAT(hw, q, ucastPktsTxOK, res);
864 VMXNET3_UPDATE_TX_STAT(hw, q, mcastPktsTxOK, res);
865 VMXNET3_UPDATE_TX_STAT(hw, q, bcastPktsTxOK, res);
866 VMXNET3_UPDATE_TX_STAT(hw, q, ucastBytesTxOK, res);
867 VMXNET3_UPDATE_TX_STAT(hw, q, mcastBytesTxOK, res);
868 VMXNET3_UPDATE_TX_STAT(hw, q, bcastBytesTxOK, res);
869 VMXNET3_UPDATE_TX_STAT(hw, q, pktsTxError, res);
870 VMXNET3_UPDATE_TX_STAT(hw, q, pktsTxDiscard, res);
872 #undef VMXNET3_UPDATE_TX_STAT
876 vmxnet3_hw_rx_stats_get(struct vmxnet3_hw *hw, unsigned int q,
877 struct UPT1_RxStats *res)
879 #define VMXNET3_UPDATE_RX_STAT(h, i, f, r) \
880 ((r)->f = (h)->rqd_start[(i)].stats.f + \
881 (h)->saved_rx_stats[(i)].f)
883 VMXNET3_UPDATE_RX_STAT(hw, q, ucastPktsRxOK, res);
884 VMXNET3_UPDATE_RX_STAT(hw, q, mcastPktsRxOK, res);
885 VMXNET3_UPDATE_RX_STAT(hw, q, bcastPktsRxOK, res);
886 VMXNET3_UPDATE_RX_STAT(hw, q, ucastBytesRxOK, res);
887 VMXNET3_UPDATE_RX_STAT(hw, q, mcastBytesRxOK, res);
888 VMXNET3_UPDATE_RX_STAT(hw, q, bcastBytesRxOK, res);
889 VMXNET3_UPDATE_RX_STAT(hw, q, pktsRxError, res);
890 VMXNET3_UPDATE_RX_STAT(hw, q, pktsRxOutOfBuf, res);
892 #undef VMXNET3_UPDATE_RX_STATS
896 vmxnet3_hw_stats_save(struct vmxnet3_hw *hw)
900 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_GET_STATS);
902 RTE_BUILD_BUG_ON(RTE_ETHDEV_QUEUE_STAT_CNTRS < VMXNET3_MAX_TX_QUEUES);
904 for (i = 0; i < hw->num_tx_queues; i++)
905 vmxnet3_hw_tx_stats_get(hw, i, &hw->saved_tx_stats[i]);
906 for (i = 0; i < hw->num_rx_queues; i++)
907 vmxnet3_hw_rx_stats_get(hw, i, &hw->saved_rx_stats[i]);
911 vmxnet3_dev_xstats_get_names(struct rte_eth_dev *dev,
912 struct rte_eth_xstat_name *xstats_names,
915 unsigned int i, t, count = 0;
916 unsigned int nstats =
917 dev->data->nb_tx_queues * RTE_DIM(vmxnet3_txq_stat_strings) +
918 dev->data->nb_rx_queues * RTE_DIM(vmxnet3_rxq_stat_strings);
920 if (!xstats_names || n < nstats)
923 for (i = 0; i < dev->data->nb_rx_queues; i++) {
924 if (!dev->data->rx_queues[i])
927 for (t = 0; t < RTE_DIM(vmxnet3_rxq_stat_strings); t++) {
928 snprintf(xstats_names[count].name,
929 sizeof(xstats_names[count].name),
931 vmxnet3_rxq_stat_strings[t].name);
936 for (i = 0; i < dev->data->nb_tx_queues; i++) {
937 if (!dev->data->tx_queues[i])
940 for (t = 0; t < RTE_DIM(vmxnet3_txq_stat_strings); t++) {
941 snprintf(xstats_names[count].name,
942 sizeof(xstats_names[count].name),
944 vmxnet3_txq_stat_strings[t].name);
953 vmxnet3_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
956 unsigned int i, t, count = 0;
957 unsigned int nstats =
958 dev->data->nb_tx_queues * RTE_DIM(vmxnet3_txq_stat_strings) +
959 dev->data->nb_rx_queues * RTE_DIM(vmxnet3_rxq_stat_strings);
964 for (i = 0; i < dev->data->nb_rx_queues; i++) {
965 struct vmxnet3_rx_queue *rxq = dev->data->rx_queues[i];
970 for (t = 0; t < RTE_DIM(vmxnet3_rxq_stat_strings); t++) {
971 xstats[count].value = *(uint64_t *)(((char *)&rxq->stats) +
972 vmxnet3_rxq_stat_strings[t].offset);
973 xstats[count].id = count;
978 for (i = 0; i < dev->data->nb_tx_queues; i++) {
979 struct vmxnet3_tx_queue *txq = dev->data->tx_queues[i];
984 for (t = 0; t < RTE_DIM(vmxnet3_txq_stat_strings); t++) {
985 xstats[count].value = *(uint64_t *)(((char *)&txq->stats) +
986 vmxnet3_txq_stat_strings[t].offset);
987 xstats[count].id = count;
996 vmxnet3_dev_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
999 struct vmxnet3_hw *hw = dev->data->dev_private;
1000 struct UPT1_TxStats txStats;
1001 struct UPT1_RxStats rxStats;
1003 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_GET_STATS);
1005 RTE_BUILD_BUG_ON(RTE_ETHDEV_QUEUE_STAT_CNTRS < VMXNET3_MAX_TX_QUEUES);
1006 for (i = 0; i < hw->num_tx_queues; i++) {
1007 vmxnet3_hw_tx_stats_get(hw, i, &txStats);
1009 stats->q_opackets[i] = txStats.ucastPktsTxOK +
1010 txStats.mcastPktsTxOK +
1011 txStats.bcastPktsTxOK;
1013 stats->q_obytes[i] = txStats.ucastBytesTxOK +
1014 txStats.mcastBytesTxOK +
1015 txStats.bcastBytesTxOK;
1017 stats->opackets += stats->q_opackets[i];
1018 stats->obytes += stats->q_obytes[i];
1019 stats->oerrors += txStats.pktsTxError + txStats.pktsTxDiscard;
1022 RTE_BUILD_BUG_ON(RTE_ETHDEV_QUEUE_STAT_CNTRS < VMXNET3_MAX_RX_QUEUES);
1023 for (i = 0; i < hw->num_rx_queues; i++) {
1024 vmxnet3_hw_rx_stats_get(hw, i, &rxStats);
1026 stats->q_ipackets[i] = rxStats.ucastPktsRxOK +
1027 rxStats.mcastPktsRxOK +
1028 rxStats.bcastPktsRxOK;
1030 stats->q_ibytes[i] = rxStats.ucastBytesRxOK +
1031 rxStats.mcastBytesRxOK +
1032 rxStats.bcastBytesRxOK;
1034 stats->ipackets += stats->q_ipackets[i];
1035 stats->ibytes += stats->q_ibytes[i];
1037 stats->q_errors[i] = rxStats.pktsRxError;
1038 stats->ierrors += rxStats.pktsRxError;
1039 stats->imissed += rxStats.pktsRxOutOfBuf;
1046 vmxnet3_dev_info_get(struct rte_eth_dev *dev __rte_unused,
1047 struct rte_eth_dev_info *dev_info)
1049 dev_info->max_rx_queues = VMXNET3_MAX_RX_QUEUES;
1050 dev_info->max_tx_queues = VMXNET3_MAX_TX_QUEUES;
1051 dev_info->min_rx_bufsize = 1518 + RTE_PKTMBUF_HEADROOM;
1052 dev_info->max_rx_pktlen = 16384; /* includes CRC, cf MAXFRS register */
1053 dev_info->speed_capa = ETH_LINK_SPEED_10G;
1054 dev_info->max_mac_addrs = VMXNET3_MAX_MAC_ADDRS;
1056 dev_info->default_txconf.txq_flags = ETH_TXQ_FLAGS_NOXSUMSCTP;
1057 dev_info->flow_type_rss_offloads = VMXNET3_RSS_OFFLOAD_ALL;
1059 dev_info->rx_desc_lim = (struct rte_eth_desc_lim) {
1060 .nb_max = VMXNET3_RX_RING_MAX_SIZE,
1061 .nb_min = VMXNET3_DEF_RX_RING_SIZE,
1065 dev_info->tx_desc_lim = (struct rte_eth_desc_lim) {
1066 .nb_max = VMXNET3_TX_RING_MAX_SIZE,
1067 .nb_min = VMXNET3_DEF_TX_RING_SIZE,
1069 .nb_seg_max = VMXNET3_TX_MAX_SEG,
1070 .nb_mtu_seg_max = VMXNET3_MAX_TXD_PER_PKT,
1073 dev_info->rx_offload_capa = VMXNET3_RX_OFFLOAD_CAP;
1074 dev_info->rx_queue_offload_capa = 0;
1075 dev_info->tx_offload_capa = VMXNET3_TX_OFFLOAD_CAP;
1076 dev_info->tx_queue_offload_capa = 0;
1079 static const uint32_t *
1080 vmxnet3_dev_supported_ptypes_get(struct rte_eth_dev *dev)
1082 static const uint32_t ptypes[] = {
1083 RTE_PTYPE_L3_IPV4_EXT,
1088 if (dev->rx_pkt_burst == vmxnet3_recv_pkts)
1094 vmxnet3_mac_addr_set(struct rte_eth_dev *dev, struct ether_addr *mac_addr)
1096 struct vmxnet3_hw *hw = dev->data->dev_private;
1098 ether_addr_copy(mac_addr, (struct ether_addr *)(hw->perm_addr));
1099 vmxnet3_write_mac(hw, mac_addr->addr_bytes);
1103 /* return 0 means link status changed, -1 means not changed */
1105 __vmxnet3_dev_link_update(struct rte_eth_dev *dev,
1106 __rte_unused int wait_to_complete)
1108 struct vmxnet3_hw *hw = dev->data->dev_private;
1109 struct rte_eth_link link;
1112 memset(&link, 0, sizeof(link));
1114 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
1115 ret = VMXNET3_READ_BAR1_REG(hw, VMXNET3_REG_CMD);
1118 link.link_status = ETH_LINK_UP;
1119 link.link_duplex = ETH_LINK_FULL_DUPLEX;
1120 link.link_speed = ETH_SPEED_NUM_10G;
1121 link.link_autoneg = ETH_LINK_FIXED;
1123 return rte_eth_linkstatus_set(dev, &link);
1127 vmxnet3_dev_link_update(struct rte_eth_dev *dev, int wait_to_complete)
1129 /* Link status doesn't change for stopped dev */
1130 if (dev->data->dev_started == 0)
1133 return __vmxnet3_dev_link_update(dev, wait_to_complete);
1136 /* Updating rxmode through Vmxnet3_DriverShared structure in adapter */
1138 vmxnet3_dev_set_rxmode(struct vmxnet3_hw *hw, uint32_t feature, int set)
1140 struct Vmxnet3_RxFilterConf *rxConf = &hw->shared->devRead.rxFilterConf;
1143 rxConf->rxMode = rxConf->rxMode | feature;
1145 rxConf->rxMode = rxConf->rxMode & (~feature);
1147 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD, VMXNET3_CMD_UPDATE_RX_MODE);
1150 /* Promiscuous supported only if Vmxnet3_DriverShared is initialized in adapter */
1152 vmxnet3_dev_promiscuous_enable(struct rte_eth_dev *dev)
1154 struct vmxnet3_hw *hw = dev->data->dev_private;
1155 uint32_t *vf_table = hw->shared->devRead.rxFilterConf.vfTable;
1157 memset(vf_table, 0, VMXNET3_VFT_TABLE_SIZE);
1158 vmxnet3_dev_set_rxmode(hw, VMXNET3_RXM_PROMISC, 1);
1160 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
1161 VMXNET3_CMD_UPDATE_VLAN_FILTERS);
1164 /* Promiscuous supported only if Vmxnet3_DriverShared is initialized in adapter */
1166 vmxnet3_dev_promiscuous_disable(struct rte_eth_dev *dev)
1168 struct vmxnet3_hw *hw = dev->data->dev_private;
1169 uint32_t *vf_table = hw->shared->devRead.rxFilterConf.vfTable;
1170 uint64_t rx_offloads = dev->data->dev_conf.rxmode.offloads;
1172 if (rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
1173 memcpy(vf_table, hw->shadow_vfta, VMXNET3_VFT_TABLE_SIZE);
1175 memset(vf_table, 0xff, VMXNET3_VFT_TABLE_SIZE);
1176 vmxnet3_dev_set_rxmode(hw, VMXNET3_RXM_PROMISC, 0);
1177 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
1178 VMXNET3_CMD_UPDATE_VLAN_FILTERS);
1181 /* Allmulticast supported only if Vmxnet3_DriverShared is initialized in adapter */
1183 vmxnet3_dev_allmulticast_enable(struct rte_eth_dev *dev)
1185 struct vmxnet3_hw *hw = dev->data->dev_private;
1187 vmxnet3_dev_set_rxmode(hw, VMXNET3_RXM_ALL_MULTI, 1);
1190 /* Allmulticast supported only if Vmxnet3_DriverShared is initialized in adapter */
1192 vmxnet3_dev_allmulticast_disable(struct rte_eth_dev *dev)
1194 struct vmxnet3_hw *hw = dev->data->dev_private;
1196 vmxnet3_dev_set_rxmode(hw, VMXNET3_RXM_ALL_MULTI, 0);
1199 /* Enable/disable filter on vlan */
1201 vmxnet3_dev_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vid, int on)
1203 struct vmxnet3_hw *hw = dev->data->dev_private;
1204 struct Vmxnet3_RxFilterConf *rxConf = &hw->shared->devRead.rxFilterConf;
1205 uint32_t *vf_table = rxConf->vfTable;
1207 /* save state for restore */
1209 VMXNET3_SET_VFTABLE_ENTRY(hw->shadow_vfta, vid);
1211 VMXNET3_CLEAR_VFTABLE_ENTRY(hw->shadow_vfta, vid);
1213 /* don't change active filter if in promiscuous mode */
1214 if (rxConf->rxMode & VMXNET3_RXM_PROMISC)
1217 /* set in hardware */
1219 VMXNET3_SET_VFTABLE_ENTRY(vf_table, vid);
1221 VMXNET3_CLEAR_VFTABLE_ENTRY(vf_table, vid);
1223 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
1224 VMXNET3_CMD_UPDATE_VLAN_FILTERS);
1229 vmxnet3_dev_vlan_offload_set(struct rte_eth_dev *dev, int mask)
1231 struct vmxnet3_hw *hw = dev->data->dev_private;
1232 Vmxnet3_DSDevRead *devRead = &hw->shared->devRead;
1233 uint32_t *vf_table = devRead->rxFilterConf.vfTable;
1234 uint64_t rx_offloads = dev->data->dev_conf.rxmode.offloads;
1236 if (mask & ETH_VLAN_STRIP_MASK) {
1237 if (rx_offloads & DEV_RX_OFFLOAD_VLAN_STRIP)
1238 devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
1240 devRead->misc.uptFeatures &= ~UPT1_F_RXVLAN;
1242 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
1243 VMXNET3_CMD_UPDATE_FEATURE);
1246 if (mask & ETH_VLAN_FILTER_MASK) {
1247 if (rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
1248 memcpy(vf_table, hw->shadow_vfta, VMXNET3_VFT_TABLE_SIZE);
1250 memset(vf_table, 0xff, VMXNET3_VFT_TABLE_SIZE);
1252 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
1253 VMXNET3_CMD_UPDATE_VLAN_FILTERS);
1260 vmxnet3_process_events(struct rte_eth_dev *dev)
1262 struct vmxnet3_hw *hw = dev->data->dev_private;
1263 uint32_t events = hw->shared->ecr;
1269 * ECR bits when written with 1b are cleared. Hence write
1270 * events back to ECR so that the bits which were set will be reset.
1272 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_ECR, events);
1274 /* Check if link state has changed */
1275 if (events & VMXNET3_ECR_LINK) {
1276 PMD_DRV_LOG(DEBUG, "Process events: VMXNET3_ECR_LINK event");
1277 if (vmxnet3_dev_link_update(dev, 0) == 0)
1278 _rte_eth_dev_callback_process(dev,
1279 RTE_ETH_EVENT_INTR_LSC,
1283 /* Check if there is an error on xmit/recv queues */
1284 if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
1285 VMXNET3_WRITE_BAR1_REG(hw, VMXNET3_REG_CMD,
1286 VMXNET3_CMD_GET_QUEUE_STATUS);
1288 if (hw->tqd_start->status.stopped)
1289 PMD_DRV_LOG(ERR, "tq error 0x%x",
1290 hw->tqd_start->status.error);
1292 if (hw->rqd_start->status.stopped)
1293 PMD_DRV_LOG(ERR, "rq error 0x%x",
1294 hw->rqd_start->status.error);
1296 /* Reset the device */
1297 /* Have to reset the device */
1300 if (events & VMXNET3_ECR_DIC)
1301 PMD_DRV_LOG(DEBUG, "Device implementation change event.");
1303 if (events & VMXNET3_ECR_DEBUG)
1304 PMD_DRV_LOG(DEBUG, "Debug event generated by device.");
1308 vmxnet3_interrupt_handler(void *param)
1310 struct rte_eth_dev *dev = param;
1311 struct rte_pci_device *pci_dev = RTE_DEV_TO_PCI(dev->device);
1313 vmxnet3_process_events(dev);
1315 if (rte_intr_enable(&pci_dev->intr_handle) < 0)
1316 PMD_DRV_LOG(ERR, "interrupt enable failed");
1319 RTE_PMD_REGISTER_PCI(net_vmxnet3, rte_vmxnet3_pmd);
1320 RTE_PMD_REGISTER_PCI_TABLE(net_vmxnet3, pci_id_vmxnet3_map);
1321 RTE_PMD_REGISTER_KMOD_DEP(net_vmxnet3, "* igb_uio | uio_pci_generic | vfio-pci");
1323 RTE_INIT(vmxnet3_init_log);
1325 vmxnet3_init_log(void)
1327 vmxnet3_logtype_init = rte_log_register("pmd.net.vmxnet3.init");
1328 if (vmxnet3_logtype_init >= 0)
1329 rte_log_set_level(vmxnet3_logtype_init, RTE_LOG_NOTICE);
1330 vmxnet3_logtype_driver = rte_log_register("pmd.net.vmxnet3.driver");
1331 if (vmxnet3_logtype_driver >= 0)
1332 rte_log_set_level(vmxnet3_logtype_driver, RTE_LOG_NOTICE);