1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2010-2014 Intel Corporation
5 #ifndef _VMXNET3_ETHDEV_H_
6 #define _VMXNET3_ETHDEV_H_
10 #define VMXNET3_MAX_MAC_ADDRS 1
12 /* UPT feature to negotiate */
13 #define VMXNET3_F_RXCSUM 0x0001
14 #define VMXNET3_F_RSS 0x0002
15 #define VMXNET3_F_RXVLAN 0x0004
16 #define VMXNET3_F_LRO 0x0008
18 /* Hash Types supported by device */
19 #define VMXNET3_RSS_HASH_TYPE_NONE 0x0
20 #define VMXNET3_RSS_HASH_TYPE_IPV4 0x01
21 #define VMXNET3_RSS_HASH_TYPE_TCP_IPV4 0x02
22 #define VMXNET3_RSS_HASH_TYPE_IPV6 0x04
23 #define VMXNET3_RSS_HASH_TYPE_TCP_IPV6 0x08
25 #define VMXNET3_RSS_HASH_FUNC_NONE 0x0
26 #define VMXNET3_RSS_HASH_FUNC_TOEPLITZ 0x01
28 #define VMXNET3_RSS_MAX_KEY_SIZE 40
29 #define VMXNET3_RSS_MAX_IND_TABLE_SIZE 128
31 #define VMXNET3_RSS_OFFLOAD_ALL ( \
33 ETH_RSS_NONFRAG_IPV4_TCP | \
35 ETH_RSS_NONFRAG_IPV6_TCP)
37 /* RSS configuration structure - shared with device through GPA */
38 typedef struct VMXNET3_RSSConf {
42 uint16_t indTableSize;
43 uint8_t hashKey[VMXNET3_RSS_MAX_KEY_SIZE];
45 * indTable is only element that can be changed without
46 * device quiesce-reset-update-activation cycle
48 uint8_t indTable[VMXNET3_RSS_MAX_IND_TABLE_SIZE];
51 typedef struct vmxnet3_mf_table {
52 void *mfTableBase; /* Multicast addresses list */
53 uint64_t mfTablePA; /* Physical address of the list */
54 uint16_t num_addrs; /* number of multicast addrs */
58 uint8_t *hw_addr0; /* BAR0: PT-Passthrough Regs */
59 uint8_t *hw_addr1; /* BAR1: VD-Virtual Device Regs */
60 /* BAR2: MSI-X Regs */
66 uint16_t subsystem_device_id;
67 uint16_t subsystem_vendor_id;
70 uint8_t perm_addr[ETHER_ADDR_LEN];
71 uint8_t num_tx_queues;
72 uint8_t num_rx_queues;
77 uint16_t txdata_desc_size; /* tx data ring buffer size */
78 uint16_t rxdata_desc_size; /* rx data ring buffer size */
82 Vmxnet3_TxQueueDesc *tqd_start; /* start address of all tx queue desc */
83 Vmxnet3_RxQueueDesc *rqd_start; /* start address of all rx queue desc */
85 Vmxnet3_DriverShared *shared;
89 uint16_t queue_desc_len;
92 VMXNET3_RSSConf *rss_conf;
94 vmxnet3_mf_table_t *mf_table;
95 uint32_t shadow_vfta[VMXNET3_VFT_SIZE];
96 Vmxnet3_MemRegs *memRegs;
98 #define VMXNET3_VFT_TABLE_SIZE (VMXNET3_VFT_SIZE * sizeof(uint32_t))
99 UPT1_TxStats saved_tx_stats[VMXNET3_MAX_TX_QUEUES];
100 UPT1_RxStats saved_rx_stats[VMXNET3_MAX_RX_QUEUES];
103 #define VMXNET3_REV_3 2 /* Vmxnet3 Rev. 3 */
104 #define VMXNET3_REV_2 1 /* Vmxnet3 Rev. 2 */
105 #define VMXNET3_REV_1 0 /* Vmxnet3 Rev. 1 */
107 #define VMXNET3_VERSION_GE_3(hw) ((hw)->version >= VMXNET3_REV_3 + 1)
108 #define VMXNET3_VERSION_GE_2(hw) ((hw)->version >= VMXNET3_REV_2 + 1)
110 #define VMXNET3_GET_ADDR_LO(reg) ((uint32_t)(reg))
111 #define VMXNET3_GET_ADDR_HI(reg) ((uint32_t)(((uint64_t)(reg)) >> 32))
113 /* Config space read/writes */
115 #define VMXNET3_PCI_REG(reg) rte_read32(reg)
117 static inline uint32_t
118 vmxnet3_read_addr(volatile void *addr)
120 return VMXNET3_PCI_REG(addr);
123 #define VMXNET3_PCI_REG_WRITE(reg, value) rte_write32((value), (reg))
125 #define VMXNET3_PCI_BAR0_REG_ADDR(hw, reg) \
126 ((volatile uint32_t *)((char *)(hw)->hw_addr0 + (reg)))
127 #define VMXNET3_READ_BAR0_REG(hw, reg) \
128 vmxnet3_read_addr(VMXNET3_PCI_BAR0_REG_ADDR((hw), (reg)))
129 #define VMXNET3_WRITE_BAR0_REG(hw, reg, value) \
130 VMXNET3_PCI_REG_WRITE(VMXNET3_PCI_BAR0_REG_ADDR((hw), (reg)), (value))
132 #define VMXNET3_PCI_BAR1_REG_ADDR(hw, reg) \
133 ((volatile uint32_t *)((char *)(hw)->hw_addr1 + (reg)))
134 #define VMXNET3_READ_BAR1_REG(hw, reg) \
135 vmxnet3_read_addr(VMXNET3_PCI_BAR1_REG_ADDR((hw), (reg)))
136 #define VMXNET3_WRITE_BAR1_REG(hw, reg, value) \
137 VMXNET3_PCI_REG_WRITE(VMXNET3_PCI_BAR1_REG_ADDR((hw), (reg)), (value))
139 static inline uint8_t
140 vmxnet3_get_ring_idx(struct vmxnet3_hw *hw, uint32 rqID)
142 return (rqID >= hw->num_rx_queues &&
143 rqID < 2 * hw->num_rx_queues) ? 1 : 0;
147 vmxnet3_rx_data_ring(struct vmxnet3_hw *hw, uint32 rqID)
149 return (rqID >= 2 * hw->num_rx_queues &&
150 rqID < 3 * hw->num_rx_queues);
154 * RX/TX function prototypes
157 void vmxnet3_dev_clear_queues(struct rte_eth_dev *dev);
159 void vmxnet3_dev_rx_queue_release(void *rxq);
160 void vmxnet3_dev_tx_queue_release(void *txq);
162 int vmxnet3_dev_rx_queue_setup(struct rte_eth_dev *dev, uint16_t rx_queue_id,
163 uint16_t nb_rx_desc, unsigned int socket_id,
164 const struct rte_eth_rxconf *rx_conf,
165 struct rte_mempool *mb_pool);
166 int vmxnet3_dev_tx_queue_setup(struct rte_eth_dev *dev, uint16_t tx_queue_id,
167 uint16_t nb_tx_desc, unsigned int socket_id,
168 const struct rte_eth_txconf *tx_conf);
170 int vmxnet3_dev_rxtx_init(struct rte_eth_dev *dev);
172 int vmxnet3_rss_configure(struct rte_eth_dev *dev);
174 uint16_t vmxnet3_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts,
176 uint16_t vmxnet3_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
178 uint16_t vmxnet3_prep_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
181 #endif /* _VMXNET3_ETHDEV_H_ */