1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2010-2018 Intel Corporation
8 #include "ifpga_defines.h"
9 #include "opae_ifpga_hw_api.h"
10 #include "opae_eth_group.h"
12 /** List of private feateues */
13 TAILQ_HEAD(ifpga_feature_list, feature);
15 enum ifpga_feature_state {
16 IFPGA_FEATURE_UNUSED = 0,
17 IFPGA_FEATURE_ATTACHED,
25 struct feature_irq_ctx {
31 TAILQ_ENTRY(feature)next;
32 enum ifpga_feature_state state;
33 enum feature_type type;
42 struct feature_irq_ctx *ctx;
45 void *parent; /* to parent hw data structure */
47 struct feature_ops *ops;/* callback to this private feature */
48 unsigned int vec_start;
53 int (*init)(struct feature *feature);
54 void (*uinit)(struct feature *feature);
55 int (*get_prop)(struct feature *feature, struct feature_prop *prop);
56 int (*set_prop)(struct feature *feature, struct feature_prop *prop);
57 int (*set_irq)(struct feature *feature, void *irq_set);
60 enum ifpga_fme_state {
62 IFPGA_FME_IMPLEMENTED,
66 enum ifpga_fme_state state;
68 struct ifpga_feature_list feature_list;
69 spinlock_t lock; /* protect hardware access */
71 void *parent; /* pointer to ifpga_hw */
73 /* provied by HEADER feature */
75 struct uuid bitstream_id;
79 u32 fabric_version_id;
84 void *max10_dev; /* MAX10 device */
85 void *i2c_master; /* I2C Master device */
86 void *eth_dev[MAX_ETH_GROUP_DEVICES];
87 struct opae_reg_region
88 eth_group_region[MAX_ETH_GROUP_DEVICES];
89 struct ifpga_fme_board_info board_info;
91 unsigned int nums_acc_region;
94 enum ifpga_port_state {
95 IFPGA_PORT_UNUSED = 0,
100 struct ifpga_port_hw {
101 enum ifpga_port_state state;
103 struct ifpga_feature_list feature_list;
104 spinlock_t lock; /* protect access to hw */
106 void *parent; /* pointer to ifpga_hw */
108 int port_id; /* provied by HEADER feature */
109 struct uuid afu_id; /* provied by User AFU feature */
111 unsigned int disable_count;
114 u32 num_umsgs; /* The number of allocated umsgs */
115 u32 num_uafu_irqs; /* The number of uafu interrupts */
120 #define AFU_MAX_REGION 1
122 struct ifpga_afu_info {
123 struct opae_reg_region region[AFU_MAX_REGION];
124 unsigned int num_regions;
125 unsigned int num_irqs;
129 struct opae_adapter *adapter;
130 struct opae_adapter_data_pci *pci_data;
132 struct ifpga_fme_hw fme;
133 struct ifpga_port_hw port[MAX_FPGA_PORT_NUM];
136 static inline bool is_ifpga_hw_pf(struct ifpga_hw *hw)
138 return hw->fme.state != IFPGA_FME_UNUSED;
141 static inline bool is_valid_port_id(struct ifpga_hw *hw, u32 port_id)
143 if (port_id >= MAX_FPGA_PORT_NUM ||
144 hw->port[port_id].state != IFPGA_PORT_ATTACHED)
149 #endif /* _IFPGA_HW_H_ */