1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright(c) 2018-2021 HiSilicon Limited.
5 #include <ethdev_pci.h>
8 #include "hns3_ethdev.h"
10 #include "hns3_intr.h"
11 #include "hns3_logs.h"
14 hns3_ring_space(struct hns3_cmq_ring *ring)
16 int ntu = ring->next_to_use;
17 int ntc = ring->next_to_clean;
18 int used = (ntu - ntc + ring->desc_num) % ring->desc_num;
20 return ring->desc_num - used - 1;
24 is_valid_csq_clean_head(struct hns3_cmq_ring *ring, int head)
26 int ntu = ring->next_to_use;
27 int ntc = ring->next_to_clean;
30 return head >= ntc && head <= ntu;
32 return head >= ntc || head <= ntu;
36 * hns3_allocate_dma_mem - Specific memory alloc for command function.
37 * Malloc a memzone, which is a contiguous portion of physical memory identified
39 * @ring: pointer to the ring structure
40 * @size: size of memory requested
41 * @alignment: what to align the allocation to
44 hns3_allocate_dma_mem(struct hns3_hw *hw, struct hns3_cmq_ring *ring,
45 uint64_t size, uint32_t alignment)
47 const struct rte_memzone *mz = NULL;
48 char z_name[RTE_MEMZONE_NAMESIZE];
50 snprintf(z_name, sizeof(z_name), "hns3_dma_%" PRIu64, rte_rand());
51 mz = rte_memzone_reserve_bounded(z_name, size, SOCKET_ID_ANY,
52 RTE_MEMZONE_IOVA_CONTIG, alignment,
57 ring->buf_size = size;
58 ring->desc = mz->addr;
59 ring->desc_dma_addr = mz->iova;
60 ring->zone = (const void *)mz;
61 hns3_dbg(hw, "memzone %s allocated with physical address: %" PRIu64,
62 mz->name, ring->desc_dma_addr);
68 hns3_free_dma_mem(struct hns3_hw *hw, struct hns3_cmq_ring *ring)
70 hns3_dbg(hw, "memzone %s to be freed with physical address: %" PRIu64,
71 ((const struct rte_memzone *)ring->zone)->name,
73 rte_memzone_free((const struct rte_memzone *)ring->zone);
76 ring->desc_dma_addr = 0;
81 hns3_alloc_cmd_desc(struct hns3_hw *hw, struct hns3_cmq_ring *ring)
83 int size = ring->desc_num * sizeof(struct hns3_cmd_desc);
85 if (hns3_allocate_dma_mem(hw, ring, size, HNS3_CMD_DESC_ALIGNMENT)) {
86 hns3_err(hw, "allocate dma mem failed");
94 hns3_free_cmd_desc(struct hns3_hw *hw, struct hns3_cmq_ring *ring)
97 hns3_free_dma_mem(hw, ring);
101 hns3_alloc_cmd_queue(struct hns3_hw *hw, int ring_type)
103 struct hns3_cmq_ring *ring =
104 (ring_type == HNS3_TYPE_CSQ) ? &hw->cmq.csq : &hw->cmq.crq;
107 ring->ring_type = ring_type;
110 ret = hns3_alloc_cmd_desc(hw, ring);
112 hns3_err(hw, "descriptor %s alloc error %d",
113 (ring_type == HNS3_TYPE_CSQ) ? "CSQ" : "CRQ", ret);
119 hns3_cmd_reuse_desc(struct hns3_cmd_desc *desc, bool is_read)
121 desc->flag = rte_cpu_to_le_16(HNS3_CMD_FLAG_NO_INTR | HNS3_CMD_FLAG_IN);
123 desc->flag |= rte_cpu_to_le_16(HNS3_CMD_FLAG_WR);
125 desc->flag &= rte_cpu_to_le_16(~HNS3_CMD_FLAG_WR);
129 hns3_cmd_setup_basic_desc(struct hns3_cmd_desc *desc,
130 enum hns3_opcode_type opcode, bool is_read)
132 memset((void *)desc, 0, sizeof(struct hns3_cmd_desc));
133 desc->opcode = rte_cpu_to_le_16(opcode);
134 desc->flag = rte_cpu_to_le_16(HNS3_CMD_FLAG_NO_INTR | HNS3_CMD_FLAG_IN);
137 desc->flag |= rte_cpu_to_le_16(HNS3_CMD_FLAG_WR);
141 hns3_cmd_clear_regs(struct hns3_hw *hw)
143 hns3_write_dev(hw, HNS3_CMDQ_TX_ADDR_L_REG, 0);
144 hns3_write_dev(hw, HNS3_CMDQ_TX_ADDR_H_REG, 0);
145 hns3_write_dev(hw, HNS3_CMDQ_TX_DEPTH_REG, 0);
146 hns3_write_dev(hw, HNS3_CMDQ_TX_HEAD_REG, 0);
147 hns3_write_dev(hw, HNS3_CMDQ_TX_TAIL_REG, 0);
148 hns3_write_dev(hw, HNS3_CMDQ_RX_ADDR_L_REG, 0);
149 hns3_write_dev(hw, HNS3_CMDQ_RX_ADDR_H_REG, 0);
150 hns3_write_dev(hw, HNS3_CMDQ_RX_DEPTH_REG, 0);
151 hns3_write_dev(hw, HNS3_CMDQ_RX_HEAD_REG, 0);
152 hns3_write_dev(hw, HNS3_CMDQ_RX_TAIL_REG, 0);
156 hns3_cmd_config_regs(struct hns3_cmq_ring *ring)
158 uint64_t dma = ring->desc_dma_addr;
160 if (ring->ring_type == HNS3_TYPE_CSQ) {
161 hns3_write_dev(ring->hw, HNS3_CMDQ_TX_ADDR_L_REG,
163 hns3_write_dev(ring->hw, HNS3_CMDQ_TX_ADDR_H_REG,
165 hns3_write_dev(ring->hw, HNS3_CMDQ_TX_DEPTH_REG,
166 ring->desc_num >> HNS3_NIC_CMQ_DESC_NUM_S |
167 HNS3_NIC_SW_RST_RDY);
168 hns3_write_dev(ring->hw, HNS3_CMDQ_TX_HEAD_REG, 0);
169 hns3_write_dev(ring->hw, HNS3_CMDQ_TX_TAIL_REG, 0);
171 hns3_write_dev(ring->hw, HNS3_CMDQ_RX_ADDR_L_REG,
173 hns3_write_dev(ring->hw, HNS3_CMDQ_RX_ADDR_H_REG,
175 hns3_write_dev(ring->hw, HNS3_CMDQ_RX_DEPTH_REG,
176 ring->desc_num >> HNS3_NIC_CMQ_DESC_NUM_S);
177 hns3_write_dev(ring->hw, HNS3_CMDQ_RX_HEAD_REG, 0);
178 hns3_write_dev(ring->hw, HNS3_CMDQ_RX_TAIL_REG, 0);
183 hns3_cmd_init_regs(struct hns3_hw *hw)
185 hns3_cmd_config_regs(&hw->cmq.csq);
186 hns3_cmd_config_regs(&hw->cmq.crq);
190 hns3_cmd_csq_clean(struct hns3_hw *hw)
192 struct hns3_cmq_ring *csq = &hw->cmq.csq;
197 head = hns3_read_dev(hw, HNS3_CMDQ_TX_HEAD_REG);
198 addr = hns3_read_dev(hw, HNS3_CMDQ_TX_ADDR_L_REG);
199 if (!is_valid_csq_clean_head(csq, head) || addr == 0) {
200 hns3_err(hw, "wrong cmd addr(%0x) head (%u, %u-%u)", addr, head,
201 csq->next_to_use, csq->next_to_clean);
202 if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
203 __atomic_store_n(&hw->reset.disable_cmd, 1,
205 hns3_schedule_delayed_reset(HNS3_DEV_HW_TO_ADAPTER(hw));
211 clean = (head - csq->next_to_clean + csq->desc_num) % csq->desc_num;
212 csq->next_to_clean = head;
217 hns3_cmd_csq_done(struct hns3_hw *hw)
219 uint32_t head = hns3_read_dev(hw, HNS3_CMDQ_TX_HEAD_REG);
221 return head == hw->cmq.csq.next_to_use;
225 hns3_is_special_opcode(uint16_t opcode)
228 * These commands have several descriptors,
229 * and use the first one to save opcode and return value.
231 uint16_t spec_opcode[] = {HNS3_OPC_STATS_64_BIT,
232 HNS3_OPC_STATS_32_BIT,
234 HNS3_OPC_STATS_MAC_ALL,
235 HNS3_OPC_QUERY_32_BIT_REG,
236 HNS3_OPC_QUERY_64_BIT_REG,
237 HNS3_OPC_QUERY_CLEAR_MPF_RAS_INT,
238 HNS3_OPC_QUERY_CLEAR_PF_RAS_INT,
239 HNS3_OPC_QUERY_CLEAR_ALL_MPF_MSIX_INT,
240 HNS3_OPC_QUERY_CLEAR_ALL_PF_MSIX_INT,
241 HNS3_OPC_QUERY_ALL_ERR_INFO,};
244 for (i = 0; i < RTE_DIM(spec_opcode); i++)
245 if (spec_opcode[i] == opcode)
252 hns3_cmd_convert_err_code(uint16_t desc_ret)
254 static const struct {
255 uint16_t imp_errcode;
257 } hns3_cmdq_status[] = {
258 {HNS3_CMD_EXEC_SUCCESS, 0},
259 {HNS3_CMD_NO_AUTH, -EPERM},
260 {HNS3_CMD_NOT_SUPPORTED, -EOPNOTSUPP},
261 {HNS3_CMD_QUEUE_FULL, -EXFULL},
262 {HNS3_CMD_NEXT_ERR, -ENOSR},
263 {HNS3_CMD_UNEXE_ERR, -ENOTBLK},
264 {HNS3_CMD_PARA_ERR, -EINVAL},
265 {HNS3_CMD_RESULT_ERR, -ERANGE},
266 {HNS3_CMD_TIMEOUT, -ETIME},
267 {HNS3_CMD_HILINK_ERR, -ENOLINK},
268 {HNS3_CMD_QUEUE_ILLEGAL, -ENXIO},
269 {HNS3_CMD_INVALID, -EBADR},
270 {HNS3_CMD_ROH_CHECK_FAIL, -EINVAL}
275 for (i = 0; i < RTE_DIM(hns3_cmdq_status); i++)
276 if (hns3_cmdq_status[i].imp_errcode == desc_ret)
277 return hns3_cmdq_status[i].linux_errcode;
283 hns3_cmd_get_hardware_reply(struct hns3_hw *hw,
284 struct hns3_cmd_desc *desc, int num, int ntc)
286 uint16_t opcode, desc_ret;
287 int current_ntc = ntc;
290 opcode = rte_le_to_cpu_16(desc[0].opcode);
291 for (handle = 0; handle < num; handle++) {
292 /* Get the result of hardware write back */
293 desc[handle] = hw->cmq.csq.desc[current_ntc];
296 if (current_ntc == hw->cmq.csq.desc_num)
300 if (likely(!hns3_is_special_opcode(opcode)))
301 desc_ret = rte_le_to_cpu_16(desc[num - 1].retval);
303 desc_ret = rte_le_to_cpu_16(desc[0].retval);
305 hw->cmq.last_status = desc_ret;
306 return hns3_cmd_convert_err_code(desc_ret);
309 static int hns3_cmd_poll_reply(struct hns3_hw *hw)
311 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
312 uint32_t timeout = 0;
315 if (hns3_cmd_csq_done(hw))
318 if (__atomic_load_n(&hw->reset.disable_cmd, __ATOMIC_RELAXED)) {
320 "Don't wait for reply because of disable_cmd");
324 if (is_reset_pending(hns)) {
325 hns3_err(hw, "Don't wait for reply because of reset pending");
331 } while (timeout < hw->cmq.tx_timeout);
332 hns3_err(hw, "Wait for reply timeout");
337 * hns3_cmd_send - send command to command queue
340 * pointer to the hw struct
342 * prefilled descriptor for describing the command
344 * the number of descriptors to be sent
346 * - -EBUSY if detect device is in resetting
347 * - -EIO if detect cmd csq corrupted (due to reset) or
348 * there is reset pending
349 * - -ENOMEM/-ETIME/...(Non-Zero) if other error case
350 * - Zero if operation completed successfully
352 * Note -BUSY/-EIO only used in reset case
354 * Note this is the main send command for command queue, it
355 * sends the queue, cleans the queue, etc
358 hns3_cmd_send(struct hns3_hw *hw, struct hns3_cmd_desc *desc, int num)
360 struct hns3_cmd_desc *desc_to_use;
365 if (__atomic_load_n(&hw->reset.disable_cmd, __ATOMIC_RELAXED))
368 rte_spinlock_lock(&hw->cmq.csq.lock);
370 /* Clean the command send queue */
371 retval = hns3_cmd_csq_clean(hw);
373 rte_spinlock_unlock(&hw->cmq.csq.lock);
377 if (num > hns3_ring_space(&hw->cmq.csq)) {
378 rte_spinlock_unlock(&hw->cmq.csq.lock);
383 * Record the location of desc in the ring for this time
384 * which will be use for hardware to write back
386 ntc = hw->cmq.csq.next_to_use;
388 while (handle < num) {
389 desc_to_use = &hw->cmq.csq.desc[hw->cmq.csq.next_to_use];
390 *desc_to_use = desc[handle];
391 (hw->cmq.csq.next_to_use)++;
392 if (hw->cmq.csq.next_to_use == hw->cmq.csq.desc_num)
393 hw->cmq.csq.next_to_use = 0;
397 /* Write to hardware */
398 hns3_write_dev(hw, HNS3_CMDQ_TX_TAIL_REG, hw->cmq.csq.next_to_use);
401 * If the command is sync, wait for the firmware to write back,
402 * if multi descriptors to be sent, use the first one to check.
404 if (HNS3_CMD_SEND_SYNC(rte_le_to_cpu_16(desc->flag))) {
405 retval = hns3_cmd_poll_reply(hw);
407 retval = hns3_cmd_get_hardware_reply(hw, desc, num,
411 rte_spinlock_unlock(&hw->cmq.csq.lock);
416 hns3_get_caps_name(uint32_t caps_id)
419 enum HNS3_CAPS_BITS caps;
422 { HNS3_CAPS_FD_QUEUE_REGION_B, "fd_queue_region" },
423 { HNS3_CAPS_PTP_B, "ptp" },
424 { HNS3_CAPS_PHY_IMP_B, "phy_imp" },
425 { HNS3_CAPS_TQP_TXRX_INDEP_B, "tqp_txrx_indep" },
426 { HNS3_CAPS_HW_PAD_B, "hw_pad" },
427 { HNS3_CAPS_STASH_B, "stash" },
428 { HNS3_CAPS_UDP_TUNNEL_CSUM_B, "udp_tunnel_csum" },
429 { HNS3_CAPS_RAS_IMP_B, "ras_imp" },
430 { HNS3_CAPS_RXD_ADV_LAYOUT_B, "rxd_adv_layout" }
434 for (i = 0; i < RTE_DIM(dev_caps); i++) {
435 if (dev_caps[i].caps == caps_id)
436 return dev_caps[i].name;
443 hns3_mask_capability(struct hns3_hw *hw,
444 struct hns3_query_version_cmd *cmd)
446 #define MAX_CAPS_BIT 64
448 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
449 uint64_t caps_org, caps_new, caps_masked;
452 if (hns->dev_caps_mask == 0)
455 memcpy(&caps_org, &cmd->caps[0], sizeof(caps_org));
456 caps_org = rte_le_to_cpu_64(caps_org);
457 caps_new = caps_org ^ (caps_org & hns->dev_caps_mask);
458 caps_masked = caps_org ^ caps_new;
459 caps_new = rte_cpu_to_le_64(caps_new);
460 memcpy(&cmd->caps[0], &caps_new, sizeof(caps_new));
462 for (i = 0; i < MAX_CAPS_BIT; i++) {
463 if (!(caps_masked & BIT_ULL(i)))
465 hns3_info(hw, "mask capabiliy: id-%u, name-%s.",
466 i, hns3_get_caps_name(i));
471 hns3_parse_capability(struct hns3_hw *hw,
472 struct hns3_query_version_cmd *cmd)
474 uint32_t caps = rte_le_to_cpu_32(cmd->caps[0]);
476 if (hns3_get_bit(caps, HNS3_CAPS_FD_QUEUE_REGION_B))
477 hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_FD_QUEUE_REGION_B,
479 if (hns3_get_bit(caps, HNS3_CAPS_PTP_B)) {
481 * PTP depends on special packet type reported by hardware which
482 * enabled rxd advanced layout, so if the hardware doesn't
483 * support rxd advanced layout, driver should ignore the PTP
486 if (hns3_get_bit(caps, HNS3_CAPS_RXD_ADV_LAYOUT_B))
487 hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_PTP_B, 1);
489 hns3_warn(hw, "ignore PTP capability due to lack of "
490 "rxd advanced layout capability.");
492 if (hns3_get_bit(caps, HNS3_CAPS_PHY_IMP_B))
493 hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_COPPER_B, 1);
494 if (hns3_get_bit(caps, HNS3_CAPS_TQP_TXRX_INDEP_B))
495 hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_INDEP_TXRX_B, 1);
496 if (hns3_get_bit(caps, HNS3_CAPS_STASH_B))
497 hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_STASH_B, 1);
498 if (hns3_get_bit(caps, HNS3_CAPS_RXD_ADV_LAYOUT_B))
499 hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_RXD_ADV_LAYOUT_B,
501 if (hns3_get_bit(caps, HNS3_CAPS_UDP_TUNNEL_CSUM_B))
502 hns3_set_bit(hw->capability,
503 HNS3_DEV_SUPPORT_OUTER_UDP_CKSUM_B, 1);
504 if (hns3_get_bit(caps, HNS3_CAPS_RAS_IMP_B))
505 hns3_set_bit(hw->capability, HNS3_DEV_SUPPORT_RAS_IMP_B, 1);
509 hns3_build_api_caps(void)
511 uint32_t api_caps = 0;
513 hns3_set_bit(api_caps, HNS3_API_CAP_FLEX_RSS_TBL_B, 1);
515 return rte_cpu_to_le_32(api_caps);
519 hns3_cmd_query_firmware_version_and_capability(struct hns3_hw *hw)
521 struct hns3_query_version_cmd *resp;
522 struct hns3_cmd_desc desc;
525 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_QUERY_FW_VER, 1);
526 resp = (struct hns3_query_version_cmd *)desc.data;
527 resp->api_caps = hns3_build_api_caps();
529 /* Initialize the cmd function */
530 ret = hns3_cmd_send(hw, &desc, 1);
534 hw->fw_version = rte_le_to_cpu_32(resp->firmware);
536 * Make sure mask the capability before parse capability because it
537 * may overwrite resp's data.
539 hns3_mask_capability(hw, resp);
540 hns3_parse_capability(hw, resp);
546 hns3_cmd_init_queue(struct hns3_hw *hw)
550 /* Setup the lock for command queue */
551 rte_spinlock_init(&hw->cmq.csq.lock);
552 rte_spinlock_init(&hw->cmq.crq.lock);
555 * Clear up all command register,
556 * in case there are some residual values
558 hns3_cmd_clear_regs(hw);
560 /* Setup the queue entries for use cmd queue */
561 hw->cmq.csq.desc_num = HNS3_NIC_CMQ_DESC_NUM;
562 hw->cmq.crq.desc_num = HNS3_NIC_CMQ_DESC_NUM;
564 /* Setup Tx write back timeout */
565 hw->cmq.tx_timeout = HNS3_CMDQ_TX_TIMEOUT;
567 /* Setup queue rings */
568 ret = hns3_alloc_cmd_queue(hw, HNS3_TYPE_CSQ);
570 PMD_INIT_LOG(ERR, "CSQ ring setup error %d", ret);
574 ret = hns3_alloc_cmd_queue(hw, HNS3_TYPE_CRQ);
576 PMD_INIT_LOG(ERR, "CRQ ring setup error %d", ret);
583 hns3_free_cmd_desc(hw, &hw->cmq.csq);
589 hns3_update_dev_lsc_cap(struct hns3_hw *hw, int fw_compact_cmd_result)
591 struct rte_eth_dev *dev = &rte_eth_devices[hw->data->port_id];
593 if (hw->adapter_state != HNS3_NIC_UNINITIALIZED)
596 if (fw_compact_cmd_result != 0) {
598 * If fw_compact_cmd_result is not zero, it means firmware don't
599 * support link status change interrupt.
600 * Framework already set RTE_ETH_DEV_INTR_LSC bit because driver
601 * declared RTE_PCI_DRV_INTR_LSC in drv_flags. It need to clear
602 * the RTE_ETH_DEV_INTR_LSC capability when detect firmware
603 * don't support link status change interrupt.
605 dev->data->dev_flags &= ~RTE_ETH_DEV_INTR_LSC;
610 hns3_apply_fw_compat_cmd_result(struct hns3_hw *hw, int result)
612 if (result != 0 && hns3_dev_copper_supported(hw)) {
613 hns3_err(hw, "firmware fails to initialize the PHY, ret = %d.",
618 hns3_update_dev_lsc_cap(hw, result);
624 hns3_firmware_compat_config(struct hns3_hw *hw, bool is_init)
626 struct hns3_firmware_compat_cmd *req;
627 struct hns3_cmd_desc desc;
630 #if defined(RTE_HNS3_ONLY_1630_FPGA)
631 /* If resv reg enabled phy driver of imp is not configured, driver
632 * will use temporary phy driver.
634 struct rte_pci_device *pci_dev;
635 struct rte_eth_dev *eth_dev;
639 eth_dev = &rte_eth_devices[hw->data->port_id];
640 pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
641 /* Get PCI revision id */
642 ret = rte_pci_read_config(pci_dev, &revision, HNS3_PCI_REVISION_ID_LEN,
643 HNS3_PCI_REVISION_ID);
644 if (ret != HNS3_PCI_REVISION_ID_LEN) {
645 PMD_INIT_LOG(ERR, "failed to read pci revision id, ret = %d",
649 if (revision == PCI_REVISION_ID_HIP09_A) {
650 struct hns3_pf *pf = HNS3_DEV_HW_TO_PF(hw);
651 if (hns3_dev_copper_supported(hw) == 0 || pf->is_tmp_phy) {
652 PMD_INIT_LOG(ERR, "***use temp phy driver in dpdk***");
653 pf->is_tmp_phy = true;
654 hns3_set_bit(hw->capability,
655 HNS3_DEV_SUPPORT_COPPER_B, 1);
659 PMD_INIT_LOG(ERR, "***use phy driver in imp***");
663 hns3_cmd_setup_basic_desc(&desc, HNS3_OPC_FIRMWARE_COMPAT_CFG, false);
664 req = (struct hns3_firmware_compat_cmd *)desc.data;
667 hns3_set_bit(compat, HNS3_LINK_EVENT_REPORT_EN_B, 1);
668 hns3_set_bit(compat, HNS3_NCSI_ERROR_REPORT_EN_B, 0);
669 if (hns3_dev_copper_supported(hw))
670 hns3_set_bit(compat, HNS3_FIRMWARE_PHY_DRIVER_EN_B, 1);
672 req->compat = rte_cpu_to_le_32(compat);
674 return hns3_cmd_send(hw, &desc, 1);
678 hns3_cmd_init(struct hns3_hw *hw)
680 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
684 rte_spinlock_lock(&hw->cmq.csq.lock);
685 rte_spinlock_lock(&hw->cmq.crq.lock);
687 hw->cmq.csq.next_to_clean = 0;
688 hw->cmq.csq.next_to_use = 0;
689 hw->cmq.crq.next_to_clean = 0;
690 hw->cmq.crq.next_to_use = 0;
691 hw->mbx_resp.head = 0;
692 hw->mbx_resp.tail = 0;
693 hw->mbx_resp.lost = 0;
694 hns3_cmd_init_regs(hw);
696 rte_spinlock_unlock(&hw->cmq.crq.lock);
697 rte_spinlock_unlock(&hw->cmq.csq.lock);
700 * Check if there is new reset pending, because the higher level
701 * reset may happen when lower level reset is being processed.
703 if (is_reset_pending(HNS3_DEV_HW_TO_ADAPTER(hw))) {
704 PMD_INIT_LOG(ERR, "New reset pending, keep disable cmd");
708 __atomic_store_n(&hw->reset.disable_cmd, 0, __ATOMIC_RELAXED);
710 ret = hns3_cmd_query_firmware_version_and_capability(hw);
712 PMD_INIT_LOG(ERR, "firmware version query failed %d", ret);
716 version = hw->fw_version;
717 PMD_INIT_LOG(INFO, "The firmware version is %lu.%lu.%lu.%lu",
718 hns3_get_field(version, HNS3_FW_VERSION_BYTE3_M,
719 HNS3_FW_VERSION_BYTE3_S),
720 hns3_get_field(version, HNS3_FW_VERSION_BYTE2_M,
721 HNS3_FW_VERSION_BYTE2_S),
722 hns3_get_field(version, HNS3_FW_VERSION_BYTE1_M,
723 HNS3_FW_VERSION_BYTE1_S),
724 hns3_get_field(version, HNS3_FW_VERSION_BYTE0_M,
725 HNS3_FW_VERSION_BYTE0_S));
731 * Requiring firmware to enable some features, firber port can still
732 * work without it, but copper port can't work because the firmware
733 * fails to take over the PHY.
735 ret = hns3_firmware_compat_config(hw, true);
737 PMD_INIT_LOG(WARNING, "firmware compatible features not "
738 "supported, ret = %d.", ret);
741 * Perform some corresponding operations based on the firmware
742 * compatibility configuration result.
744 ret = hns3_apply_fw_compat_cmd_result(hw, ret);
751 __atomic_store_n(&hw->reset.disable_cmd, 1, __ATOMIC_RELAXED);
756 hns3_destroy_queue(struct hns3_hw *hw, struct hns3_cmq_ring *ring)
758 rte_spinlock_lock(&ring->lock);
760 hns3_free_cmd_desc(hw, ring);
762 rte_spinlock_unlock(&ring->lock);
766 hns3_cmd_destroy_queue(struct hns3_hw *hw)
768 hns3_destroy_queue(hw, &hw->cmq.csq);
769 hns3_destroy_queue(hw, &hw->cmq.crq);
773 hns3_cmd_uninit(struct hns3_hw *hw)
775 struct hns3_adapter *hns = HNS3_DEV_HW_TO_ADAPTER(hw);
778 (void)hns3_firmware_compat_config(hw, false);
780 __atomic_store_n(&hw->reset.disable_cmd, 1, __ATOMIC_RELAXED);
783 * A delay is added to ensure that the register cleanup operations
784 * will not be performed concurrently with the firmware command and
785 * ensure that all the reserved commands are executed.
786 * Concurrency may occur in two scenarios: asynchronous command and
787 * timeout command. If the command fails to be executed due to busy
788 * scheduling, the command will be processed in the next scheduling
791 rte_delay_ms(HNS3_CMDQ_CLEAR_WAIT_TIME);
793 rte_spinlock_lock(&hw->cmq.csq.lock);
794 rte_spinlock_lock(&hw->cmq.crq.lock);
795 hns3_cmd_clear_regs(hw);
796 rte_spinlock_unlock(&hw->cmq.crq.lock);
797 rte_spinlock_unlock(&hw->cmq.csq.lock);