2 * Copyright (c) 2009-2016 Solarflare Communications Inc.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are met:
8 * 1. Redistributions of source code must retain the above copyright notice,
9 * this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
14 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
15 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
16 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
17 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
18 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
19 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
20 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
21 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
22 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
23 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
24 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 * The views and conclusions contained in the software and documentation are
27 * those of the authors and should not be interpreted as representing official
28 * policies, either expressed or implied, of the FreeBSD Project.
36 __checkReturn efx_rc_t
39 __out efx_link_mode_t *link_modep)
41 efx_port_t *epp = &(enp->en_port);
42 siena_link_state_t sls;
45 if ((rc = siena_phy_get_link(enp, &sls)) != 0)
48 epp->ep_adv_cap_mask = sls.sls_adv_cap_mask;
49 epp->ep_fcntl = sls.sls_fcntl;
51 *link_modep = sls.sls_link_mode;
56 EFSYS_PROBE1(fail1, efx_rc_t, rc);
58 *link_modep = EFX_LINK_UNKNOWN;
63 __checkReturn efx_rc_t
66 __out boolean_t *mac_upp)
68 siena_link_state_t sls;
72 * Because Siena doesn't *require* polling, we can't rely on
73 * siena_mac_poll() being executed to populate epp->ep_mac_up.
75 if ((rc = siena_phy_get_link(enp, &sls)) != 0)
78 *mac_upp = sls.sls_mac_up;
83 EFSYS_PROBE1(fail1, efx_rc_t, rc);
88 __checkReturn efx_rc_t
89 siena_mac_reconfigure(
92 efx_port_t *epp = &(enp->en_port);
93 efx_oword_t multicast_hash[2];
95 uint8_t payload[MAX(MAX(MC_CMD_SET_MAC_IN_LEN,
96 MC_CMD_SET_MAC_OUT_LEN),
97 MAX(MC_CMD_SET_MCAST_HASH_IN_LEN,
98 MC_CMD_SET_MCAST_HASH_OUT_LEN))];
102 (void) memset(payload, 0, sizeof (payload));
103 req.emr_cmd = MC_CMD_SET_MAC;
104 req.emr_in_buf = payload;
105 req.emr_in_length = MC_CMD_SET_MAC_IN_LEN;
106 req.emr_out_buf = payload;
107 req.emr_out_length = MC_CMD_SET_MAC_OUT_LEN;
109 MCDI_IN_SET_DWORD(req, SET_MAC_IN_MTU, epp->ep_mac_pdu);
110 MCDI_IN_SET_DWORD(req, SET_MAC_IN_DRAIN, epp->ep_mac_drain ? 1 : 0);
111 EFX_MAC_ADDR_COPY(MCDI_IN2(req, uint8_t, SET_MAC_IN_ADDR),
113 MCDI_IN_POPULATE_DWORD_2(req, SET_MAC_IN_REJECT,
114 SET_MAC_IN_REJECT_UNCST, !epp->ep_all_unicst,
115 SET_MAC_IN_REJECT_BRDCST, !epp->ep_brdcst);
117 if (epp->ep_fcntl_autoneg)
118 /* efx_fcntl_set() has already set the phy capabilities */
119 fcntl = MC_CMD_FCNTL_AUTO;
120 else if (epp->ep_fcntl & EFX_FCNTL_RESPOND)
121 fcntl = (epp->ep_fcntl & EFX_FCNTL_GENERATE)
123 : MC_CMD_FCNTL_RESPOND;
125 fcntl = MC_CMD_FCNTL_OFF;
127 MCDI_IN_SET_DWORD(req, SET_MAC_IN_FCNTL, fcntl);
129 efx_mcdi_execute(enp, &req);
131 if (req.emr_rc != 0) {
136 /* Push multicast hash */
138 if (epp->ep_all_mulcst) {
139 /* A hash matching all multicast is all 1s */
140 EFX_SET_OWORD(multicast_hash[0]);
141 EFX_SET_OWORD(multicast_hash[1]);
142 } else if (epp->ep_mulcst) {
143 /* Use the hash set by the multicast list */
144 multicast_hash[0] = epp->ep_multicst_hash[0];
145 multicast_hash[1] = epp->ep_multicst_hash[1];
147 /* A hash matching no traffic is simply 0 */
148 EFX_ZERO_OWORD(multicast_hash[0]);
149 EFX_ZERO_OWORD(multicast_hash[1]);
153 * Broadcast packets go through the multicast hash filter.
154 * The IEEE 802.3 CRC32 of the broadcast address is 0xbe2612ff
155 * so we always add bit 0xff to the mask (bit 0x7f in the
158 if (epp->ep_brdcst) {
160 * NOTE: due to constant folding, some of this evaluates
161 * to null expressions, giving E_EXPR_NULL_EFFECT during
162 * lint on Illumos. No good way to fix this without
163 * explicit coding the individual word/bit setting.
164 * So just suppress lint for this one line.
167 EFX_SET_OWORD_BIT(multicast_hash[1], 0x7f);
170 (void) memset(payload, 0, sizeof (payload));
171 req.emr_cmd = MC_CMD_SET_MCAST_HASH;
172 req.emr_in_buf = payload;
173 req.emr_in_length = MC_CMD_SET_MCAST_HASH_IN_LEN;
174 req.emr_out_buf = payload;
175 req.emr_out_length = MC_CMD_SET_MCAST_HASH_OUT_LEN;
177 memcpy(MCDI_IN2(req, uint8_t, SET_MCAST_HASH_IN_HASH0),
178 multicast_hash, sizeof (multicast_hash));
180 efx_mcdi_execute(enp, &req);
182 if (req.emr_rc != 0) {
192 EFSYS_PROBE1(fail1, efx_rc_t, rc);
197 #if EFSYS_OPT_LOOPBACK
199 __checkReturn efx_rc_t
200 siena_mac_loopback_set(
202 __in efx_link_mode_t link_mode,
203 __in efx_loopback_type_t loopback_type)
205 efx_port_t *epp = &(enp->en_port);
206 const efx_phy_ops_t *epop = epp->ep_epop;
207 efx_loopback_type_t old_loopback_type;
208 efx_link_mode_t old_loopback_link_mode;
211 /* The PHY object handles this on Siena */
212 old_loopback_type = epp->ep_loopback_type;
213 old_loopback_link_mode = epp->ep_loopback_link_mode;
214 epp->ep_loopback_type = loopback_type;
215 epp->ep_loopback_link_mode = link_mode;
217 if ((rc = epop->epo_reconfigure(enp)) != 0)
223 EFSYS_PROBE1(fail1, efx_rc_t, rc);
225 epp->ep_loopback_type = old_loopback_type;
226 epp->ep_loopback_link_mode = old_loopback_link_mode;
231 #endif /* EFSYS_OPT_LOOPBACK */
233 #if EFSYS_OPT_MAC_STATS
235 __checkReturn efx_rc_t
236 siena_mac_stats_get_mask(
238 __inout_bcount(mask_size) uint32_t *maskp,
239 __in size_t mask_size)
241 const struct efx_mac_stats_range siena_stats[] = {
242 { EFX_MAC_RX_OCTETS, EFX_MAC_RX_GE_15XX_PKTS },
243 /* EFX_MAC_RX_ERRORS is not supported */
244 { EFX_MAC_RX_FCS_ERRORS, EFX_MAC_TX_EX_DEF_PKTS },
248 _NOTE(ARGUNUSED(enp))
250 if ((rc = efx_mac_stats_mask_add_ranges(maskp, mask_size,
251 siena_stats, EFX_ARRAY_SIZE(siena_stats))) != 0)
257 EFSYS_PROBE1(fail1, efx_rc_t, rc);
262 #define SIENA_MAC_STAT_READ(_esmp, _field, _eqp) \
263 EFSYS_MEM_READQ((_esmp), (_field) * sizeof (efx_qword_t), _eqp)
265 __checkReturn efx_rc_t
266 siena_mac_stats_update(
268 __in efsys_mem_t *esmp,
269 __inout_ecount(EFX_MAC_NSTATS) efsys_stat_t *stat,
270 __inout_opt uint32_t *generationp)
273 efx_qword_t generation_start;
274 efx_qword_t generation_end;
276 _NOTE(ARGUNUSED(enp))
278 /* Read END first so we don't race with the MC */
279 EFSYS_DMA_SYNC_FOR_KERNEL(esmp, 0, EFX_MAC_STATS_SIZE);
280 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_GENERATION_END,
282 EFSYS_MEM_READ_BARRIER();
285 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_PKTS, &value);
286 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_PKTS]), &value);
287 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_CONTROL_PKTS, &value);
288 EFSYS_STAT_SUBR_QWORD(&(stat[EFX_MAC_TX_PKTS]), &value);
290 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_PAUSE_PKTS, &value);
291 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_PAUSE_PKTS]), &value);
293 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_UNICAST_PKTS, &value);
294 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_UNICST_PKTS]), &value);
296 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_MULTICAST_PKTS, &value);
297 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_MULTICST_PKTS]), &value);
299 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_BROADCAST_PKTS, &value);
300 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_BRDCST_PKTS]), &value);
302 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_BYTES, &value);
303 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_OCTETS]), &value);
305 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_LT64_PKTS, &value);
306 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_LE_64_PKTS]), &value);
307 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_64_PKTS, &value);
308 EFSYS_STAT_INCR_QWORD(&(stat[EFX_MAC_TX_LE_64_PKTS]), &value);
310 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_65_TO_127_PKTS, &value);
311 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_65_TO_127_PKTS]), &value);
313 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_128_TO_255_PKTS, &value);
314 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_128_TO_255_PKTS]), &value);
316 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_256_TO_511_PKTS, &value);
317 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_256_TO_511_PKTS]), &value);
319 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_512_TO_1023_PKTS, &value);
320 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_512_TO_1023_PKTS]), &value);
322 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_1024_TO_15XX_PKTS, &value);
323 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_1024_TO_15XX_PKTS]), &value);
325 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_15XX_TO_JUMBO_PKTS, &value);
326 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_GE_15XX_PKTS]), &value);
327 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_GTJUMBO_PKTS, &value);
328 EFSYS_STAT_INCR_QWORD(&(stat[EFX_MAC_TX_GE_15XX_PKTS]), &value);
330 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_BAD_FCS_PKTS, &value);
331 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_ERRORS]), &value);
333 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_SINGLE_COLLISION_PKTS, &value);
334 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_SGL_COL_PKTS]), &value);
336 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_MULTIPLE_COLLISION_PKTS,
338 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_MULT_COL_PKTS]), &value);
340 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_EXCESSIVE_COLLISION_PKTS,
342 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_EX_COL_PKTS]), &value);
344 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_LATE_COLLISION_PKTS, &value);
345 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_LATE_COL_PKTS]), &value);
347 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_DEFERRED_PKTS, &value);
348 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_DEF_PKTS]), &value);
350 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_TX_EXCESSIVE_DEFERRED_PKTS,
352 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_TX_EX_DEF_PKTS]), &value);
355 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_BYTES, &value);
356 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_OCTETS]), &value);
358 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_PKTS, &value);
359 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_PKTS]), &value);
361 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_UNICAST_PKTS, &value);
362 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_UNICST_PKTS]), &value);
364 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_MULTICAST_PKTS, &value);
365 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_MULTICST_PKTS]), &value);
367 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_BROADCAST_PKTS, &value);
368 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_BRDCST_PKTS]), &value);
370 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_PAUSE_PKTS, &value);
371 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_PAUSE_PKTS]), &value);
373 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_UNDERSIZE_PKTS, &value);
374 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_LE_64_PKTS]), &value);
375 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_64_PKTS, &value);
376 EFSYS_STAT_INCR_QWORD(&(stat[EFX_MAC_RX_LE_64_PKTS]), &value);
378 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_65_TO_127_PKTS, &value);
379 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_65_TO_127_PKTS]), &value);
381 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_128_TO_255_PKTS, &value);
382 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_128_TO_255_PKTS]), &value);
384 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_256_TO_511_PKTS, &value);
385 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_256_TO_511_PKTS]), &value);
387 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_512_TO_1023_PKTS, &value);
388 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_512_TO_1023_PKTS]), &value);
390 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_1024_TO_15XX_PKTS, &value);
391 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_1024_TO_15XX_PKTS]), &value);
393 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_15XX_TO_JUMBO_PKTS, &value);
394 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_GE_15XX_PKTS]), &value);
395 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_GTJUMBO_PKTS, &value);
396 EFSYS_STAT_INCR_QWORD(&(stat[EFX_MAC_RX_GE_15XX_PKTS]), &value);
398 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_BAD_FCS_PKTS, &value);
399 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_FCS_ERRORS]), &value);
401 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_OVERFLOW_PKTS, &value);
402 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_DROP_EVENTS]), &value);
404 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_FALSE_CARRIER_PKTS, &value);
405 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_FALSE_CARRIER_ERRORS]), &value);
407 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_SYMBOL_ERROR_PKTS, &value);
408 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_SYMBOL_ERRORS]), &value);
410 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_ALIGN_ERROR_PKTS, &value);
411 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_ALIGN_ERRORS]), &value);
413 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_INTERNAL_ERROR_PKTS, &value);
414 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_INTERNAL_ERRORS]), &value);
416 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_JABBER_PKTS, &value);
417 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_JABBER_PKTS]), &value);
419 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_LANES01_CHAR_ERR, &value);
420 EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE0_CHAR_ERR]),
421 &(value.eq_dword[0]));
422 EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE1_CHAR_ERR]),
423 &(value.eq_dword[1]));
425 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_LANES23_CHAR_ERR, &value);
426 EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE2_CHAR_ERR]),
427 &(value.eq_dword[0]));
428 EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE3_CHAR_ERR]),
429 &(value.eq_dword[1]));
431 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_LANES01_DISP_ERR, &value);
432 EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE0_DISP_ERR]),
433 &(value.eq_dword[0]));
434 EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE1_DISP_ERR]),
435 &(value.eq_dword[1]));
437 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_LANES23_DISP_ERR, &value);
438 EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE2_DISP_ERR]),
439 &(value.eq_dword[0]));
440 EFSYS_STAT_SET_DWORD(&(stat[EFX_MAC_RX_LANE3_DISP_ERR]),
441 &(value.eq_dword[1]));
443 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_MATCH_FAULT, &value);
444 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_MATCH_FAULT]), &value);
446 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_RX_NODESC_DROPS, &value);
447 EFSYS_STAT_SET_QWORD(&(stat[EFX_MAC_RX_NODESC_DROP_CNT]), &value);
449 EFSYS_DMA_SYNC_FOR_KERNEL(esmp, 0, EFX_MAC_STATS_SIZE);
450 EFSYS_MEM_READ_BARRIER();
451 SIENA_MAC_STAT_READ(esmp, MC_CMD_MAC_GENERATION_START,
454 /* Check that we didn't read the stats in the middle of a DMA */
455 /* Not a good enough check ? */
456 if (memcmp(&generation_start, &generation_end,
457 sizeof (generation_start)))
461 *generationp = EFX_QWORD_FIELD(generation_start, EFX_DWORD_0);
466 #endif /* EFSYS_OPT_MAC_STATS */
468 __checkReturn efx_rc_t
476 #endif /* EFSYS_OPT_SIENA */