common/mlx5: update MMO HCA capabilities
[dpdk.git] / drivers / common / mlx5 / mlx5_prm.h
index 54a0ccb..ec5f871 100644 (file)
@@ -853,7 +853,8 @@ struct mlx5_ifc_fte_match_set_misc_bits {
        u8 vxlan_vni[0x18];
        u8 reserved_at_b8[0x8];
        u8 geneve_vni[0x18];
-       u8 reserved_at_e4[0x7];
+       u8 reserved_at_e4[0x6];
+       u8 geneve_tlv_option_0_exist[0x1];
        u8 geneve_oam[0x1];
        u8 reserved_at_e0[0xc];
        u8 outer_ipv6_flow_label[0x14];
@@ -977,6 +978,18 @@ struct mlx5_ifc_fte_match_set_misc4_bits {
        u8 reserved_at_100[0x100];
 };
 
+struct mlx5_ifc_fte_match_set_misc5_bits {
+       u8 macsec_tag_0[0x20];
+       u8 macsec_tag_1[0x20];
+       u8 macsec_tag_2[0x20];
+       u8 macsec_tag_3[0x20];
+       u8 tunnel_header_0[0x20];
+       u8 tunnel_header_1[0x20];
+       u8 tunnel_header_2[0x20];
+       u8 tunnel_header_3[0x20];
+       u8 reserved[0x100];
+};
+
 /* Flow matcher. */
 struct mlx5_ifc_fte_match_param_bits {
        struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
@@ -985,12 +998,13 @@ struct mlx5_ifc_fte_match_param_bits {
        struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2;
        struct mlx5_ifc_fte_match_set_misc3_bits misc_parameters_3;
        struct mlx5_ifc_fte_match_set_misc4_bits misc_parameters_4;
+       struct mlx5_ifc_fte_match_set_misc5_bits misc_parameters_5;
 /*
  * Add reserved bit to match the struct size with the size defined in PRM.
  * This extension is not required in Linux.
  */
 #ifndef HAVE_INFINIBAND_VERBS_H
-       u8 reserved_0[0x400];
+       u8 reserved_0[0x200];
 #endif
 };
 
@@ -1007,6 +1021,7 @@ enum {
        MLX5_MATCH_CRITERIA_ENABLE_MISC2_BIT,
        MLX5_MATCH_CRITERIA_ENABLE_MISC3_BIT,
        MLX5_MATCH_CRITERIA_ENABLE_MISC4_BIT,
+       MLX5_MATCH_CRITERIA_ENABLE_MISC5_BIT,
 };
 
 enum {
@@ -1244,6 +1259,8 @@ enum {
                        (1ULL << MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO)
 #define MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT \
                        (1ULL << MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT)
+#define MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD \
+                       (1ULL << MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD)
 #define MLX5_GENERAL_OBJ_TYPES_CAP_DEK \
                        (1ULL << MLX5_GENERAL_OBJ_TYPE_DEK)
 #define MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK \
@@ -1301,6 +1318,10 @@ enum {
 #define MLX5_HCA_FLEX_ICMP_ENABLED (1UL << 8)
 #define MLX5_HCA_FLEX_ICMPV6_ENABLED (1UL << 9)
 
+/* The device steering logic format. */
+#define MLX5_STEERING_LOGIC_FORMAT_CONNECTX_5 0x0
+#define MLX5_STEERING_LOGIC_FORMAT_CONNECTX_6DX 0x1
+
 struct mlx5_ifc_cmd_hca_cap_bits {
        u8 reserved_at_0[0x30];
        u8 vhca_id[0x10];
@@ -1365,10 +1386,10 @@ struct mlx5_ifc_cmd_hca_cap_bits {
        u8 rtr2rts_qp_counters_set_id[0x1];
        u8 rts2rts_udp_sport[0x1];
        u8 rts2rts_lag_tx_port_affinity[0x1];
-       u8 dma_mmo[0x1];
+       u8 dma_mmo_sq[0x1];
        u8 compress_min_block_size[0x4];
-       u8 compress[0x1];
-       u8 decompress[0x1];
+       u8 compress_mmo_sq[0x1];
+       u8 decompress_mmo_sq[0x1];
        u8 log_max_ra_res_qp[0x6];
        u8 end_pad[0x1];
        u8 cc_query_allowed[0x1];
@@ -1498,7 +1519,9 @@ struct mlx5_ifc_cmd_hca_cap_bits {
        u8 num_lag_ports[0x4];
        u8 reserved_at_280[0x10];
        u8 max_wqe_sz_sq[0x10];
-       u8 reserved_at_2a0[0x10];
+       u8 reserved_at_2a0[0xc];
+       u8 regexp_mmo_sq[0x1];
+       u8 reserved_at_2b0[0x3];
        u8 max_wqe_sz_rq[0x10];
        u8 max_flow_counter_31_16[0x10];
        u8 max_wqe_sz_sq_dc[0x10];
@@ -1569,7 +1592,8 @@ struct mlx5_ifc_cmd_hca_cap_bits {
        u8 general_obj_types[0x40];
        u8 sq_ts_format[0x2];
        u8 rq_ts_format[0x2];
-       u8 reserved_at_444[0x1C];
+       u8 steering_format_version[0x4];
+       u8 reserved_at_448[0x18];
        u8 reserved_at_460[0x8];
        u8 aes_xts[0x1];
        u8 crypto[0x1];
@@ -1610,7 +1634,12 @@ struct mlx5_ifc_cmd_hca_cap_bits {
        u8 num_vhca_ports[0x8];
        u8 reserved_at_618[0x6];
        u8 sw_owner_id[0x1];
-       u8 reserved_at_61f[0x1e1];
+       u8 reserved_at_61f[0x109];
+       u8 dma_mmo_qp[0x1];
+       u8 regexp_mmo_qp[0x1];
+       u8 compress_mmo_qp[0x1];
+       u8 decompress_mmo_qp[0x1];
+       u8 reserved_at_624[0xd4];
 };
 
 struct mlx5_ifc_qos_cap_bits {
@@ -1782,7 +1811,12 @@ struct mlx5_ifc_roce_caps_bits {
  * Table 1872 - Flow Table Fields Supported 2 Format
  */
 struct mlx5_ifc_ft_fields_support_2_bits {
-       u8 reserved_at_0[0x14];
+       u8 reserved_at_0[0xf];
+       u8 tunnel_header_2_3[0x1];
+       u8 tunnel_header_0_1[0x1];
+       u8 macsec_syndrome[0x1];
+       u8 macsec_tag[0x1];
+       u8 outer_lrh_sl[0x1];
        u8 inner_ipv4_ihl[0x1];
        u8 outer_ipv4_ihl[0x1];
        u8 psp_syndrome[0x1];
@@ -1795,18 +1829,26 @@ struct mlx5_ifc_ft_fields_support_2_bits {
        u8 inner_l4_checksum_ok[0x1];
        u8 outer_ipv4_checksum_ok[0x1];
        u8 outer_l4_checksum_ok[0x1];
+       u8 reserved_at_20[0x60];
 };
 
 struct mlx5_ifc_flow_table_nic_cap_bits {
        u8 reserved_at_0[0x200];
        struct mlx5_ifc_flow_table_prop_layout_bits
-              flow_table_properties_nic_receive;
+               flow_table_properties_nic_receive;
+       struct mlx5_ifc_flow_table_prop_layout_bits
+               flow_table_properties_nic_receive_rdma;
        struct mlx5_ifc_flow_table_prop_layout_bits
-              flow_table_properties_unused[5];
-       u8 reserved_at_1C0[0x200];
-       u8 header_modify_nic_receive[0x400];
+               flow_table_properties_nic_receive_sniffer;
+       struct mlx5_ifc_flow_table_prop_layout_bits
+               flow_table_properties_nic_transmit;
+       struct mlx5_ifc_flow_table_prop_layout_bits
+               flow_table_properties_nic_transmit_rdma;
+       struct mlx5_ifc_flow_table_prop_layout_bits
+               flow_table_properties_nic_transmit_sniffer;
+       u8 reserved_at_e00[0x600];
        struct mlx5_ifc_ft_fields_support_2_bits
-              ft_field_support_2_nic_receive;
+               ft_field_support_2_nic_receive;
 };
 
 struct mlx5_ifc_cmd_hca_cap_2_bits {
@@ -2607,6 +2649,7 @@ enum {
        MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH = 0x0022,
        MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO = 0x0024,
        MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO = 0x0025,
+       MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD = 0x0031,
 };
 
 struct mlx5_ifc_general_obj_in_cmd_hdr_bits {
@@ -3001,11 +3044,12 @@ struct mlx5_aso_mtr_dseg {
 #define ASO_DSEG_VALID_OFFSET 31
 #define ASO_DSEG_BO_OFFSET 30
 #define ASO_DSEG_SC_OFFSET 28
+#define ASO_DSEG_BBOG_OFFSET 27
 #define ASO_DSEG_MTR_MODE 24
 #define ASO_DSEG_CBS_EXP_OFFSET 24
 #define ASO_DSEG_CBS_MAN_OFFSET 16
-#define ASO_DSEG_CIR_EXP_MASK 0x1F
-#define ASO_DSEG_CIR_EXP_OFFSET 8
+#define ASO_DSEG_XIR_EXP_MASK 0x1F
+#define ASO_DSEG_XIR_EXP_OFFSET 8
 #define ASO_DSEG_EBS_EXP_OFFSET 24
 #define ASO_DSEG_EBS_MAN_OFFSET 16
 #define ASO_DSEG_EXP_MASK 0x1F
@@ -3207,7 +3251,8 @@ struct mlx5_ifc_create_qp_in_bits {
        u8 uid[0x10];
        u8 reserved_at_20[0x10];
        u8 op_mod[0x10];
-       u8 reserved_at_40[0x40];
+       u8 qpc_ext[0x1];
+       u8 reserved_at_41[0x3f];
        u8 opt_param_mask[0x20];
        u8 reserved_at_a0[0x20];
        struct mlx5_ifc_qpc_bits qpc;
@@ -3813,10 +3858,9 @@ enum {
        MLX5_FLOW_COLOR_UNDEFINED,
 };
 
-/* Maximum value of srTCM metering parameters. */
-#define MLX5_SRTCM_CBS_MAX (0xFF * (1ULL << 0x1F))
-#define MLX5_SRTCM_CIR_MAX (8 * (1ULL << 30) * 0xFF)
-#define MLX5_SRTCM_EBS_MAX 0
+/* Maximum value of srTCM & trTCM metering parameters. */
+#define MLX5_SRTCM_XBS_MAX (0xFF * (1ULL << 0x1F))
+#define MLX5_SRTCM_XIR_MAX (8 * (1ULL << 30) * 0xFF)
 
 /* The bits meter color use. */
 #define MLX5_MTR_COLOR_BITS 8