vhost: mark vDPA driver API as internal
[dpdk.git] / drivers / net / ionic / ionic_ethdev.c
index 2face7c..28280c5 100644 (file)
@@ -5,9 +5,9 @@
 #include <rte_pci.h>
 #include <rte_bus_pci.h>
 #include <rte_ethdev.h>
-#include <rte_ethdev_driver.h>
+#include <ethdev_driver.h>
 #include <rte_malloc.h>
-#include <rte_ethdev_pci.h>
+#include <ethdev_pci.h>
 
 #include "ionic_logs.h"
 #include "ionic.h"
@@ -52,7 +52,7 @@ static int  ionic_dev_xstats_reset(struct rte_eth_dev *dev);
 static int  ionic_dev_xstats_get_names(struct rte_eth_dev *dev,
        struct rte_eth_xstat_name *xstats_names, unsigned int size);
 static int  ionic_dev_xstats_get_names_by_id(struct rte_eth_dev *dev,
-       struct rte_eth_xstat_name *xstats_names, const uint64_t *ids,
+       const uint64_t *ids, struct rte_eth_xstat_name *xstats_names,
        unsigned int limit);
 static int  ionic_dev_fw_version_get(struct rte_eth_dev *eth_dev,
        char *fw_version, size_t fw_size);
@@ -70,12 +70,12 @@ static const struct rte_eth_desc_lim rx_desc_lim = {
        .nb_align = 1,
 };
 
-static const struct rte_eth_desc_lim tx_desc_lim = {
+static const struct rte_eth_desc_lim tx_desc_lim_v1 = {
        .nb_max = IONIC_MAX_RING_DESC,
        .nb_min = IONIC_MIN_RING_DESC,
        .nb_align = 1,
-       .nb_seg_max = IONIC_TX_MAX_SG_ELEMS,
-       .nb_mtu_seg_max = IONIC_TX_MAX_SG_ELEMS,
+       .nb_seg_max = IONIC_TX_MAX_SG_ELEMS_V1 + 1,
+       .nb_mtu_seg_max = IONIC_TX_MAX_SG_ELEMS_V1 + 1,
 };
 
 static const struct eth_dev_ops ionic_eth_dev_ops = {
@@ -207,8 +207,7 @@ static const struct rte_ionic_xstats_name_off rte_ionic_xstats_strings[] = {
                        tx_desc_data_error)},
 };
 
-#define IONIC_NB_HW_STATS (sizeof(rte_ionic_xstats_strings) / \
-               sizeof(rte_ionic_xstats_strings[0]))
+#define IONIC_NB_HW_STATS RTE_DIM(rte_ionic_xstats_strings)
 
 static int
 ionic_dev_fw_version_get(struct rte_eth_dev *eth_dev,
@@ -216,15 +215,18 @@ ionic_dev_fw_version_get(struct rte_eth_dev *eth_dev,
 {
        struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
        struct ionic_adapter *adapter = lif->adapter;
+       int ret;
 
-       if (fw_version == NULL || fw_size <= 0)
-               return -EINVAL;
-
-       snprintf(fw_version, fw_size, "%s",
+       ret = snprintf(fw_version, fw_size, "%s",
                 adapter->fw_version);
-       fw_version[fw_size - 1] = '\0';
+       if (ret < 0)
+               return -EINVAL;
 
-       return 0;
+       ret += 1; /* add the size of '\0' */
+       if (fw_size < (size_t)ret)
+               return ret;
+       else
+               return 0;
 }
 
 /*
@@ -278,37 +280,37 @@ ionic_dev_link_update(struct rte_eth_dev *eth_dev,
        memset(&link, 0, sizeof(link));
 
        if (adapter->idev.port_info->config.an_enable) {
-               link.link_autoneg = ETH_LINK_AUTONEG;
+               link.link_autoneg = RTE_ETH_LINK_AUTONEG;
        }
 
        if (!adapter->link_up ||
            !(lif->state & IONIC_LIF_F_UP)) {
                /* Interface is down */
-               link.link_status = ETH_LINK_DOWN;
-               link.link_duplex = ETH_LINK_HALF_DUPLEX;
-               link.link_speed = ETH_SPEED_NUM_NONE;
+               link.link_status = RTE_ETH_LINK_DOWN;
+               link.link_duplex = RTE_ETH_LINK_HALF_DUPLEX;
+               link.link_speed = RTE_ETH_SPEED_NUM_NONE;
        } else {
                /* Interface is up */
-               link.link_status = ETH_LINK_UP;
-               link.link_duplex = ETH_LINK_FULL_DUPLEX;
+               link.link_status = RTE_ETH_LINK_UP;
+               link.link_duplex = RTE_ETH_LINK_FULL_DUPLEX;
                switch (adapter->link_speed) {
                case  10000:
-                       link.link_speed = ETH_SPEED_NUM_10G;
+                       link.link_speed = RTE_ETH_SPEED_NUM_10G;
                        break;
                case  25000:
-                       link.link_speed = ETH_SPEED_NUM_25G;
+                       link.link_speed = RTE_ETH_SPEED_NUM_25G;
                        break;
                case  40000:
-                       link.link_speed = ETH_SPEED_NUM_40G;
+                       link.link_speed = RTE_ETH_SPEED_NUM_40G;
                        break;
                case  50000:
-                       link.link_speed = ETH_SPEED_NUM_50G;
+                       link.link_speed = RTE_ETH_SPEED_NUM_50G;
                        break;
                case 100000:
-                       link.link_speed = ETH_SPEED_NUM_100G;
+                       link.link_speed = RTE_ETH_SPEED_NUM_100G;
                        break;
                default:
-                       link.link_speed = ETH_SPEED_NUM_NONE;
+                       link.link_speed = RTE_ETH_SPEED_NUM_NONE;
                        break;
                }
        }
@@ -341,24 +343,14 @@ static int
 ionic_dev_mtu_set(struct rte_eth_dev *eth_dev, uint16_t mtu)
 {
        struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
-       uint32_t max_frame_size;
        int err;
 
        IONIC_PRINT_CALL();
 
        /*
         * Note: mtu check against IONIC_MIN_MTU, IONIC_MAX_MTU
-        * is done by the the API.
-        */
-
-       /*
-        * Max frame size is MTU + Ethernet header + VLAN + QinQ
-        * (plus ETHER_CRC_LEN if the adapter is able to keep CRC)
+        * is done by the API.
         */
-       max_frame_size = mtu + RTE_ETHER_HDR_LEN + 4 + 4;
-
-       if (eth_dev->data->dev_conf.rxmode.max_rx_pkt_len < max_frame_size)
-               return -EINVAL;
 
        err = ionic_lif_change_mtu(lif, mtu);
        if (err)
@@ -374,13 +366,15 @@ ionic_dev_info_get(struct rte_eth_dev *eth_dev,
        struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev);
        struct ionic_adapter *adapter = lif->adapter;
        struct ionic_identity *ident = &adapter->ident;
+       union ionic_lif_config *cfg = &ident->lif.eth.config;
 
        IONIC_PRINT_CALL();
 
        dev_info->max_rx_queues = (uint16_t)
-               ident->lif.eth.config.queue_count[IONIC_QTYPE_RXQ];
+               rte_le_to_cpu_32(cfg->queue_count[IONIC_QTYPE_RXQ]);
        dev_info->max_tx_queues = (uint16_t)
-               ident->lif.eth.config.queue_count[IONIC_QTYPE_TXQ];
+               rte_le_to_cpu_32(cfg->queue_count[IONIC_QTYPE_TXQ]);
+
        /* Also add ETHER_CRC_LEN if the adapter is able to keep CRC */
        dev_info->min_rx_bufsize = IONIC_MIN_MTU + RTE_ETHER_HDR_LEN;
        dev_info->max_rx_pktlen = IONIC_MAX_MTU + RTE_ETHER_HDR_LEN;
@@ -389,21 +383,21 @@ ionic_dev_info_get(struct rte_eth_dev *eth_dev,
        dev_info->max_mtu = IONIC_MAX_MTU;
 
        dev_info->hash_key_size = IONIC_RSS_HASH_KEY_SIZE;
-       dev_info->reta_size = ident->lif.eth.rss_ind_tbl_sz;
+       dev_info->reta_size = rte_le_to_cpu_16(ident->lif.eth.rss_ind_tbl_sz);
        dev_info->flow_type_rss_offloads = IONIC_ETH_RSS_OFFLOAD_ALL;
 
        dev_info->speed_capa =
-               ETH_LINK_SPEED_10G |
-               ETH_LINK_SPEED_25G |
-               ETH_LINK_SPEED_40G |
-               ETH_LINK_SPEED_50G |
-               ETH_LINK_SPEED_100G;
+               RTE_ETH_LINK_SPEED_10G |
+               RTE_ETH_LINK_SPEED_25G |
+               RTE_ETH_LINK_SPEED_40G |
+               RTE_ETH_LINK_SPEED_50G |
+               RTE_ETH_LINK_SPEED_100G;
 
        /*
         * Per-queue capabilities
         * RTE does not support disabling a feature on a queue if it is
         * enabled globally on the device. Thus the driver does not advertise
-        * capabilities like DEV_TX_OFFLOAD_IPV4_CKSUM as per-queue even
+        * capabilities like RTE_ETH_TX_OFFLOAD_IPV4_CKSUM as per-queue even
         * though the driver would be otherwise capable of disabling it on
         * a per-queue basis.
         */
@@ -417,29 +411,28 @@ ionic_dev_info_get(struct rte_eth_dev *eth_dev,
         */
 
        dev_info->rx_offload_capa = dev_info->rx_queue_offload_capa |
-               DEV_RX_OFFLOAD_IPV4_CKSUM |
-               DEV_RX_OFFLOAD_UDP_CKSUM |
-               DEV_RX_OFFLOAD_TCP_CKSUM |
-               DEV_RX_OFFLOAD_JUMBO_FRAME |
-               DEV_RX_OFFLOAD_VLAN_FILTER |
-               DEV_RX_OFFLOAD_VLAN_STRIP |
-               DEV_RX_OFFLOAD_SCATTER |
-               DEV_RX_OFFLOAD_RSS_HASH |
+               RTE_ETH_RX_OFFLOAD_IPV4_CKSUM |
+               RTE_ETH_RX_OFFLOAD_UDP_CKSUM |
+               RTE_ETH_RX_OFFLOAD_TCP_CKSUM |
+               RTE_ETH_RX_OFFLOAD_VLAN_FILTER |
+               RTE_ETH_RX_OFFLOAD_VLAN_STRIP |
+               RTE_ETH_RX_OFFLOAD_SCATTER |
+               RTE_ETH_RX_OFFLOAD_RSS_HASH |
                0;
 
        dev_info->tx_offload_capa = dev_info->tx_queue_offload_capa |
-               DEV_TX_OFFLOAD_IPV4_CKSUM |
-               DEV_TX_OFFLOAD_UDP_CKSUM |
-               DEV_TX_OFFLOAD_TCP_CKSUM |
-               DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
-               DEV_TX_OFFLOAD_OUTER_UDP_CKSUM |
-               DEV_TX_OFFLOAD_MULTI_SEGS |
-               DEV_TX_OFFLOAD_TCP_TSO |
-               DEV_TX_OFFLOAD_VLAN_INSERT |
+               RTE_ETH_TX_OFFLOAD_IPV4_CKSUM |
+               RTE_ETH_TX_OFFLOAD_UDP_CKSUM |
+               RTE_ETH_TX_OFFLOAD_TCP_CKSUM |
+               RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM |
+               RTE_ETH_TX_OFFLOAD_OUTER_UDP_CKSUM |
+               RTE_ETH_TX_OFFLOAD_MULTI_SEGS |
+               RTE_ETH_TX_OFFLOAD_TCP_TSO |
+               RTE_ETH_TX_OFFLOAD_VLAN_INSERT |
                0;
 
        dev_info->rx_desc_lim = rx_desc_lim;
-       dev_info->tx_desc_lim = tx_desc_lim;
+       dev_info->tx_desc_lim = tx_desc_lim_v1;
 
        /* Driver-preferred Rx/Tx parameters */
        dev_info->default_rxportconf.burst_size = 32;
@@ -470,9 +463,9 @@ ionic_flow_ctrl_get(struct rte_eth_dev *eth_dev,
                fc_conf->autoneg = 0;
 
                if (idev->port_info->config.pause_type)
-                       fc_conf->mode = RTE_FC_FULL;
+                       fc_conf->mode = RTE_ETH_FC_FULL;
                else
-                       fc_conf->mode = RTE_FC_NONE;
+                       fc_conf->mode = RTE_ETH_FC_NONE;
        }
 
        return 0;
@@ -494,14 +487,14 @@ ionic_flow_ctrl_set(struct rte_eth_dev *eth_dev,
        }
 
        switch (fc_conf->mode) {
-       case RTE_FC_NONE:
+       case RTE_ETH_FC_NONE:
                pause_type = IONIC_PORT_PAUSE_TYPE_NONE;
                break;
-       case RTE_FC_FULL:
+       case RTE_ETH_FC_FULL:
                pause_type = IONIC_PORT_PAUSE_TYPE_LINK;
                break;
-       case RTE_FC_RX_PAUSE:
-       case RTE_FC_TX_PAUSE:
+       case RTE_ETH_FC_RX_PAUSE:
+       case RTE_ETH_FC_TX_PAUSE:
                return -ENOTSUP;
        }
 
@@ -534,6 +527,7 @@ ionic_dev_rss_reta_update(struct rte_eth_dev *eth_dev,
        struct ionic_adapter *adapter = lif->adapter;
        struct ionic_identity *ident = &adapter->ident;
        uint32_t i, j, index, num;
+       uint16_t tbl_sz = rte_le_to_cpu_16(ident->lif.eth.rss_ind_tbl_sz);
 
        IONIC_PRINT_CALL();
 
@@ -543,20 +537,20 @@ ionic_dev_rss_reta_update(struct rte_eth_dev *eth_dev,
                return -EINVAL;
        }
 
-       if (reta_size != ident->lif.eth.rss_ind_tbl_sz) {
+       if (reta_size != tbl_sz) {
                IONIC_PRINT(ERR, "The size of hash lookup table configured "
                        "(%d) does not match the number hardware can support "
                        "(%d)",
-                       reta_size, ident->lif.eth.rss_ind_tbl_sz);
+                       reta_size, tbl_sz);
                return -EINVAL;
        }
 
-       num = lif->adapter->ident.lif.eth.rss_ind_tbl_sz / RTE_RETA_GROUP_SIZE;
+       num = tbl_sz / RTE_ETH_RETA_GROUP_SIZE;
 
        for (i = 0; i < num; i++) {
-               for (j = 0; j < RTE_RETA_GROUP_SIZE; j++) {
+               for (j = 0; j < RTE_ETH_RETA_GROUP_SIZE; j++) {
                        if (reta_conf[i].mask & ((uint64_t)1 << j)) {
-                               index = (i * RTE_RETA_GROUP_SIZE) + j;
+                               index = (i * RTE_ETH_RETA_GROUP_SIZE) + j;
                                lif->rss_ind_tbl[index] = reta_conf[i].reta[j];
                        }
                }
@@ -574,14 +568,15 @@ ionic_dev_rss_reta_query(struct rte_eth_dev *eth_dev,
        struct ionic_adapter *adapter = lif->adapter;
        struct ionic_identity *ident = &adapter->ident;
        int i, num;
+       uint16_t tbl_sz = rte_le_to_cpu_16(ident->lif.eth.rss_ind_tbl_sz);
 
        IONIC_PRINT_CALL();
 
-       if (reta_size != ident->lif.eth.rss_ind_tbl_sz) {
+       if (reta_size != tbl_sz) {
                IONIC_PRINT(ERR, "The size of hash lookup table configured "
                        "(%d) does not match the number hardware can support "
                        "(%d)",
-                       reta_size, ident->lif.eth.rss_ind_tbl_sz);
+                       reta_size, tbl_sz);
                return -EINVAL;
        }
 
@@ -590,12 +585,12 @@ ionic_dev_rss_reta_query(struct rte_eth_dev *eth_dev,
                return -EINVAL;
        }
 
-       num = reta_size / RTE_RETA_GROUP_SIZE;
+       num = reta_size / RTE_ETH_RETA_GROUP_SIZE;
 
        for (i = 0; i < num; i++) {
                memcpy(reta_conf->reta,
-                       &lif->rss_ind_tbl[i * RTE_RETA_GROUP_SIZE],
-                       RTE_RETA_GROUP_SIZE);
+                       &lif->rss_ind_tbl[i * RTE_ETH_RETA_GROUP_SIZE],
+                       RTE_ETH_RETA_GROUP_SIZE);
                reta_conf++;
        }
 
@@ -623,17 +618,17 @@ ionic_dev_rss_hash_conf_get(struct rte_eth_dev *eth_dev,
                        IONIC_RSS_HASH_KEY_SIZE);
 
        if (lif->rss_types & IONIC_RSS_TYPE_IPV4)
-               rss_hf |= ETH_RSS_IPV4;
+               rss_hf |= RTE_ETH_RSS_IPV4;
        if (lif->rss_types & IONIC_RSS_TYPE_IPV4_TCP)
-               rss_hf |= ETH_RSS_NONFRAG_IPV4_TCP;
+               rss_hf |= RTE_ETH_RSS_NONFRAG_IPV4_TCP;
        if (lif->rss_types & IONIC_RSS_TYPE_IPV4_UDP)
-               rss_hf |= ETH_RSS_NONFRAG_IPV4_UDP;
+               rss_hf |= RTE_ETH_RSS_NONFRAG_IPV4_UDP;
        if (lif->rss_types & IONIC_RSS_TYPE_IPV6)
-               rss_hf |= ETH_RSS_IPV6;
+               rss_hf |= RTE_ETH_RSS_IPV6;
        if (lif->rss_types & IONIC_RSS_TYPE_IPV6_TCP)
-               rss_hf |= ETH_RSS_NONFRAG_IPV6_TCP;
+               rss_hf |= RTE_ETH_RSS_NONFRAG_IPV6_TCP;
        if (lif->rss_types & IONIC_RSS_TYPE_IPV6_UDP)
-               rss_hf |= ETH_RSS_NONFRAG_IPV6_UDP;
+               rss_hf |= RTE_ETH_RSS_NONFRAG_IPV6_UDP;
 
        rss_conf->rss_hf = rss_hf;
 
@@ -665,17 +660,17 @@ ionic_dev_rss_hash_update(struct rte_eth_dev *eth_dev,
                if (!lif->rss_ind_tbl)
                        return -EINVAL;
 
-               if (rss_conf->rss_hf & ETH_RSS_IPV4)
+               if (rss_conf->rss_hf & RTE_ETH_RSS_IPV4)
                        rss_types |= IONIC_RSS_TYPE_IPV4;
-               if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV4_TCP)
+               if (rss_conf->rss_hf & RTE_ETH_RSS_NONFRAG_IPV4_TCP)
                        rss_types |= IONIC_RSS_TYPE_IPV4_TCP;
-               if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV4_UDP)
+               if (rss_conf->rss_hf & RTE_ETH_RSS_NONFRAG_IPV4_UDP)
                        rss_types |= IONIC_RSS_TYPE_IPV4_UDP;
-               if (rss_conf->rss_hf & ETH_RSS_IPV6)
+               if (rss_conf->rss_hf & RTE_ETH_RSS_IPV6)
                        rss_types |= IONIC_RSS_TYPE_IPV6;
-               if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV6_TCP)
+               if (rss_conf->rss_hf & RTE_ETH_RSS_NONFRAG_IPV6_TCP)
                        rss_types |= IONIC_RSS_TYPE_IPV6_TCP;
-               if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV6_UDP)
+               if (rss_conf->rss_hf & RTE_ETH_RSS_NONFRAG_IPV6_UDP)
                        rss_types |= IONIC_RSS_TYPE_IPV6_UDP;
 
                ionic_lif_rss_config(lif, rss_types, key, NULL);
@@ -727,7 +722,7 @@ ionic_dev_xstats_get_names(__rte_unused struct rte_eth_dev *eth_dev,
 
 static int
 ionic_dev_xstats_get_names_by_id(struct rte_eth_dev *eth_dev,
-               struct rte_eth_xstat_name *xstats_names, const uint64_t *ids,
+               const uint64_t *ids, struct rte_eth_xstat_name *xstats_names,
                unsigned int limit)
 {
        struct rte_eth_xstat_name xstats_names_copy[IONIC_NB_HW_STATS];
@@ -745,7 +740,7 @@ ionic_dev_xstats_get_names_by_id(struct rte_eth_dev *eth_dev,
                return IONIC_NB_HW_STATS;
        }
 
-       ionic_dev_xstats_get_names_by_id(eth_dev, xstats_names_copy, NULL,
+       ionic_dev_xstats_get_names_by_id(eth_dev, NULL, xstats_names_copy,
                IONIC_NB_HW_STATS);
 
        for (i = 0; i < limit; i++) {
@@ -847,15 +842,15 @@ ionic_dev_configure(struct rte_eth_dev *eth_dev)
 static inline uint32_t
 ionic_parse_link_speeds(uint16_t link_speeds)
 {
-       if (link_speeds & ETH_LINK_SPEED_100G)
+       if (link_speeds & RTE_ETH_LINK_SPEED_100G)
                return 100000;
-       else if (link_speeds & ETH_LINK_SPEED_50G)
+       else if (link_speeds & RTE_ETH_LINK_SPEED_50G)
                return 50000;
-       else if (link_speeds & ETH_LINK_SPEED_40G)
+       else if (link_speeds & RTE_ETH_LINK_SPEED_40G)
                return 40000;
-       else if (link_speeds & ETH_LINK_SPEED_25G)
+       else if (link_speeds & RTE_ETH_LINK_SPEED_25G)
                return 25000;
-       else if (link_speeds & ETH_LINK_SPEED_10G)
+       else if (link_speeds & RTE_ETH_LINK_SPEED_10G)
                return 10000;
        else
                return 0;
@@ -879,12 +874,12 @@ ionic_dev_start(struct rte_eth_dev *eth_dev)
        IONIC_PRINT_CALL();
 
        allowed_speeds =
-               ETH_LINK_SPEED_FIXED |
-               ETH_LINK_SPEED_10G |
-               ETH_LINK_SPEED_25G |
-               ETH_LINK_SPEED_40G |
-               ETH_LINK_SPEED_50G |
-               ETH_LINK_SPEED_100G;
+               RTE_ETH_LINK_SPEED_FIXED |
+               RTE_ETH_LINK_SPEED_10G |
+               RTE_ETH_LINK_SPEED_25G |
+               RTE_ETH_LINK_SPEED_40G |
+               RTE_ETH_LINK_SPEED_50G |
+               RTE_ETH_LINK_SPEED_100G;
 
        if (dev_conf->link_speeds & ~allowed_speeds) {
                IONIC_PRINT(ERR, "Invalid link setting");
@@ -901,7 +896,7 @@ ionic_dev_start(struct rte_eth_dev *eth_dev)
        }
 
        /* Configure link */
-       an_enable = (dev_conf->link_speeds & ETH_LINK_SPEED_FIXED) == 0;
+       an_enable = (dev_conf->link_speeds & RTE_ETH_LINK_SPEED_FIXED) == 0;
 
        ionic_dev_cmd_port_autoneg(idev, an_enable);
        err = ionic_dev_cmd_wait_check(idev, IONIC_DEVCMD_TIMEOUT);
@@ -1065,7 +1060,7 @@ static int
 ionic_configure_intr(struct ionic_adapter *adapter)
 {
        struct rte_pci_device *pci_dev = adapter->pci_dev;
-       struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
+       struct rte_intr_handle *intr_handle = pci_dev->intr_handle;
        int err;
 
        IONIC_PRINT(DEBUG, "Configuring %u intrs", adapter->nintrs);
@@ -1079,15 +1074,10 @@ ionic_configure_intr(struct ionic_adapter *adapter)
                IONIC_PRINT(DEBUG,
                        "Packet I/O interrupt on datapath is enabled");
 
-       if (!intr_handle->intr_vec) {
-               intr_handle->intr_vec = rte_zmalloc("intr_vec",
-                       adapter->nintrs * sizeof(int), 0);
-
-               if (!intr_handle->intr_vec) {
-                       IONIC_PRINT(ERR, "Failed to allocate %u vectors",
-                               adapter->nintrs);
-                       return -ENOMEM;
-               }
+       if (rte_intr_vec_list_alloc(intr_handle, "intr_vec", adapter->nintrs)) {
+               IONIC_PRINT(ERR, "Failed to allocate %u vectors",
+                           adapter->nintrs);
+               return -ENOMEM;
        }
 
        err = rte_intr_callback_register(intr_handle,
@@ -1116,7 +1106,7 @@ static void
 ionic_unconfigure_intr(struct ionic_adapter *adapter)
 {
        struct rte_pci_device *pci_dev = adapter->pci_dev;
-       struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
+       struct rte_intr_handle *intr_handle = pci_dev->intr_handle;
 
        rte_intr_disable(intr_handle);
 
@@ -1228,11 +1218,12 @@ eth_ionic_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
                goto err_free_adapter;
        }
 
-       adapter->max_mac_addrs = adapter->ident.lif.eth.max_ucast_filters;
+       adapter->max_mac_addrs =
+               rte_le_to_cpu_32(adapter->ident.lif.eth.max_ucast_filters);
 
-       if (adapter->ident.dev.nlifs != 1) {
+       if (rte_le_to_cpu_32(adapter->ident.dev.nlifs) != 1) {
                IONIC_PRINT(ERR, "Unexpected request for %d LIFs",
-                       adapter->ident.dev.nlifs);
+                       rte_le_to_cpu_32(adapter->ident.dev.nlifs));
                goto err_free_adapter;
        }
 
@@ -1289,4 +1280,4 @@ static struct rte_pci_driver rte_ionic_pmd = {
 RTE_PMD_REGISTER_PCI(net_ionic, rte_ionic_pmd);
 RTE_PMD_REGISTER_PCI_TABLE(net_ionic, pci_id_ionic_map);
 RTE_PMD_REGISTER_KMOD_DEP(net_ionic, "* igb_uio | uio_pci_generic | vfio-pci");
-RTE_LOG_REGISTER(ionic_logtype, pmd.net.ionic, NOTICE);
+RTE_LOG_REGISTER_DEFAULT(ionic_logtype, NOTICE);