net/ice: complete device configure in DCF
[dpdk.git] / drivers / net / qede / base / nvm_cfg.h
index fe980d5..daa5437 100644 (file)
@@ -1,9 +1,7 @@
-/*
- * Copyright (c) 2016 QLogic Corporation.
+/* SPDX-License-Identifier: BSD-3-Clause
+ * Copyright (c) 2016 - 2018 Cavium Inc.
  * All rights reserved.
- * www.qlogic.com
- *
- * See LICENSE.qede_pmd for copyright and licensing details.
+ * www.cavium.com
  */
 
 /****************************************************************************
  * Description: NVM config file - Generated file from nvm cfg excel.
  *              DO NOT MODIFY !!!
  *
- * Created:     1/14/2016
+ * Created:     1/6/2019
  *
  ****************************************************************************/
 
 #ifndef NVM_CFG_H
 #define NVM_CFG_H
 
+
+#define NVM_CFG_version 0x84500
+
+#define NVM_CFG_new_option_seq 45
+
+#define NVM_CFG_removed_option_seq 4
+
+#define NVM_CFG_updated_value_seq 13
+
 struct nvm_cfg_mac_address {
        u32 mac_addr_hi;
                #define NVM_CFG_MAC_ADDRESS_HI_MASK 0x0000FFFF
@@ -48,6 +55,7 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_MF_MODE_NPAR2_0 0x5
                #define NVM_CFG1_GLOB_MF_MODE_BD 0x6
                #define NVM_CFG1_GLOB_MF_MODE_UFP 0x7
+               #define NVM_CFG1_GLOB_MF_MODE_DCI_NPAR 0x8
                #define NVM_CFG1_GLOB_FAN_FAILURE_ENFORCEMENT_MASK 0x00001000
                #define NVM_CFG1_GLOB_FAN_FAILURE_ENFORCEMENT_OFFSET 12
                #define NVM_CFG1_GLOB_FAN_FAILURE_ENFORCEMENT_DISABLED 0x0
@@ -64,10 +72,12 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_ENABLE_ATC_OFFSET 30
                #define NVM_CFG1_GLOB_ENABLE_ATC_DISABLED 0x0
                #define NVM_CFG1_GLOB_ENABLE_ATC_ENABLED 0x1
-               #define NVM_CFG1_GLOB_CLOCK_SLOWDOWN_MASK 0x80000000
-               #define NVM_CFG1_GLOB_CLOCK_SLOWDOWN_OFFSET 31
-               #define NVM_CFG1_GLOB_CLOCK_SLOWDOWN_DISABLED 0x0
-               #define NVM_CFG1_GLOB_CLOCK_SLOWDOWN_ENABLED 0x1
+               #define NVM_CFG1_GLOB_RESERVED__M_WAS_CLOCK_SLOWDOWN_MASK \
+                                                               0x80000000
+               #define NVM_CFG1_GLOB_RESERVED__M_WAS_CLOCK_SLOWDOWN_OFFSET 31
+               #define NVM_CFG1_GLOB_RESERVED__M_WAS_CLOCK_SLOWDOWN_DISABLED \
+                                                               0x0
+               #define NVM_CFG1_GLOB_RESERVED__M_WAS_CLOCK_SLOWDOWN_ENABLED 0x1
        u32 engineering_change[3]; /* 0x4 */
        u32 manufacturing_id; /* 0x10 */
        u32 serial_number[4]; /* 0x14 */
@@ -84,8 +94,11 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_ASPM_SUPPORT_MASK 0x00000018
                #define NVM_CFG1_GLOB_ASPM_SUPPORT_OFFSET 3
                #define NVM_CFG1_GLOB_ASPM_SUPPORT_L0S_L1_ENABLED 0x0
+               #define NVM_CFG1_GLOB_ASPM_SUPPORT_L0S_DISABLED 0x1
                #define NVM_CFG1_GLOB_ASPM_SUPPORT_L1_DISABLED 0x2
-#define NVM_CFG1_GLOB_RESERVED_MPREVENT_PCIE_L1_MENTRY_MASK     0x00000020
+               #define NVM_CFG1_GLOB_ASPM_SUPPORT_L0S_L1_DISABLED 0x3
+               #define NVM_CFG1_GLOB_RESERVED_MPREVENT_PCIE_L1_MENTRY_MASK \
+                       0x00000020
                #define NVM_CFG1_GLOB_RESERVED_MPREVENT_PCIE_L1_MENTRY_OFFSET 5
                #define NVM_CFG1_GLOB_PCIE_G2_TX_AMPLITUDE_MASK 0x000003C0
                #define NVM_CFG1_GLOB_PCIE_G2_TX_AMPLITUDE_OFFSET 6
@@ -101,10 +114,9 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_WWN_NODE_PREFIX1_OFFSET 21
                #define NVM_CFG1_GLOB_NCSI_PACKAGE_ID_MASK 0x60000000
                #define NVM_CFG1_GLOB_NCSI_PACKAGE_ID_OFFSET 29
-       /* Set the duration, in seconds, fan failure signal should be
-        * sampled
-        */
-#define NVM_CFG1_GLOB_RESERVED_FAN_FAILURE_DURATION_MASK        0x80000000
+       /*  Set the duration, in sec, fan failure signal should be sampled */
+               #define NVM_CFG1_GLOB_RESERVED_FAN_FAILURE_DURATION_MASK \
+                       0x80000000
                #define NVM_CFG1_GLOB_RESERVED_FAN_FAILURE_DURATION_OFFSET 31
        u32 mgmt_traffic; /* 0x28 */
                #define NVM_CFG1_GLOB_RESERVED60_MASK 0x00000001
@@ -132,27 +144,30 @@ struct nvm_cfg1_glob {
        u32 core_cfg; /* 0x2C */
                #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK 0x000000FF
                #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET 0
-#define NVM_CFG1_GLOB_NETWORK_PORT_MODE_DE_2X40G                0x0
-#define NVM_CFG1_GLOB_NETWORK_PORT_MODE_DE_2X50G                0x1
-#define NVM_CFG1_GLOB_NETWORK_PORT_MODE_DE_1X100G               0x2
-#define NVM_CFG1_GLOB_NETWORK_PORT_MODE_DE_4X10G_F              0x3
-#define NVM_CFG1_GLOB_NETWORK_PORT_MODE_DE_4X10G_E              0x4
-#define NVM_CFG1_GLOB_NETWORK_PORT_MODE_DE_4X20G                0x5
-#define NVM_CFG1_GLOB_NETWORK_PORT_MODE_DE_1X40G                0xB
-#define NVM_CFG1_GLOB_NETWORK_PORT_MODE_DE_2X25G                0xC
-#define NVM_CFG1_GLOB_NETWORK_PORT_MODE_DE_1X25G                0xD
-#define NVM_CFG1_GLOB_EAGLE_ENFORCE_TX_FIR_CFG_MASK             0x00000100
-#define NVM_CFG1_GLOB_EAGLE_ENFORCE_TX_FIR_CFG_OFFSET           8
-#define NVM_CFG1_GLOB_EAGLE_ENFORCE_TX_FIR_CFG_DISABLED         0x0
-#define NVM_CFG1_GLOB_EAGLE_ENFORCE_TX_FIR_CFG_ENABLED          0x1
-#define NVM_CFG1_GLOB_FALCON_ENFORCE_TX_FIR_CFG_MASK            0x00000200
-#define NVM_CFG1_GLOB_FALCON_ENFORCE_TX_FIR_CFG_OFFSET          9
-#define NVM_CFG1_GLOB_FALCON_ENFORCE_TX_FIR_CFG_DISABLED        0x0
-#define NVM_CFG1_GLOB_FALCON_ENFORCE_TX_FIR_CFG_ENABLED         0x1
-#define NVM_CFG1_GLOB_EAGLE_CORE_ADDR_MASK                      0x0003FC00
-#define NVM_CFG1_GLOB_EAGLE_CORE_ADDR_OFFSET                    10
-#define NVM_CFG1_GLOB_FALCON_CORE_ADDR_MASK                     0x03FC0000
-#define NVM_CFG1_GLOB_FALCON_CORE_ADDR_OFFSET                   18
+               #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G 0x0
+               #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G 0x1
+               #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G 0x2
+               #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F 0x3
+               #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E 0x4
+               #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G 0x5
+               #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G 0xB
+               #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G 0xC
+               #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G 0xD
+               #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G 0xE
+               #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G 0xF
+               #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G_LIO2 0x10
+               #define NVM_CFG1_GLOB_MPS10_ENFORCE_TX_FIR_CFG_MASK 0x00000100
+               #define NVM_CFG1_GLOB_MPS10_ENFORCE_TX_FIR_CFG_OFFSET 8
+               #define NVM_CFG1_GLOB_MPS10_ENFORCE_TX_FIR_CFG_DISABLED 0x0
+               #define NVM_CFG1_GLOB_MPS10_ENFORCE_TX_FIR_CFG_ENABLED 0x1
+               #define NVM_CFG1_GLOB_MPS25_ENFORCE_TX_FIR_CFG_MASK 0x00000200
+               #define NVM_CFG1_GLOB_MPS25_ENFORCE_TX_FIR_CFG_OFFSET 9
+               #define NVM_CFG1_GLOB_MPS25_ENFORCE_TX_FIR_CFG_DISABLED 0x0
+               #define NVM_CFG1_GLOB_MPS25_ENFORCE_TX_FIR_CFG_ENABLED 0x1
+               #define NVM_CFG1_GLOB_MPS10_CORE_ADDR_MASK 0x0003FC00
+               #define NVM_CFG1_GLOB_MPS10_CORE_ADDR_OFFSET 10
+               #define NVM_CFG1_GLOB_MPS25_CORE_ADDR_MASK 0x03FC0000
+               #define NVM_CFG1_GLOB_MPS25_CORE_ADDR_OFFSET 18
                #define NVM_CFG1_GLOB_AVS_MODE_MASK 0x1C000000
                #define NVM_CFG1_GLOB_AVS_MODE_OFFSET 26
                #define NVM_CFG1_GLOB_AVS_MODE_CLOSE_LOOP 0x0
@@ -209,7 +224,7 @@ struct nvm_cfg1_glob {
        /*  Maximum advertised pcie link width */
                #define NVM_CFG1_GLOB_MAX_LINK_WIDTH_MASK 0x000F0000
                #define NVM_CFG1_GLOB_MAX_LINK_WIDTH_OFFSET 16
-#define NVM_CFG1_GLOB_MAX_LINK_WIDTH_16_LANES                   0x0
+               #define NVM_CFG1_GLOB_MAX_LINK_WIDTH_BB_16_LANES 0x0
                #define NVM_CFG1_GLOB_MAX_LINK_WIDTH_1_LANE 0x1
                #define NVM_CFG1_GLOB_MAX_LINK_WIDTH_2_LANES 0x2
                #define NVM_CFG1_GLOB_MAX_LINK_WIDTH_4_LANES 0x3
@@ -238,6 +253,11 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_PLDM_SENSOR_MODE_INTERNAL 0x0
                #define NVM_CFG1_GLOB_PLDM_SENSOR_MODE_EXTERNAL 0x1
                #define NVM_CFG1_GLOB_PLDM_SENSOR_MODE_BOTH 0x2
+       /*  ROL enable */
+               #define NVM_CFG1_GLOB_RESET_ON_LAN_MASK 0x80000000
+               #define NVM_CFG1_GLOB_RESET_ON_LAN_OFFSET 31
+               #define NVM_CFG1_GLOB_RESET_ON_LAN_DISABLED 0x0
+               #define NVM_CFG1_GLOB_RESET_ON_LAN_ENABLED 0x1
        u32 f_lane_cfg1; /* 0x38 */
                #define NVM_CFG1_GLOB_RX_LANE0_SWAP_MASK 0x0000000F
                #define NVM_CFG1_GLOB_RX_LANE0_SWAP_OFFSET 0
@@ -283,7 +303,7 @@ struct nvm_cfg1_glob {
        /*  Set max. count for over operational temperature */
                #define NVM_CFG1_GLOB_MAX_COUNT_OPER_THRESHOLD_MASK 0xFF000000
                #define NVM_CFG1_GLOB_MAX_COUNT_OPER_THRESHOLD_OFFSET 24
-       u32 eagle_preemphasis;  /* 0x40 */
+       u32 mps10_preemphasis; /* 0x40 */
                #define NVM_CFG1_GLOB_LANE0_PREEMP_MASK 0x000000FF
                #define NVM_CFG1_GLOB_LANE0_PREEMP_OFFSET 0
                #define NVM_CFG1_GLOB_LANE1_PREEMP_MASK 0x0000FF00
@@ -292,7 +312,7 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_LANE2_PREEMP_OFFSET 16
                #define NVM_CFG1_GLOB_LANE3_PREEMP_MASK 0xFF000000
                #define NVM_CFG1_GLOB_LANE3_PREEMP_OFFSET 24
-       u32 eagle_driver_current;       /* 0x44 */
+       u32 mps10_driver_current; /* 0x44 */
                #define NVM_CFG1_GLOB_LANE0_AMP_MASK 0x000000FF
                #define NVM_CFG1_GLOB_LANE0_AMP_OFFSET 0
                #define NVM_CFG1_GLOB_LANE1_AMP_MASK 0x0000FF00
@@ -301,7 +321,7 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_LANE2_AMP_OFFSET 16
                #define NVM_CFG1_GLOB_LANE3_AMP_MASK 0xFF000000
                #define NVM_CFG1_GLOB_LANE3_AMP_OFFSET 24
-       u32 falcon_preemphasis; /* 0x48 */
+       u32 mps25_preemphasis; /* 0x48 */
                #define NVM_CFG1_GLOB_LANE0_PREEMP_MASK 0x000000FF
                #define NVM_CFG1_GLOB_LANE0_PREEMP_OFFSET 0
                #define NVM_CFG1_GLOB_LANE1_PREEMP_MASK 0x0000FF00
@@ -310,7 +330,7 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_LANE2_PREEMP_OFFSET 16
                #define NVM_CFG1_GLOB_LANE3_PREEMP_MASK 0xFF000000
                #define NVM_CFG1_GLOB_LANE3_PREEMP_OFFSET 24
-       u32 falcon_driver_current;      /* 0x4C */
+       u32 mps25_driver_current; /* 0x4C */
                #define NVM_CFG1_GLOB_LANE0_AMP_MASK 0x000000FF
                #define NVM_CFG1_GLOB_LANE0_AMP_OFFSET 0
                #define NVM_CFG1_GLOB_LANE1_AMP_MASK 0x0000FF00
@@ -323,9 +343,8 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_VENDOR_ID_MASK 0x0000FFFF
                #define NVM_CFG1_GLOB_VENDOR_ID_OFFSET 0
        /*  Set caution temperature */
-               #define NVM_CFG1_GLOB_CAUTION_THRESHOLD_TEMPERATURE_MASK \
-                       0x00FF0000
-               #define NVM_CFG1_GLOB_CAUTION_THRESHOLD_TEMPERATURE_OFFSET 16
+               #define NVM_CFG1_GLOB_DEAD_TEMP_TH_TEMPERATURE_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_DEAD_TEMP_TH_TEMPERATURE_OFFSET 16
        /*  Set external thermal sensor I2C address */
                #define NVM_CFG1_GLOB_EXTERNAL_THERMAL_SENSOR_ADDRESS_MASK \
                        0xFF000000
@@ -392,12 +411,34 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_BAR2_SIZE_256M 0xD
                #define NVM_CFG1_GLOB_BAR2_SIZE_512M 0xE
                #define NVM_CFG1_GLOB_BAR2_SIZE_1G 0xF
-       /* Set the duration, in seconds, fan failure signal should be
-        * sampled
-        */
+       /*  Set the duration, in secs, fan failure signal should be sampled */
                #define NVM_CFG1_GLOB_FAN_FAILURE_DURATION_MASK 0x0000F000
                #define NVM_CFG1_GLOB_FAN_FAILURE_DURATION_OFFSET 12
-       u32 eagle_txfir_main;   /* 0x5C */
+       /*  This field defines the board total budget  for bar2 when disabled
+        * the regular bar size is used.
+        */
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_OFFSET 16
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_DISABLED 0x0
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_64K 0x1
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_128K 0x2
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_256K 0x3
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_512K 0x4
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_1M 0x5
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_2M 0x6
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_4M 0x7
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_8M 0x8
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_16M 0x9
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_32M 0xA
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_64M 0xB
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_128M 0xC
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_256M 0xD
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_512M 0xE
+               #define NVM_CFG1_GLOB_BAR2_TOTAL_BUDGET_1G 0xF
+       /*  Enable/Disable Crash dump triggers */
+               #define NVM_CFG1_GLOB_CRASH_DUMP_TRIGGER_ENABLE_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_CRASH_DUMP_TRIGGER_ENABLE_OFFSET 24
+       u32 mps10_txfir_main; /* 0x5C */
                #define NVM_CFG1_GLOB_LANE0_TXFIR_MAIN_MASK 0x000000FF
                #define NVM_CFG1_GLOB_LANE0_TXFIR_MAIN_OFFSET 0
                #define NVM_CFG1_GLOB_LANE1_TXFIR_MAIN_MASK 0x0000FF00
@@ -406,7 +447,7 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_LANE2_TXFIR_MAIN_OFFSET 16
                #define NVM_CFG1_GLOB_LANE3_TXFIR_MAIN_MASK 0xFF000000
                #define NVM_CFG1_GLOB_LANE3_TXFIR_MAIN_OFFSET 24
-       u32 eagle_txfir_post;   /* 0x60 */
+       u32 mps10_txfir_post; /* 0x60 */
                #define NVM_CFG1_GLOB_LANE0_TXFIR_POST_MASK 0x000000FF
                #define NVM_CFG1_GLOB_LANE0_TXFIR_POST_OFFSET 0
                #define NVM_CFG1_GLOB_LANE1_TXFIR_POST_MASK 0x0000FF00
@@ -415,7 +456,7 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_LANE2_TXFIR_POST_OFFSET 16
                #define NVM_CFG1_GLOB_LANE3_TXFIR_POST_MASK 0xFF000000
                #define NVM_CFG1_GLOB_LANE3_TXFIR_POST_OFFSET 24
-       u32 falcon_txfir_main;  /* 0x64 */
+       u32 mps25_txfir_main; /* 0x64 */
                #define NVM_CFG1_GLOB_LANE0_TXFIR_MAIN_MASK 0x000000FF
                #define NVM_CFG1_GLOB_LANE0_TXFIR_MAIN_OFFSET 0
                #define NVM_CFG1_GLOB_LANE1_TXFIR_MAIN_MASK 0x0000FF00
@@ -424,7 +465,7 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_LANE2_TXFIR_MAIN_OFFSET 16
                #define NVM_CFG1_GLOB_LANE3_TXFIR_MAIN_MASK 0xFF000000
                #define NVM_CFG1_GLOB_LANE3_TXFIR_MAIN_OFFSET 24
-       u32 falcon_txfir_post;  /* 0x68 */
+       u32 mps25_txfir_post; /* 0x68 */
                #define NVM_CFG1_GLOB_LANE0_TXFIR_POST_MASK 0x000000FF
                #define NVM_CFG1_GLOB_LANE0_TXFIR_POST_OFFSET 0
                #define NVM_CFG1_GLOB_LANE1_TXFIR_POST_MASK 0x0000FF00
@@ -444,6 +485,15 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_MANUF3_VER_OFFSET 18
                #define NVM_CFG1_GLOB_MANUF4_VER_MASK 0x3F000000
                #define NVM_CFG1_GLOB_MANUF4_VER_OFFSET 24
+       /*  Select package id method */
+               #define NVM_CFG1_GLOB_NCSI_PACKAGE_ID_IO_MASK 0x40000000
+               #define NVM_CFG1_GLOB_NCSI_PACKAGE_ID_IO_OFFSET 30
+               #define NVM_CFG1_GLOB_NCSI_PACKAGE_ID_IO_NVRAM 0x0
+               #define NVM_CFG1_GLOB_NCSI_PACKAGE_ID_IO_IO_PINS 0x1
+               #define NVM_CFG1_GLOB_RECOVERY_MODE_MASK 0x80000000
+               #define NVM_CFG1_GLOB_RECOVERY_MODE_OFFSET 31
+               #define NVM_CFG1_GLOB_RECOVERY_MODE_DISABLED 0x0
+               #define NVM_CFG1_GLOB_RECOVERY_MODE_ENABLED 0x1
        u32 manufacture_time; /* 0x70 */
                #define NVM_CFG1_GLOB_MANUF0_TIME_MASK 0x0000003F
                #define NVM_CFG1_GLOB_MANUF0_TIME_OFFSET 0
@@ -451,6 +501,30 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_MANUF1_TIME_OFFSET 6
                #define NVM_CFG1_GLOB_MANUF2_TIME_MASK 0x0003F000
                #define NVM_CFG1_GLOB_MANUF2_TIME_OFFSET 12
+       /*  Max MSIX for Ethernet in default mode */
+               #define NVM_CFG1_GLOB_MAX_MSIX_MASK 0x03FC0000
+               #define NVM_CFG1_GLOB_MAX_MSIX_OFFSET 18
+       /*  PF Mapping */
+               #define NVM_CFG1_GLOB_PF_MAPPING_MASK 0x0C000000
+               #define NVM_CFG1_GLOB_PF_MAPPING_OFFSET 26
+               #define NVM_CFG1_GLOB_PF_MAPPING_CONTINUOUS 0x0
+               #define NVM_CFG1_GLOB_PF_MAPPING_FIXED 0x1
+               #define NVM_CFG1_GLOB_VOLTAGE_REGULATOR_TYPE_MASK 0x30000000
+               #define NVM_CFG1_GLOB_VOLTAGE_REGULATOR_TYPE_OFFSET 28
+               #define NVM_CFG1_GLOB_VOLTAGE_REGULATOR_TYPE_DISABLED 0x0
+               #define NVM_CFG1_GLOB_VOLTAGE_REGULATOR_TYPE_TI 0x1
+       /*  Enable/Disable PCIE Relaxed Ordering */
+               #define NVM_CFG1_GLOB_PCIE_RELAXED_ORDERING_MASK 0x40000000
+               #define NVM_CFG1_GLOB_PCIE_RELAXED_ORDERING_OFFSET 30
+               #define NVM_CFG1_GLOB_PCIE_RELAXED_ORDERING_DISABLED 0x0
+               #define NVM_CFG1_GLOB_PCIE_RELAXED_ORDERING_ENABLED 0x1
+       /*  Reset the chip using iPOR to release PCIe due to short PERST
+        *  issues
+        */
+               #define NVM_CFG1_GLOB_SHORT_PERST_PROTECTION_MASK 0x80000000
+               #define NVM_CFG1_GLOB_SHORT_PERST_PROTECTION_OFFSET 31
+               #define NVM_CFG1_GLOB_SHORT_PERST_PROTECTION_DISABLED 0x0
+               #define NVM_CFG1_GLOB_SHORT_PERST_PROTECTION_ENABLED 0x1
        u32 led_global_settings; /* 0x74 */
                #define NVM_CFG1_GLOB_LED_SWAP_0_MASK 0x0000000F
                #define NVM_CFG1_GLOB_LED_SWAP_0_OFFSET 0
@@ -460,9 +534,82 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_LED_SWAP_2_OFFSET 8
                #define NVM_CFG1_GLOB_LED_SWAP_3_MASK 0x0000F000
                #define NVM_CFG1_GLOB_LED_SWAP_3_OFFSET 12
+       /*  Max. continues operating temperature */
+               #define NVM_CFG1_GLOB_MAX_CONT_OPERATING_TEMP_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_MAX_CONT_OPERATING_TEMP_OFFSET 16
+       /*  GPIO which triggers run-time port swap according to the map
+        *  specified in option 205
+        */
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_OFFSET 24
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_NA 0x0
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO0 0x1
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO1 0x2
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO2 0x3
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO3 0x4
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO4 0x5
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO5 0x6
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO6 0x7
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO7 0x8
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO8 0x9
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO9 0xA
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO10 0xB
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO11 0xC
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO12 0xD
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO13 0xE
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO14 0xF
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO15 0x10
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO16 0x11
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO17 0x12
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO18 0x13
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO19 0x14
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO20 0x15
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO21 0x16
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO22 0x17
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO23 0x18
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO24 0x19
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO25 0x1A
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO26 0x1B
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO27 0x1C
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO28 0x1D
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO29 0x1E
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO30 0x1F
+               #define NVM_CFG1_GLOB_RUNTIME_PORT_SWAP_GPIO_GPIO31 0x20
        u32 generic_cont1; /* 0x78 */
                #define NVM_CFG1_GLOB_AVS_DAC_CODE_MASK 0x000003FF
                #define NVM_CFG1_GLOB_AVS_DAC_CODE_OFFSET 0
+               #define NVM_CFG1_GLOB_LANE0_SWAP_MASK 0x00000C00
+               #define NVM_CFG1_GLOB_LANE0_SWAP_OFFSET 10
+               #define NVM_CFG1_GLOB_LANE1_SWAP_MASK 0x00003000
+               #define NVM_CFG1_GLOB_LANE1_SWAP_OFFSET 12
+               #define NVM_CFG1_GLOB_LANE2_SWAP_MASK 0x0000C000
+               #define NVM_CFG1_GLOB_LANE2_SWAP_OFFSET 14
+               #define NVM_CFG1_GLOB_LANE3_SWAP_MASK 0x00030000
+               #define NVM_CFG1_GLOB_LANE3_SWAP_OFFSET 16
+       /*  Enable option 195 - Overriding the PCIe Preset value */
+               #define NVM_CFG1_GLOB_OVERRIDE_PCIE_PRESET_EQUAL_MASK 0x00040000
+               #define NVM_CFG1_GLOB_OVERRIDE_PCIE_PRESET_EQUAL_OFFSET 18
+               #define NVM_CFG1_GLOB_OVERRIDE_PCIE_PRESET_EQUAL_DISABLED 0x0
+               #define NVM_CFG1_GLOB_OVERRIDE_PCIE_PRESET_EQUAL_ENABLED 0x1
+       /*  PCIe Preset value - applies only if option 194 is enabled */
+               #define NVM_CFG1_GLOB_PCIE_PRESET_VALUE_MASK 0x00780000
+               #define NVM_CFG1_GLOB_PCIE_PRESET_VALUE_OFFSET 19
+       /*  Port mapping to be used when the run-time GPIO for port-swap is
+        *  defined and set.
+        */
+               #define NVM_CFG1_GLOB_RUNTIME_PORT0_SWAP_MAP_MASK 0x01800000
+               #define NVM_CFG1_GLOB_RUNTIME_PORT0_SWAP_MAP_OFFSET 23
+               #define NVM_CFG1_GLOB_RUNTIME_PORT1_SWAP_MAP_MASK 0x06000000
+               #define NVM_CFG1_GLOB_RUNTIME_PORT1_SWAP_MAP_OFFSET 25
+               #define NVM_CFG1_GLOB_RUNTIME_PORT2_SWAP_MAP_MASK 0x18000000
+               #define NVM_CFG1_GLOB_RUNTIME_PORT2_SWAP_MAP_OFFSET 27
+               #define NVM_CFG1_GLOB_RUNTIME_PORT3_SWAP_MAP_MASK 0x60000000
+               #define NVM_CFG1_GLOB_RUNTIME_PORT3_SWAP_MAP_OFFSET 29
+       /*  Option to Disable embedded LLDP, 0 - Off, 1 - On */
+               #define NVM_CFG1_GLOB_LLDP_DISABLE_MASK 0x80000000
+               #define NVM_CFG1_GLOB_LLDP_DISABLE_OFFSET 31
+               #define NVM_CFG1_GLOB_LLDP_DISABLE_OFF 0x0
+               #define NVM_CFG1_GLOB_LLDP_DISABLE_ON 0x1
        u32 mbi_version; /* 0x7C */
                #define NVM_CFG1_GLOB_MBI_VERSION_0_MASK 0x000000FF
                #define NVM_CFG1_GLOB_MBI_VERSION_0_OFFSET 0
@@ -470,6 +617,44 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_MBI_VERSION_1_OFFSET 8
                #define NVM_CFG1_GLOB_MBI_VERSION_2_MASK 0x00FF0000
                #define NVM_CFG1_GLOB_MBI_VERSION_2_OFFSET 16
+       /*  If set to other than NA, 0 - Normal operation, 1 - Thermal event
+        *  occurred
+        */
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_OFFSET 24
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_NA 0x0
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO0 0x1
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO1 0x2
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO2 0x3
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO3 0x4
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO4 0x5
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO5 0x6
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO6 0x7
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO7 0x8
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO8 0x9
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO9 0xA
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO10 0xB
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO11 0xC
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO12 0xD
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO13 0xE
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO14 0xF
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO15 0x10
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO16 0x11
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO17 0x12
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO18 0x13
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO19 0x14
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO20 0x15
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO21 0x16
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO22 0x17
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO23 0x18
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO24 0x19
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO25 0x1A
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO26 0x1B
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO27 0x1C
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO28 0x1D
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO29 0x1E
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO30 0x1F
+               #define NVM_CFG1_GLOB_THERMAL_EVENT_GPIO_GPIO31 0x20
        u32 mbi_date; /* 0x80 */
        u32 misc_sig; /* 0x84 */
        /*  Define the GPIO mapping to switch i2c mux */
@@ -510,8 +695,87 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_I2C_MUX_SEL_GPIO__GPIO29 0x1E
                #define NVM_CFG1_GLOB_I2C_MUX_SEL_GPIO__GPIO30 0x1F
                #define NVM_CFG1_GLOB_I2C_MUX_SEL_GPIO__GPIO31 0x20
+       /*  Interrupt signal used for SMBus/I2C management interface
+        *  0 = Interrupt event occurred
+        *  1 = Normal
+        */
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_OFFSET 16
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_NA 0x0
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO0 0x1
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO1 0x2
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO2 0x3
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO3 0x4
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO4 0x5
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO5 0x6
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO6 0x7
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO7 0x8
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO8 0x9
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO9 0xA
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO10 0xB
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO11 0xC
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO12 0xD
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO13 0xE
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO14 0xF
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO15 0x10
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO16 0x11
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO17 0x12
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO18 0x13
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO19 0x14
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO20 0x15
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO21 0x16
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO22 0x17
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO23 0x18
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO24 0x19
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO25 0x1A
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO26 0x1B
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO27 0x1C
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO28 0x1D
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO29 0x1E
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO30 0x1F
+               #define NVM_CFG1_GLOB_I2C_INTERRUPT_GPIO_GPIO31 0x20
+       /*  Set aLOM FAN on GPIO */
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_OFFSET 24
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_NA 0x0
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO0 0x1
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO1 0x2
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO2 0x3
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO3 0x4
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO4 0x5
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO5 0x6
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO6 0x7
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO7 0x8
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO8 0x9
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO9 0xA
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO10 0xB
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO11 0xC
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO12 0xD
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO13 0xE
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO14 0xF
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO15 0x10
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO16 0x11
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO17 0x12
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO18 0x13
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO19 0x14
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO20 0x15
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO21 0x16
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO22 0x17
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO23 0x18
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO24 0x19
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO25 0x1A
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO26 0x1B
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO27 0x1C
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO28 0x1D
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO29 0x1E
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO30 0x1F
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_GPIO_GPIO31 0x20
        u32 device_capabilities; /* 0x88 */
                #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET 0x1
+               #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE 0x2
+               #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI 0x4
+               #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE 0x8
+               #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_IWARP 0x10
        u32 power_dissipated; /* 0x8C */
                #define NVM_CFG1_GLOB_POWER_DIS_D0_MASK 0x000000FF
                #define NVM_CFG1_GLOB_POWER_DIS_D0_OFFSET 0
@@ -531,11 +795,574 @@ struct nvm_cfg1_glob {
                #define NVM_CFG1_GLOB_POWER_CONS_D3_MASK 0xFF000000
                #define NVM_CFG1_GLOB_POWER_CONS_D3_OFFSET 24
        u32 efi_version; /* 0x94 */
-       u32 reserved[42];       /* 0x98 */
+       u32 multi_network_modes_capability; /* 0x98 */
+               #define NVM_CFG1_GLOB_MULTI_NETWORK_MODES_CAPABILITY_4X10G 0x1
+               #define NVM_CFG1_GLOB_MULTI_NETWORK_MODES_CAPABILITY_1X25G 0x2
+               #define NVM_CFG1_GLOB_MULTI_NETWORK_MODES_CAPABILITY_2X25G 0x4
+               #define NVM_CFG1_GLOB_MULTI_NETWORK_MODES_CAPABILITY_4X25G 0x8
+               #define NVM_CFG1_GLOB_MULTI_NETWORK_MODES_CAPABILITY_1X40G 0x10
+               #define NVM_CFG1_GLOB_MULTI_NETWORK_MODES_CAPABILITY_2X40G 0x20
+               #define NVM_CFG1_GLOB_MULTI_NETWORK_MODES_CAPABILITY_2X50G 0x40
+               #define NVM_CFG1_GLOB_MULTI_NETWORK_MODES_CAPABILITY_BB_1X100G \
+                       0x80
+               #define NVM_CFG1_GLOB_MULTI_NETWORK_MODES_CAPABILITY_2X10G 0x100
+       /* @DPDK */
+       u32 reserved1[12]; /* 0x9C */
+       u32 oem1_number[8]; /* 0xCC */
+       u32 oem2_number[8]; /* 0xEC */
+       u32 mps25_active_txfir_pre; /* 0x10C */
+               #define NVM_CFG1_GLOB_LANE0_ACT_TXFIR_PRE_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_LANE0_ACT_TXFIR_PRE_OFFSET 0
+               #define NVM_CFG1_GLOB_LANE1_ACT_TXFIR_PRE_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_LANE1_ACT_TXFIR_PRE_OFFSET 8
+               #define NVM_CFG1_GLOB_LANE2_ACT_TXFIR_PRE_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_LANE2_ACT_TXFIR_PRE_OFFSET 16
+               #define NVM_CFG1_GLOB_LANE3_ACT_TXFIR_PRE_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_LANE3_ACT_TXFIR_PRE_OFFSET 24
+       u32 mps25_active_txfir_main; /* 0x110 */
+               #define NVM_CFG1_GLOB_LANE0_ACT_TXFIR_MAIN_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_LANE0_ACT_TXFIR_MAIN_OFFSET 0
+               #define NVM_CFG1_GLOB_LANE1_ACT_TXFIR_MAIN_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_LANE1_ACT_TXFIR_MAIN_OFFSET 8
+               #define NVM_CFG1_GLOB_LANE2_ACT_TXFIR_MAIN_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_LANE2_ACT_TXFIR_MAIN_OFFSET 16
+               #define NVM_CFG1_GLOB_LANE3_ACT_TXFIR_MAIN_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_LANE3_ACT_TXFIR_MAIN_OFFSET 24
+       u32 mps25_active_txfir_post; /* 0x114 */
+               #define NVM_CFG1_GLOB_LANE0_ACT_TXFIR_POST_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_LANE0_ACT_TXFIR_POST_OFFSET 0
+               #define NVM_CFG1_GLOB_LANE1_ACT_TXFIR_POST_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_LANE1_ACT_TXFIR_POST_OFFSET 8
+               #define NVM_CFG1_GLOB_LANE2_ACT_TXFIR_POST_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_LANE2_ACT_TXFIR_POST_OFFSET 16
+               #define NVM_CFG1_GLOB_LANE3_ACT_TXFIR_POST_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_LANE3_ACT_TXFIR_POST_OFFSET 24
+       u32 features; /* 0x118 */
+       /*  Set the Aux Fan on temperature  */
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_VALUE_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_VALUE_OFFSET 0
+       /*  Set NC-SI package ID */
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_OFFSET 8
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_NA 0x0
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO0 0x1
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO1 0x2
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO2 0x3
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO3 0x4
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO4 0x5
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO5 0x6
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO6 0x7
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO7 0x8
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO8 0x9
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO9 0xA
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO10 0xB
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO11 0xC
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO12 0xD
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO13 0xE
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO14 0xF
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO15 0x10
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO16 0x11
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO17 0x12
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO18 0x13
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO19 0x14
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO20 0x15
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO21 0x16
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO22 0x17
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO23 0x18
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO24 0x19
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO25 0x1A
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO26 0x1B
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO27 0x1C
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO28 0x1D
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO29 0x1E
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO30 0x1F
+               #define NVM_CFG1_GLOB_SLOT_ID_GPIO_GPIO31 0x20
+       /*  PMBUS Clock GPIO */
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_OFFSET 16
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_NA 0x0
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO0 0x1
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO1 0x2
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO2 0x3
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO3 0x4
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO4 0x5
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO5 0x6
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO6 0x7
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO7 0x8
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO8 0x9
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO9 0xA
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO10 0xB
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO11 0xC
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO12 0xD
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO13 0xE
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO14 0xF
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO15 0x10
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO16 0x11
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO17 0x12
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO18 0x13
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO19 0x14
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO20 0x15
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO21 0x16
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO22 0x17
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO23 0x18
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO24 0x19
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO25 0x1A
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO26 0x1B
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO27 0x1C
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO28 0x1D
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO29 0x1E
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO30 0x1F
+               #define NVM_CFG1_GLOB_PMBUS_SCL_GPIO_GPIO31 0x20
+       /*  PMBUS Data GPIO */
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_OFFSET 24
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_NA 0x0
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO0 0x1
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO1 0x2
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO2 0x3
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO3 0x4
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO4 0x5
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO5 0x6
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO6 0x7
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO7 0x8
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO8 0x9
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO9 0xA
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO10 0xB
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO11 0xC
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO12 0xD
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO13 0xE
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO14 0xF
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO15 0x10
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO16 0x11
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO17 0x12
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO18 0x13
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO19 0x14
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO20 0x15
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO21 0x16
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO22 0x17
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO23 0x18
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO24 0x19
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO25 0x1A
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO26 0x1B
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO27 0x1C
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO28 0x1D
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO29 0x1E
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO30 0x1F
+               #define NVM_CFG1_GLOB_PMBUS_SDA_GPIO_GPIO31 0x20
+       u32 tx_rx_eq_25g_hlpc; /* 0x11C */
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_25G_HLPC_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_25G_HLPC_OFFSET 0
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_25G_HLPC_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_25G_HLPC_OFFSET 8
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_25G_HLPC_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_25G_HLPC_OFFSET 16
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_25G_HLPC_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_25G_HLPC_OFFSET 24
+       u32 tx_rx_eq_25g_llpc; /* 0x120 */
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_25G_LLPC_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_25G_LLPC_OFFSET 0
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_25G_LLPC_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_25G_LLPC_OFFSET 8
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_25G_LLPC_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_25G_LLPC_OFFSET 16
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_25G_LLPC_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_25G_LLPC_OFFSET 24
+       u32 tx_rx_eq_25g_ac; /* 0x124 */
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_25G_AC_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_25G_AC_OFFSET 0
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_25G_AC_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_25G_AC_OFFSET 8
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_25G_AC_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_25G_AC_OFFSET 16
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_25G_AC_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_25G_AC_OFFSET 24
+       u32 tx_rx_eq_10g_pc; /* 0x128 */
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_10G_PC_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_10G_PC_OFFSET 0
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_10G_PC_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_10G_PC_OFFSET 8
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_10G_PC_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_10G_PC_OFFSET 16
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_10G_PC_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_10G_PC_OFFSET 24
+       u32 tx_rx_eq_10g_ac; /* 0x12C */
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_10G_AC_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_10G_AC_OFFSET 0
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_10G_AC_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_10G_AC_OFFSET 8
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_10G_AC_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_10G_AC_OFFSET 16
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_10G_AC_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_10G_AC_OFFSET 24
+       u32 tx_rx_eq_1g; /* 0x130 */
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_1G_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_1G_OFFSET 0
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_1G_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_1G_OFFSET 8
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_1G_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_1G_OFFSET 16
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_1G_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_1G_OFFSET 24
+       u32 tx_rx_eq_25g_bt; /* 0x134 */
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_25G_BT_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_25G_BT_OFFSET 0
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_25G_BT_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_25G_BT_OFFSET 8
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_25G_BT_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_25G_BT_OFFSET 16
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_25G_BT_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_25G_BT_OFFSET 24
+       u32 tx_rx_eq_10g_bt; /* 0x138 */
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_10G_BT_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_10G_BT_OFFSET 0
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_10G_BT_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_10G_BT_OFFSET 8
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_10G_BT_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_10G_BT_OFFSET 16
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_10G_BT_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_10G_BT_OFFSET 24
+       u32 generic_cont4; /* 0x13C */
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_OFFSET 0
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_NA 0x0
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO0 0x1
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO1 0x2
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO2 0x3
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO3 0x4
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO4 0x5
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO5 0x6
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO6 0x7
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO7 0x8
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO8 0x9
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO9 0xA
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO10 0xB
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO11 0xC
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO12 0xD
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO13 0xE
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO14 0xF
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO15 0x10
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO16 0x11
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO17 0x12
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO18 0x13
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO19 0x14
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO20 0x15
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO21 0x16
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO22 0x17
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO23 0x18
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO24 0x19
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO25 0x1A
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO26 0x1B
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO27 0x1C
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO28 0x1D
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO29 0x1E
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO30 0x1F
+               #define NVM_CFG1_GLOB_THERMAL_ALARM_GPIO_GPIO31 0x20
+       /*  Select the number of allowed port link in aux power */
+               #define NVM_CFG1_GLOB_NCSI_AUX_LINK_MASK 0x00000300
+               #define NVM_CFG1_GLOB_NCSI_AUX_LINK_OFFSET 8
+               #define NVM_CFG1_GLOB_NCSI_AUX_LINK_DEFAULT 0x0
+               #define NVM_CFG1_GLOB_NCSI_AUX_LINK_1_PORT 0x1
+               #define NVM_CFG1_GLOB_NCSI_AUX_LINK_2_PORTS 0x2
+               #define NVM_CFG1_GLOB_NCSI_AUX_LINK_3_PORTS 0x3
+       /*  Set Trace Filter Log Level */
+               #define NVM_CFG1_GLOB_TRACE_LEVEL_MASK 0x00000C00
+               #define NVM_CFG1_GLOB_TRACE_LEVEL_OFFSET 10
+               #define NVM_CFG1_GLOB_TRACE_LEVEL_ALL 0x0
+               #define NVM_CFG1_GLOB_TRACE_LEVEL_DEBUG 0x1
+               #define NVM_CFG1_GLOB_TRACE_LEVEL_TRACE 0x2
+               #define NVM_CFG1_GLOB_TRACE_LEVEL_ERROR 0x3
+       /*  For OCP2.0, MFW listens on SMBUS slave address 0x3e, and return
+        *  temperature reading
+        */
+               #define NVM_CFG1_GLOB_EMULATED_TMP421_MASK 0x00001000
+               #define NVM_CFG1_GLOB_EMULATED_TMP421_OFFSET 12
+               #define NVM_CFG1_GLOB_EMULATED_TMP421_DISABLED 0x0
+               #define NVM_CFG1_GLOB_EMULATED_TMP421_ENABLED 0x1
+       /*  GPIO which triggers when ASIC temperature reaches nvm option 286
+        *  value
+        */
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_MASK 0x001FE000
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_OFFSET 13
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_NA 0x0
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO0 0x1
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO1 0x2
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO2 0x3
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO3 0x4
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO4 0x5
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO5 0x6
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO6 0x7
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO7 0x8
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO8 0x9
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO9 0xA
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO10 0xB
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO11 0xC
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO12 0xD
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO13 0xE
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO14 0xF
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO15 0x10
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO16 0x11
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO17 0x12
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO18 0x13
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO19 0x14
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO20 0x15
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO21 0x16
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO22 0x17
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO23 0x18
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO24 0x19
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO25 0x1A
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO26 0x1B
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO27 0x1C
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO28 0x1D
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO29 0x1E
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO30 0x1F
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_GPIO_GPIO31 0x20
+       /*  Warning temperature threshold used with nvm option 286 */
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_THRESHOLD_MASK 0x1FE00000
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_THRESHOLD_OFFSET 21
+       /*  Disable PLDM protocol */
+               #define NVM_CFG1_GLOB_DISABLE_PLDM_MASK 0x20000000
+               #define NVM_CFG1_GLOB_DISABLE_PLDM_OFFSET 29
+               #define NVM_CFG1_GLOB_DISABLE_PLDM_DISABLED 0x0
+               #define NVM_CFG1_GLOB_DISABLE_PLDM_ENABLED 0x1
+       /*  Disable OCBB protocol */
+               #define NVM_CFG1_GLOB_DISABLE_MCTP_OEM_MASK 0x40000000
+               #define NVM_CFG1_GLOB_DISABLE_MCTP_OEM_OFFSET 30
+               #define NVM_CFG1_GLOB_DISABLE_MCTP_OEM_DISABLED 0x0
+               #define NVM_CFG1_GLOB_DISABLE_MCTP_OEM_ENABLED 0x1
+       u32 preboot_debug_mode_std; /* 0x140 */
+       u32 preboot_debug_mode_ext; /* 0x144 */
+       u32 ext_phy_cfg1; /* 0x148 */
+       /*  Ext PHY MDI pair swap value */
+               #define NVM_CFG1_GLOB_RESERVED_244_MASK 0x0000FFFF
+               #define NVM_CFG1_GLOB_RESERVED_244_OFFSET 0
+       /*  Define for PGOOD signal Mapping  for EXT PHY */
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_OFFSET 16
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_NA 0x0
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO0 0x1
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO1 0x2
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO2 0x3
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO3 0x4
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO4 0x5
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO5 0x6
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO6 0x7
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO7 0x8
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO8 0x9
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO9 0xA
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO10 0xB
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO11 0xC
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO12 0xD
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO13 0xE
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO14 0xF
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO15 0x10
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO16 0x11
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO17 0x12
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO18 0x13
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO19 0x14
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO20 0x15
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO21 0x16
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO22 0x17
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO23 0x18
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO24 0x19
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO25 0x1A
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO26 0x1B
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO27 0x1C
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO28 0x1D
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO29 0x1E
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO30 0x1F
+               #define NVM_CFG1_GLOB_EXT_PHY_PGOOD_GPIO31 0x20
+       /*  GPIO which trigger when PERST asserted  */
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_OFFSET 24
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_NA 0x0
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO0 0x1
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO1 0x2
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO2 0x3
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO3 0x4
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO4 0x5
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO5 0x6
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO6 0x7
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO7 0x8
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO8 0x9
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO9 0xA
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO10 0xB
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO11 0xC
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO12 0xD
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO13 0xE
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO14 0xF
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO15 0x10
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO16 0x11
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO17 0x12
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO18 0x13
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO19 0x14
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO20 0x15
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO21 0x16
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO22 0x17
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO23 0x18
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO24 0x19
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO25 0x1A
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO26 0x1B
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO27 0x1C
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO28 0x1D
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO29 0x1E
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO30 0x1F
+               #define NVM_CFG1_GLOB_PERST_INDICATION_GPIO_GPIO31 0x20
+       u32 clocks; /* 0x14C */
+       /*  Sets core clock frequency */
+               #define NVM_CFG1_GLOB_MAIN_CLOCK_FREQUENCY_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_MAIN_CLOCK_FREQUENCY_OFFSET 0
+               #define NVM_CFG1_GLOB_MAIN_CLOCK_FREQUENCY_MAIN_CLK_DEFAULT 0x0
+               #define NVM_CFG1_GLOB_MAIN_CLOCK_FREQUENCY_MAIN_CLK_375 0x1
+               #define NVM_CFG1_GLOB_MAIN_CLOCK_FREQUENCY_MAIN_CLK_350 0x2
+               #define NVM_CFG1_GLOB_MAIN_CLOCK_FREQUENCY_MAIN_CLK_325 0x3
+               #define NVM_CFG1_GLOB_MAIN_CLOCK_FREQUENCY_MAIN_CLK_300 0x4
+               #define NVM_CFG1_GLOB_MAIN_CLOCK_FREQUENCY_MAIN_CLK_280 0x5
+       /*  Sets MAC clock frequency */
+               #define NVM_CFG1_GLOB_MAC_CLOCK_FREQUENCY_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_MAC_CLOCK_FREQUENCY_OFFSET 8
+               #define NVM_CFG1_GLOB_MAC_CLOCK_FREQUENCY_MAC_CLK_DEFAULT 0x0
+               #define NVM_CFG1_GLOB_MAC_CLOCK_FREQUENCY_MAC_CLK_782 0x1
+               #define NVM_CFG1_GLOB_MAC_CLOCK_FREQUENCY_MAC_CLK_516 0x2
+       /*  Sets storm clock frequency */
+               #define NVM_CFG1_GLOB_STORM_CLOCK_FREQUENCY_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_STORM_CLOCK_FREQUENCY_OFFSET 16
+               #define NVM_CFG1_GLOB_STORM_CLOCK_FREQUENCY_STORM_CLK_DEFAULT 0x0
+               #define NVM_CFG1_GLOB_STORM_CLOCK_FREQUENCY_STORM_CLK_1200 0x1
+               #define NVM_CFG1_GLOB_STORM_CLOCK_FREQUENCY_STORM_CLK_1000 0x2
+               #define NVM_CFG1_GLOB_STORM_CLOCK_FREQUENCY_STORM_CLK_900 0x3
+               #define NVM_CFG1_GLOB_STORM_CLOCK_FREQUENCY_STORM_CLK_1100 0x4
+       /*  Non zero value will override PCIe AGC threshold to improve
+        *  receiver
+        */
+               #define NVM_CFG1_GLOB_OVERRIDE_AGC_THRESHOLD_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_OVERRIDE_AGC_THRESHOLD_OFFSET 24
+       u32 pre2_generic_cont_1; /* 0x150 */
+               #define NVM_CFG1_GLOB_50G_HLPC_PRE2_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_50G_HLPC_PRE2_OFFSET 0
+               #define NVM_CFG1_GLOB_50G_MLPC_PRE2_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_50G_MLPC_PRE2_OFFSET 8
+               #define NVM_CFG1_GLOB_50G_LLPC_PRE2_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_50G_LLPC_PRE2_OFFSET 16
+               #define NVM_CFG1_GLOB_25G_HLPC_PRE2_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_25G_HLPC_PRE2_OFFSET 24
+       u32 pre2_generic_cont_2; /* 0x154 */
+               #define NVM_CFG1_GLOB_25G_LLPC_PRE2_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_25G_LLPC_PRE2_OFFSET 0
+               #define NVM_CFG1_GLOB_25G_AC_PRE2_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_25G_AC_PRE2_OFFSET 8
+               #define NVM_CFG1_GLOB_10G_PC_PRE2_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_10G_PC_PRE2_OFFSET 16
+               #define NVM_CFG1_GLOB_PRE2_10G_AC_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_PRE2_10G_AC_OFFSET 24
+       u32 pre2_generic_cont_3; /* 0x158 */
+               #define NVM_CFG1_GLOB_1G_PRE2_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_1G_PRE2_OFFSET 0
+               #define NVM_CFG1_GLOB_5G_BT_PRE2_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_5G_BT_PRE2_OFFSET 8
+               #define NVM_CFG1_GLOB_10G_BT_PRE2_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_10G_BT_PRE2_OFFSET 16
+       /*  When temperature goes below (warning temperature - delta) warning
+        *  gpio is unset
+        */
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_DELTA_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_WARNING_TEMPERATURE_DELTA_OFFSET 24
+       u32 tx_rx_eq_50g_hlpc; /* 0x15C */
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_50G_HLPC_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_50G_HLPC_OFFSET 0
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_50G_HLPC_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_50G_HLPC_OFFSET 8
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_50G_HLPC_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_50G_HLPC_OFFSET 16
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_50G_HLPC_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_50G_HLPC_OFFSET 24
+       u32 tx_rx_eq_50g_mlpc; /* 0x160 */
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_50G_MLPC_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_50G_MLPC_OFFSET 0
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_50G_MLPC_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_50G_MLPC_OFFSET 8
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_50G_MLPC_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_50G_MLPC_OFFSET 16
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_50G_MLPC_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_50G_MLPC_OFFSET 24
+       u32 tx_rx_eq_50g_llpc; /* 0x164 */
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_50G_LLPC_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_50G_LLPC_OFFSET 0
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_50G_LLPC_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_50G_LLPC_OFFSET 8
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_50G_LLPC_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_50G_LLPC_OFFSET 16
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_50G_LLPC_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_50G_LLPC_OFFSET 24
+       u32 tx_rx_eq_50g_ac; /* 0x168 */
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_50G_AC_MASK 0x000000FF
+               #define NVM_CFG1_GLOB_INDEX0_RX_TX_EQ_50G_AC_OFFSET 0
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_50G_AC_MASK 0x0000FF00
+               #define NVM_CFG1_GLOB_INDEX1_RX_TX_EQ_50G_AC_OFFSET 8
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_50G_AC_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_INDEX2_RX_TX_EQ_50G_AC_OFFSET 16
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_50G_AC_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_INDEX3_RX_TX_EQ_50G_AC_OFFSET 24
+       /*  Set Trace Filter Modules Log Bit Mask */
+       u32 trace_modules; /* 0x16C */
+               #define NVM_CFG1_GLOB_TRACE_MODULES_ERROR 0x1
+               #define NVM_CFG1_GLOB_TRACE_MODULES_DBG 0x2
+               #define NVM_CFG1_GLOB_TRACE_MODULES_DRV_HSI 0x4
+               #define NVM_CFG1_GLOB_TRACE_MODULES_INTERRUPT 0x8
+               #define NVM_CFG1_GLOB_TRACE_MODULES_VPD 0x10
+               #define NVM_CFG1_GLOB_TRACE_MODULES_FLR 0x20
+               #define NVM_CFG1_GLOB_TRACE_MODULES_INIT 0x40
+               #define NVM_CFG1_GLOB_TRACE_MODULES_NVM 0x80
+               #define NVM_CFG1_GLOB_TRACE_MODULES_PIM 0x100
+               #define NVM_CFG1_GLOB_TRACE_MODULES_NET 0x200
+               #define NVM_CFG1_GLOB_TRACE_MODULES_POWER 0x400
+               #define NVM_CFG1_GLOB_TRACE_MODULES_UTILS 0x800
+               #define NVM_CFG1_GLOB_TRACE_MODULES_RESOURCES 0x1000
+               #define NVM_CFG1_GLOB_TRACE_MODULES_SCHEDULER 0x2000
+               #define NVM_CFG1_GLOB_TRACE_MODULES_PHYMOD 0x4000
+               #define NVM_CFG1_GLOB_TRACE_MODULES_EVENTS 0x8000
+               #define NVM_CFG1_GLOB_TRACE_MODULES_PMM 0x10000
+               #define NVM_CFG1_GLOB_TRACE_MODULES_DBG_DRV 0x20000
+               #define NVM_CFG1_GLOB_TRACE_MODULES_ETH 0x40000
+               #define NVM_CFG1_GLOB_TRACE_MODULES_SECURITY 0x80000
+               #define NVM_CFG1_GLOB_TRACE_MODULES_PCIE 0x100000
+               #define NVM_CFG1_GLOB_TRACE_MODULES_TRACE 0x200000
+               #define NVM_CFG1_GLOB_TRACE_MODULES_MANAGEMENT 0x400000
+               #define NVM_CFG1_GLOB_TRACE_MODULES_SIM 0x800000
+       u32 pcie_class_code_fcoe; /* 0x170 */
+       /*  Set PCIe FCoE Class Code */
+               #define NVM_CFG1_GLOB_PCIE_CLASS_CODE_FCOE_MASK 0x00FFFFFF
+               #define NVM_CFG1_GLOB_PCIE_CLASS_CODE_FCOE_OFFSET 0
+       /*  When temperature goes below (ALOM FAN ON AUX value - delta) ALOM
+        *  FAN ON AUX gpio is unset
+        */
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_DELTA_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_ALOM_FAN_ON_AUX_DELTA_OFFSET 24
+       u32 pcie_class_code_iscsi; /* 0x174 */
+       /*  Set PCIe iSCSI Class Code */
+               #define NVM_CFG1_GLOB_PCIE_CLASS_CODE_ISCSI_MASK 0x00FFFFFF
+               #define NVM_CFG1_GLOB_PCIE_CLASS_CODE_ISCSI_OFFSET 0
+       /*  When temperature goes below (Dead Temp TH  - delta)Thermal Event
+        *  gpio is unset
+        */
+               #define NVM_CFG1_GLOB_DEAD_TEMP_TH_DELTA_MASK 0xFF000000
+               #define NVM_CFG1_GLOB_DEAD_TEMP_TH_DELTA_OFFSET 24
+       u32 no_provisioned_mac; /* 0x178 */
+       /*  Set number of provisioned MAC addresses */
+               #define NVM_CFG1_GLOB_NUMBER_OF_PROVISIONED_MAC_MASK 0x0000FFFF
+               #define NVM_CFG1_GLOB_NUMBER_OF_PROVISIONED_MAC_OFFSET 0
+       /*  Set number of provisioned VF MAC addresses */
+               #define NVM_CFG1_GLOB_NUMBER_OF_PROVISIONED_VF_MAC_MASK 0x00FF0000
+               #define NVM_CFG1_GLOB_NUMBER_OF_PROVISIONED_VF_MAC_OFFSET 16
+       /*  Enable/Disable BMC MAC */
+               #define NVM_CFG1_GLOB_PROVISIONED_BMC_MAC_MASK 0x01000000
+               #define NVM_CFG1_GLOB_PROVISIONED_BMC_MAC_OFFSET 24
+               #define NVM_CFG1_GLOB_PROVISIONED_BMC_MAC_DISABLED 0x0
+               #define NVM_CFG1_GLOB_PROVISIONED_BMC_MAC_ENABLED 0x1
+       u32 reserved[43]; /* 0x17C */
 };
 
 struct nvm_cfg1_path {
-       u32 reserved[30]; /* 0x0 */
+       u32 reserved[1]; /* 0x0 */
 };
 
 struct nvm_cfg1_port {
@@ -560,6 +1387,13 @@ struct nvm_cfg1_port {
                #define NVM_CFG1_PORT_LED_MODE_PHY10 0xD
                #define NVM_CFG1_PORT_LED_MODE_PHY11 0xE
                #define NVM_CFG1_PORT_LED_MODE_PHY12 0xF
+               #define NVM_CFG1_PORT_LED_MODE_BREAKOUT 0x10
+               #define NVM_CFG1_PORT_LED_MODE_OCP_3_0 0x11
+               #define NVM_CFG1_PORT_LED_MODE_OCP_3_0_MAC2 0x12
+               #define NVM_CFG1_PORT_LED_MODE_SW_DEF1 0x13
+               #define NVM_CFG1_PORT_LED_MODE_SW_DEF1_MAC2 0x14
+               #define NVM_CFG1_PORT_ROCE_PRIORITY_MASK 0x0000FF00
+               #define NVM_CFG1_PORT_ROCE_PRIORITY_OFFSET 8
                #define NVM_CFG1_PORT_DCBX_MODE_MASK 0x000F0000
                #define NVM_CFG1_PORT_DCBX_MODE_OFFSET 16
                #define NVM_CFG1_PORT_DCBX_MODE_DISABLED 0x0
@@ -569,6 +1403,46 @@ struct nvm_cfg1_port {
                #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_MASK 0x00F00000
                #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_OFFSET 20
                #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ETHERNET 0x1
+               #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_FCOE 0x2
+               #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ISCSI 0x4
+       /* GPIO for HW reset the PHY. In case it is the same for all ports,
+        * need to set same value for all ports
+        */
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_MASK 0xFF000000
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_OFFSET 24
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_NA 0x0
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO0 0x1
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO1 0x2
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO2 0x3
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO3 0x4
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO4 0x5
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO5 0x6
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO6 0x7
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO7 0x8
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO8 0x9
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO9 0xA
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO10 0xB
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO11 0xC
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO12 0xD
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO13 0xE
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO14 0xF
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO15 0x10
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO16 0x11
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO17 0x12
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO18 0x13
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO19 0x14
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO20 0x15
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO21 0x16
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO22 0x17
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO23 0x18
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO24 0x19
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO25 0x1A
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO26 0x1B
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO27 0x1C
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO28 0x1D
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO29 0x1E
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO30 0x1F
+               #define NVM_CFG1_PORT_EXT_PHY_RESET_GPIO31 0x20
        u32 pcie_cfg; /* 0xC */
                #define NVM_CFG1_PORT_RESERVED15_MASK 0x00000007
                #define NVM_CFG1_PORT_RESERVED15_OFFSET 0
@@ -586,29 +1460,31 @@ struct nvm_cfg1_port {
                #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_OFFSET 0
                #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G 0x1
                #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G 0x2
+               #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_20G 0x4
                #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G 0x8
                #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G 0x10
                #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G 0x20
-#define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_100G            0x40
+               #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G 0x40
                #define NVM_CFG1_PORT_MFW_SPEED_CAPABILITY_MASK_MASK 0xFFFF0000
                #define NVM_CFG1_PORT_MFW_SPEED_CAPABILITY_MASK_OFFSET 16
                #define NVM_CFG1_PORT_MFW_SPEED_CAPABILITY_MASK_1G 0x1
                #define NVM_CFG1_PORT_MFW_SPEED_CAPABILITY_MASK_10G 0x2
+               #define NVM_CFG1_PORT_MFW_SPEED_CAPABILITY_MASK_20G 0x4
                #define NVM_CFG1_PORT_MFW_SPEED_CAPABILITY_MASK_25G 0x8
                #define NVM_CFG1_PORT_MFW_SPEED_CAPABILITY_MASK_40G 0x10
                #define NVM_CFG1_PORT_MFW_SPEED_CAPABILITY_MASK_50G 0x20
-#define NVM_CFG1_PORT_MFW_SPEED_CAPABILITY_MASK_100G            0x40
+               #define NVM_CFG1_PORT_MFW_SPEED_CAPABILITY_MASK_BB_100G 0x40
        u32 link_settings; /* 0x18 */
                #define NVM_CFG1_PORT_DRV_LINK_SPEED_MASK 0x0000000F
                #define NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET 0
                #define NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG 0x0
                #define NVM_CFG1_PORT_DRV_LINK_SPEED_1G 0x1
                #define NVM_CFG1_PORT_DRV_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_DRV_LINK_SPEED_20G 0x3
                #define NVM_CFG1_PORT_DRV_LINK_SPEED_25G 0x4
                #define NVM_CFG1_PORT_DRV_LINK_SPEED_40G 0x5
                #define NVM_CFG1_PORT_DRV_LINK_SPEED_50G 0x6
-#define NVM_CFG1_PORT_DRV_LINK_SPEED_100G                       0x7
-               #define NVM_CFG1_PORT_DRV_LINK_SPEED_SMARTLINQ 0x8
+               #define NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G 0x7
                #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK 0x00000070
                #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET 4
                #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG 0x1
@@ -619,29 +1495,60 @@ struct nvm_cfg1_port {
                #define NVM_CFG1_PORT_MFW_LINK_SPEED_AUTONEG 0x0
                #define NVM_CFG1_PORT_MFW_LINK_SPEED_1G 0x1
                #define NVM_CFG1_PORT_MFW_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_MFW_LINK_SPEED_20G 0x3
                #define NVM_CFG1_PORT_MFW_LINK_SPEED_25G 0x4
                #define NVM_CFG1_PORT_MFW_LINK_SPEED_40G 0x5
                #define NVM_CFG1_PORT_MFW_LINK_SPEED_50G 0x6
-#define NVM_CFG1_PORT_MFW_LINK_SPEED_100G                       0x7
-               #define NVM_CFG1_PORT_MFW_LINK_SPEED_SMARTLINQ 0x8
+               #define NVM_CFG1_PORT_MFW_LINK_SPEED_BB_100G 0x7
                #define NVM_CFG1_PORT_MFW_FLOW_CONTROL_MASK 0x00003800
                #define NVM_CFG1_PORT_MFW_FLOW_CONTROL_OFFSET 11
                #define NVM_CFG1_PORT_MFW_FLOW_CONTROL_AUTONEG 0x1
                #define NVM_CFG1_PORT_MFW_FLOW_CONTROL_RX 0x2
                #define NVM_CFG1_PORT_MFW_FLOW_CONTROL_TX 0x4
-#define NVM_CFG1_PORT_OPTIC_MODULE_VENDOR_ENFORCEMENT_MASK      0x00004000
+               #define NVM_CFG1_PORT_OPTIC_MODULE_VENDOR_ENFORCEMENT_MASK \
+                       0x00004000
                #define NVM_CFG1_PORT_OPTIC_MODULE_VENDOR_ENFORCEMENT_OFFSET 14
-#define NVM_CFG1_PORT_OPTIC_MODULE_VENDOR_ENFORCEMENT_DISABLED  0x0
-#define NVM_CFG1_PORT_OPTIC_MODULE_VENDOR_ENFORCEMENT_ENABLED   0x1
+               #define NVM_CFG1_PORT_OPTIC_MODULE_VENDOR_ENFORCEMENT_DISABLED \
+                       0x0
+               #define NVM_CFG1_PORT_OPTIC_MODULE_VENDOR_ENFORCEMENT_ENABLED \
+                       0x1
                #define NVM_CFG1_PORT_AN_25G_50G_OUI_MASK 0x00018000
                #define NVM_CFG1_PORT_AN_25G_50G_OUI_OFFSET 15
                #define NVM_CFG1_PORT_AN_25G_50G_OUI_CONSORTIUM 0x0
                #define NVM_CFG1_PORT_AN_25G_50G_OUI_BAM 0x1
                #define NVM_CFG1_PORT_FEC_FORCE_MODE_MASK 0x000E0000
                #define NVM_CFG1_PORT_FEC_FORCE_MODE_OFFSET 17
-#define NVM_CFG1_PORT_FEC_FORCE_MODE_FEC_FORCE_NONE             0x0
-#define NVM_CFG1_PORT_FEC_FORCE_MODE_FEC_FORCE_FIRECODE         0x1
-#define NVM_CFG1_PORT_FEC_FORCE_MODE_FEC_FORCE_RS               0x2
+               #define NVM_CFG1_PORT_FEC_FORCE_MODE_NONE 0x0
+               #define NVM_CFG1_PORT_FEC_FORCE_MODE_FIRECODE 0x1
+               #define NVM_CFG1_PORT_FEC_FORCE_MODE_RS 0x2
+               #define NVM_CFG1_PORT_FEC_FORCE_MODE_AUTO 0x7
+               #define NVM_CFG1_PORT_FEC_AN_MODE_MASK 0x00700000
+               #define NVM_CFG1_PORT_FEC_AN_MODE_OFFSET 20
+               #define NVM_CFG1_PORT_FEC_AN_MODE_NONE 0x0
+               #define NVM_CFG1_PORT_FEC_AN_MODE_10G_FIRECODE 0x1
+               #define NVM_CFG1_PORT_FEC_AN_MODE_25G_FIRECODE 0x2
+               #define NVM_CFG1_PORT_FEC_AN_MODE_10G_AND_25G_FIRECODE 0x3
+               #define NVM_CFG1_PORT_FEC_AN_MODE_25G_RS 0x4
+               #define NVM_CFG1_PORT_FEC_AN_MODE_25G_FIRECODE_AND_RS 0x5
+               #define NVM_CFG1_PORT_FEC_AN_MODE_ALL 0x6
+               #define NVM_CFG1_PORT_SMARTLINQ_MODE_MASK 0x00800000
+               #define NVM_CFG1_PORT_SMARTLINQ_MODE_OFFSET 23
+               #define NVM_CFG1_PORT_SMARTLINQ_MODE_DISABLED 0x0
+               #define NVM_CFG1_PORT_SMARTLINQ_MODE_ENABLED 0x1
+               #define NVM_CFG1_PORT_RESERVED_WAS_MFW_SMARTLINQ_MASK 0x01000000
+               #define NVM_CFG1_PORT_RESERVED_WAS_MFW_SMARTLINQ_OFFSET 24
+               #define NVM_CFG1_PORT_RESERVED_WAS_MFW_SMARTLINQ_DISABLED 0x0
+               #define NVM_CFG1_PORT_RESERVED_WAS_MFW_SMARTLINQ_ENABLED 0x1
+       /*  Enable/Disable RX PAM-4 precoding */
+               #define NVM_CFG1_PORT_RX_PRECODE_MASK 0x02000000
+               #define NVM_CFG1_PORT_RX_PRECODE_OFFSET 25
+               #define NVM_CFG1_PORT_RX_PRECODE_DISABLED 0x0
+               #define NVM_CFG1_PORT_RX_PRECODE_ENABLED 0x1
+       /*  Enable/Disable TX PAM-4 precoding */
+               #define NVM_CFG1_PORT_TX_PRECODE_MASK 0x04000000
+               #define NVM_CFG1_PORT_TX_PRECODE_OFFSET 26
+               #define NVM_CFG1_PORT_TX_PRECODE_DISABLED 0x0
+               #define NVM_CFG1_PORT_TX_PRECODE_ENABLED 0x1
        u32 phy_cfg; /* 0x1C */
                #define NVM_CFG1_PORT_OPTIONAL_LINK_MODES_MASK 0x0000FFFF
                #define NVM_CFG1_PORT_OPTIONAL_LINK_MODES_OFFSET 0
@@ -671,9 +1578,9 @@ struct nvm_cfg1_port {
                #define NVM_CFG1_PORT_AN_MODE_CL73 0x1
                #define NVM_CFG1_PORT_AN_MODE_CL37 0x2
                #define NVM_CFG1_PORT_AN_MODE_CL73_BAM 0x3
-#define NVM_CFG1_PORT_AN_MODE_CL37_BAM                          0x4
-#define NVM_CFG1_PORT_AN_MODE_HPAM                              0x5
-#define NVM_CFG1_PORT_AN_MODE_SGMII                             0x6
+               #define NVM_CFG1_PORT_AN_MODE_BB_CL37_BAM 0x4
+               #define NVM_CFG1_PORT_AN_MODE_BB_HPAM 0x5
+               #define NVM_CFG1_PORT_AN_MODE_BB_SGMII 0x6
        u32 mgmt_traffic; /* 0x20 */
                #define NVM_CFG1_PORT_RESERVED61_MASK 0x0000000F
                #define NVM_CFG1_PORT_RESERVED61_OFFSET 0
@@ -681,9 +1588,18 @@ struct nvm_cfg1_port {
                #define NVM_CFG1_PORT_EXTERNAL_PHY_TYPE_MASK 0x000000FF
                #define NVM_CFG1_PORT_EXTERNAL_PHY_TYPE_OFFSET 0
                #define NVM_CFG1_PORT_EXTERNAL_PHY_TYPE_NONE 0x0
-               #define NVM_CFG1_PORT_EXTERNAL_PHY_TYPE_BCM84844 0x1
+               #define NVM_CFG1_PORT_EXTERNAL_PHY_TYPE_BCM8485X 0x1
+               #define NVM_CFG1_PORT_EXTERNAL_PHY_TYPE_BCM5422X 0x2
+               #define NVM_CFG1_PORT_EXTERNAL_PHY_TYPE_88X33X0 0x3
                #define NVM_CFG1_PORT_EXTERNAL_PHY_ADDRESS_MASK 0x0000FF00
                #define NVM_CFG1_PORT_EXTERNAL_PHY_ADDRESS_OFFSET 8
+       /*  EEE power saving mode */
+               #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_MASK 0x00FF0000
+               #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_OFFSET 16
+               #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_DISABLED 0x0
+               #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_BALANCED 0x1
+               #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_AGGRESSIVE 0x2
+               #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_LOW_LATENCY 0x3
        u32 mba_cfg1; /* 0x28 */
                #define NVM_CFG1_PORT_PREBOOT_OPROM_MASK 0x00000001
                #define NVM_CFG1_PORT_PREBOOT_OPROM_OFFSET 0
@@ -708,18 +1624,27 @@ struct nvm_cfg1_port {
                #define NVM_CFG1_PORT_PREBOOT_LINK_SPEED_AUTONEG 0x0
                #define NVM_CFG1_PORT_PREBOOT_LINK_SPEED_1G 0x1
                #define NVM_CFG1_PORT_PREBOOT_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_PREBOOT_LINK_SPEED_20G 0x3
                #define NVM_CFG1_PORT_PREBOOT_LINK_SPEED_25G 0x4
                #define NVM_CFG1_PORT_PREBOOT_LINK_SPEED_40G 0x5
                #define NVM_CFG1_PORT_PREBOOT_LINK_SPEED_50G 0x6
-#define NVM_CFG1_PORT_PREBOOT_LINK_SPEED_100G                   0x7
-               #define NVM_CFG1_PORT_PREBOOT_LINK_SPEED_SMARTLINQ 0x8
-#define NVM_CFG1_PORT_RESERVED__M_MBA_BOOT_RETRY_COUNT_MASK     0x00E00000
+               #define NVM_CFG1_PORT_PREBOOT_LINK_SPEED_BB_100G 0x7
+               #define NVM_CFG1_PORT_RESERVED__M_MBA_BOOT_RETRY_COUNT_MASK \
+                       0x00E00000
                #define NVM_CFG1_PORT_RESERVED__M_MBA_BOOT_RETRY_COUNT_OFFSET 21
+               #define NVM_CFG1_PORT_RESERVED_WAS_PREBOOT_SMARTLINQ_MASK \
+                       0x01000000
+               #define NVM_CFG1_PORT_RESERVED_WAS_PREBOOT_SMARTLINQ_OFFSET 24
+               #define NVM_CFG1_PORT_RESERVED_WAS_PREBOOT_SMARTLINQ_DISABLED \
+                       0x0
+               #define NVM_CFG1_PORT_RESERVED_WAS_PREBOOT_SMARTLINQ_ENABLED 0x1
        u32 mba_cfg2; /* 0x2C */
                #define NVM_CFG1_PORT_RESERVED65_MASK 0x0000FFFF
                #define NVM_CFG1_PORT_RESERVED65_OFFSET 0
                #define NVM_CFG1_PORT_RESERVED66_MASK 0x00010000
                #define NVM_CFG1_PORT_RESERVED66_OFFSET 16
+               #define NVM_CFG1_PORT_PREBOOT_LINK_UP_DELAY_MASK 0x01FE0000
+               #define NVM_CFG1_PORT_PREBOOT_LINK_UP_DELAY_OFFSET 17
        u32 vf_cfg; /* 0x30 */
                #define NVM_CFG1_PORT_RESERVED8_MASK 0x0000FFFF
                #define NVM_CFG1_PORT_RESERVED8_OFFSET 0
@@ -735,10 +1660,20 @@ struct nvm_cfg1_port {
                #define NVM_CFG1_PORT_LANE_LED_SPD_2_SEL_OFFSET 16
                #define NVM_CFG1_PORT_LANE_LED_SPD__SEL_1G 0x1
                #define NVM_CFG1_PORT_LANE_LED_SPD__SEL_10G 0x2
-               #define NVM_CFG1_PORT_LANE_LED_SPD__SEL_25G 0x8
-               #define NVM_CFG1_PORT_LANE_LED_SPD__SEL_40G 0x10
-               #define NVM_CFG1_PORT_LANE_LED_SPD__SEL_50G 0x20
-#define NVM_CFG1_PORT_LANE_LED_SPD__SEL_100G                    0x40
+               #define NVM_CFG1_PORT_LANE_LED_SPD__SEL_AH_25G 0x4
+               #define NVM_CFG1_PORT_LANE_LED_SPD__SEL_BB_25G 0x8
+               #define NVM_CFG1_PORT_LANE_LED_SPD__SEL_AH_40G 0x8
+               #define NVM_CFG1_PORT_LANE_LED_SPD__SEL_BB_40G 0x10
+               #define NVM_CFG1_PORT_LANE_LED_SPD__SEL_AH_50G 0x10
+               #define NVM_CFG1_PORT_LANE_LED_SPD__SEL_BB_50G 0x20
+               #define NVM_CFG1_PORT_LANE_LED_SPD__SEL_BB_100G 0x40
+       /*  UID LED Blink Mode Settings */
+               #define NVM_CFG1_PORT_UID_LED_MODE_MASK_MASK 0x0F000000
+               #define NVM_CFG1_PORT_UID_LED_MODE_MASK_OFFSET 24
+               #define NVM_CFG1_PORT_UID_LED_MODE_MASK_ACTIVITY_LED 0x1
+               #define NVM_CFG1_PORT_UID_LED_MODE_MASK_LINK_LED0 0x2
+               #define NVM_CFG1_PORT_UID_LED_MODE_MASK_LINK_LED1 0x4
+               #define NVM_CFG1_PORT_UID_LED_MODE_MASK_LINK_LED2 0x8
        u32 transceiver_00; /* 0x40 */
        /*  Define for mapping of transceiver signal module absent */
                #define NVM_CFG1_PORT_TRANS_MODULE_ABS_MASK 0x000000FF
@@ -781,9 +1716,18 @@ struct nvm_cfg1_port {
                #define NVM_CFG1_PORT_I2C_MUX_SEL_VALUE_0_OFFSET 8
                #define NVM_CFG1_PORT_I2C_MUX_SEL_VALUE_1_MASK 0x0000F000
                #define NVM_CFG1_PORT_I2C_MUX_SEL_VALUE_1_OFFSET 12
+       /*  Option to override SmartAN FEC requirements */
+               #define NVM_CFG1_PORT_SMARTAN_FEC_OVERRIDE_MASK 0x00010000
+               #define NVM_CFG1_PORT_SMARTAN_FEC_OVERRIDE_OFFSET 16
+               #define NVM_CFG1_PORT_SMARTAN_FEC_OVERRIDE_DISABLED 0x0
+               #define NVM_CFG1_PORT_SMARTAN_FEC_OVERRIDE_ENABLED 0x1
        u32 device_ids; /* 0x44 */
                #define NVM_CFG1_PORT_ETH_DID_SUFFIX_MASK 0x000000FF
                #define NVM_CFG1_PORT_ETH_DID_SUFFIX_OFFSET 0
+               #define NVM_CFG1_PORT_FCOE_DID_SUFFIX_MASK 0x0000FF00
+               #define NVM_CFG1_PORT_FCOE_DID_SUFFIX_OFFSET 8
+               #define NVM_CFG1_PORT_ISCSI_DID_SUFFIX_MASK 0x00FF0000
+               #define NVM_CFG1_PORT_ISCSI_DID_SUFFIX_OFFSET 16
                #define NVM_CFG1_PORT_RESERVED_DID_SUFFIX_MASK 0xFF000000
                #define NVM_CFG1_PORT_RESERVED_DID_SUFFIX_OFFSET 24
        u32 board_cfg; /* 0x48 */
@@ -833,7 +1777,694 @@ struct nvm_cfg1_port {
                #define NVM_CFG1_PORT_TX_DISABLE_GPIO29 0x1E
                #define NVM_CFG1_PORT_TX_DISABLE_GPIO30 0x1F
                #define NVM_CFG1_PORT_TX_DISABLE_GPIO31 0x20
-       u32 reserved[131];      /* 0x4C */
+       u32 mnm_10g_cap; /* 0x4C */
+               #define NVM_CFG1_PORT_MNM_10G_DRV_SPEED_CAPABILITY_MASK_MASK \
+                       0x0000FFFF
+               #define NVM_CFG1_PORT_MNM_10G_DRV_SPEED_CAPABILITY_MASK_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_10G_DRV_SPEED_CAPABILITY_MASK_1G 0x1
+               #define NVM_CFG1_PORT_MNM_10G_DRV_SPEED_CAPABILITY_MASK_10G 0x2
+               #define NVM_CFG1_PORT_MNM_10G_DRV_SPEED_CAPABILITY_MASK_20G 0x4
+               #define NVM_CFG1_PORT_MNM_10G_DRV_SPEED_CAPABILITY_MASK_25G 0x8
+               #define NVM_CFG1_PORT_MNM_10G_DRV_SPEED_CAPABILITY_MASK_40G 0x10
+               #define NVM_CFG1_PORT_MNM_10G_DRV_SPEED_CAPABILITY_MASK_50G 0x20
+               #define \
+                   NVM_CFG1_PORT_MNM_10G_DRV_SPEED_CAPABILITY_MASK_BB_100G 0x40
+               #define NVM_CFG1_PORT_MNM_10G_MFW_SPEED_CAPABILITY_MASK_MASK \
+                       0xFFFF0000
+               #define NVM_CFG1_PORT_MNM_10G_MFW_SPEED_CAPABILITY_MASK_OFFSET \
+                       16
+               #define NVM_CFG1_PORT_MNM_10G_MFW_SPEED_CAPABILITY_MASK_1G 0x1
+               #define NVM_CFG1_PORT_MNM_10G_MFW_SPEED_CAPABILITY_MASK_10G 0x2
+               #define NVM_CFG1_PORT_MNM_10G_MFW_SPEED_CAPABILITY_MASK_20G 0x4
+               #define NVM_CFG1_PORT_MNM_10G_MFW_SPEED_CAPABILITY_MASK_25G 0x8
+               #define NVM_CFG1_PORT_MNM_10G_MFW_SPEED_CAPABILITY_MASK_40G 0x10
+               #define NVM_CFG1_PORT_MNM_10G_MFW_SPEED_CAPABILITY_MASK_50G 0x20
+               #define \
+                   NVM_CFG1_PORT_MNM_10G_MFW_SPEED_CAPABILITY_MASK_BB_100G 0x40
+       u32 mnm_10g_ctrl; /* 0x50 */
+               #define NVM_CFG1_PORT_MNM_10G_DRV_LINK_SPEED_MASK 0x0000000F
+               #define NVM_CFG1_PORT_MNM_10G_DRV_LINK_SPEED_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_10G_DRV_LINK_SPEED_AUTONEG 0x0
+               #define NVM_CFG1_PORT_MNM_10G_DRV_LINK_SPEED_1G 0x1
+               #define NVM_CFG1_PORT_MNM_10G_DRV_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_MNM_10G_DRV_LINK_SPEED_20G 0x3
+               #define NVM_CFG1_PORT_MNM_10G_DRV_LINK_SPEED_25G 0x4
+               #define NVM_CFG1_PORT_MNM_10G_DRV_LINK_SPEED_40G 0x5
+               #define NVM_CFG1_PORT_MNM_10G_DRV_LINK_SPEED_50G 0x6
+               #define NVM_CFG1_PORT_MNM_10G_DRV_LINK_SPEED_BB_100G 0x7
+               #define NVM_CFG1_PORT_MNM_10G_MFW_LINK_SPEED_MASK 0x000000F0
+               #define NVM_CFG1_PORT_MNM_10G_MFW_LINK_SPEED_OFFSET 4
+               #define NVM_CFG1_PORT_MNM_10G_MFW_LINK_SPEED_AUTONEG 0x0
+               #define NVM_CFG1_PORT_MNM_10G_MFW_LINK_SPEED_1G 0x1
+               #define NVM_CFG1_PORT_MNM_10G_MFW_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_MNM_10G_MFW_LINK_SPEED_20G 0x3
+               #define NVM_CFG1_PORT_MNM_10G_MFW_LINK_SPEED_25G 0x4
+               #define NVM_CFG1_PORT_MNM_10G_MFW_LINK_SPEED_40G 0x5
+               #define NVM_CFG1_PORT_MNM_10G_MFW_LINK_SPEED_50G 0x6
+               #define NVM_CFG1_PORT_MNM_10G_MFW_LINK_SPEED_BB_100G 0x7
+       /*  This field defines the board technology
+        * (backpane,transceiver,external PHY)
+       */
+               #define NVM_CFG1_PORT_MNM_10G_PORT_TYPE_MASK 0x0000FF00
+               #define NVM_CFG1_PORT_MNM_10G_PORT_TYPE_OFFSET 8
+               #define NVM_CFG1_PORT_MNM_10G_PORT_TYPE_UNDEFINED 0x0
+               #define NVM_CFG1_PORT_MNM_10G_PORT_TYPE_MODULE 0x1
+               #define NVM_CFG1_PORT_MNM_10G_PORT_TYPE_BACKPLANE 0x2
+               #define NVM_CFG1_PORT_MNM_10G_PORT_TYPE_EXT_PHY 0x3
+               #define NVM_CFG1_PORT_MNM_10G_PORT_TYPE_MODULE_SLAVE 0x4
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_MASK \
+                       0x00FF0000
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_OFFSET 16
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_BYPASS 0x0
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_KR 0x2
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_KR2 0x3
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_KR4 0x4
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_XFI 0x8
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_SFI 0x9
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_1000X 0xB
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_SGMII 0xC
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_XLAUI 0x11
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_XLPPI 0x12
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_CAUI 0x21
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_CPPI 0x22
+               #define NVM_CFG1_PORT_MNM_10G_SERDES_NET_INTERFACE_25GAUI 0x31
+               #define NVM_CFG1_PORT_MNM_10G_ETH_DID_SUFFIX_MASK 0xFF000000
+               #define NVM_CFG1_PORT_MNM_10G_ETH_DID_SUFFIX_OFFSET 24
+       u32 mnm_10g_misc; /* 0x54 */
+               #define NVM_CFG1_PORT_MNM_10G_FEC_FORCE_MODE_MASK 0x00000007
+               #define NVM_CFG1_PORT_MNM_10G_FEC_FORCE_MODE_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_10G_FEC_FORCE_MODE_NONE 0x0
+               #define NVM_CFG1_PORT_MNM_10G_FEC_FORCE_MODE_FIRECODE 0x1
+               #define NVM_CFG1_PORT_MNM_10G_FEC_FORCE_MODE_RS 0x2
+               #define NVM_CFG1_PORT_MNM_10G_FEC_FORCE_MODE_AUTO 0x7
+       u32 mnm_25g_cap; /* 0x58 */
+               #define NVM_CFG1_PORT_MNM_25G_DRV_SPEED_CAPABILITY_MASK_MASK \
+                       0x0000FFFF
+               #define NVM_CFG1_PORT_MNM_25G_DRV_SPEED_CAPABILITY_MASK_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_25G_DRV_SPEED_CAPABILITY_MASK_1G 0x1
+               #define NVM_CFG1_PORT_MNM_25G_DRV_SPEED_CAPABILITY_MASK_10G 0x2
+               #define NVM_CFG1_PORT_MNM_25G_DRV_SPEED_CAPABILITY_MASK_20G 0x4
+               #define NVM_CFG1_PORT_MNM_25G_DRV_SPEED_CAPABILITY_MASK_25G 0x8
+               #define NVM_CFG1_PORT_MNM_25G_DRV_SPEED_CAPABILITY_MASK_40G 0x10
+               #define NVM_CFG1_PORT_MNM_25G_DRV_SPEED_CAPABILITY_MASK_50G 0x20
+               #define \
+                   NVM_CFG1_PORT_MNM_25G_DRV_SPEED_CAPABILITY_MASK_BB_100G 0x40
+               #define NVM_CFG1_PORT_MNM_25G_MFW_SPEED_CAPABILITY_MASK_MASK \
+                       0xFFFF0000
+               #define NVM_CFG1_PORT_MNM_25G_MFW_SPEED_CAPABILITY_MASK_OFFSET \
+                       16
+               #define NVM_CFG1_PORT_MNM_25G_MFW_SPEED_CAPABILITY_MASK_1G 0x1
+               #define NVM_CFG1_PORT_MNM_25G_MFW_SPEED_CAPABILITY_MASK_10G 0x2
+               #define NVM_CFG1_PORT_MNM_25G_MFW_SPEED_CAPABILITY_MASK_20G 0x4
+               #define NVM_CFG1_PORT_MNM_25G_MFW_SPEED_CAPABILITY_MASK_25G 0x8
+               #define NVM_CFG1_PORT_MNM_25G_MFW_SPEED_CAPABILITY_MASK_40G 0x10
+               #define NVM_CFG1_PORT_MNM_25G_MFW_SPEED_CAPABILITY_MASK_50G 0x20
+               #define \
+                   NVM_CFG1_PORT_MNM_25G_MFW_SPEED_CAPABILITY_MASK_BB_100G 0x40
+       u32 mnm_25g_ctrl; /* 0x5C */
+               #define NVM_CFG1_PORT_MNM_25G_DRV_LINK_SPEED_MASK 0x0000000F
+               #define NVM_CFG1_PORT_MNM_25G_DRV_LINK_SPEED_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_25G_DRV_LINK_SPEED_AUTONEG 0x0
+               #define NVM_CFG1_PORT_MNM_25G_DRV_LINK_SPEED_1G 0x1
+               #define NVM_CFG1_PORT_MNM_25G_DRV_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_MNM_25G_DRV_LINK_SPEED_20G 0x3
+               #define NVM_CFG1_PORT_MNM_25G_DRV_LINK_SPEED_25G 0x4
+               #define NVM_CFG1_PORT_MNM_25G_DRV_LINK_SPEED_40G 0x5
+               #define NVM_CFG1_PORT_MNM_25G_DRV_LINK_SPEED_50G 0x6
+               #define NVM_CFG1_PORT_MNM_25G_DRV_LINK_SPEED_BB_100G 0x7
+               #define NVM_CFG1_PORT_MNM_25G_MFW_LINK_SPEED_MASK 0x000000F0
+               #define NVM_CFG1_PORT_MNM_25G_MFW_LINK_SPEED_OFFSET 4
+               #define NVM_CFG1_PORT_MNM_25G_MFW_LINK_SPEED_AUTONEG 0x0
+               #define NVM_CFG1_PORT_MNM_25G_MFW_LINK_SPEED_1G 0x1
+               #define NVM_CFG1_PORT_MNM_25G_MFW_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_MNM_25G_MFW_LINK_SPEED_20G 0x3
+               #define NVM_CFG1_PORT_MNM_25G_MFW_LINK_SPEED_25G 0x4
+               #define NVM_CFG1_PORT_MNM_25G_MFW_LINK_SPEED_40G 0x5
+               #define NVM_CFG1_PORT_MNM_25G_MFW_LINK_SPEED_50G 0x6
+               #define NVM_CFG1_PORT_MNM_25G_MFW_LINK_SPEED_BB_100G 0x7
+       /*  This field defines the board technology
+        * (backpane,transceiver,external PHY)
+       */
+               #define NVM_CFG1_PORT_MNM_25G_PORT_TYPE_MASK 0x0000FF00
+               #define NVM_CFG1_PORT_MNM_25G_PORT_TYPE_OFFSET 8
+               #define NVM_CFG1_PORT_MNM_25G_PORT_TYPE_UNDEFINED 0x0
+               #define NVM_CFG1_PORT_MNM_25G_PORT_TYPE_MODULE 0x1
+               #define NVM_CFG1_PORT_MNM_25G_PORT_TYPE_BACKPLANE 0x2
+               #define NVM_CFG1_PORT_MNM_25G_PORT_TYPE_EXT_PHY 0x3
+               #define NVM_CFG1_PORT_MNM_25G_PORT_TYPE_MODULE_SLAVE 0x4
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_MASK \
+                       0x00FF0000
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_OFFSET 16
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_BYPASS 0x0
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_KR 0x2
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_KR2 0x3
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_KR4 0x4
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_XFI 0x8
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_SFI 0x9
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_1000X 0xB
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_SGMII 0xC
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_XLAUI 0x11
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_XLPPI 0x12
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_CAUI 0x21
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_CPPI 0x22
+               #define NVM_CFG1_PORT_MNM_25G_SERDES_NET_INTERFACE_25GAUI 0x31
+               #define NVM_CFG1_PORT_MNM_25G_ETH_DID_SUFFIX_MASK 0xFF000000
+               #define NVM_CFG1_PORT_MNM_25G_ETH_DID_SUFFIX_OFFSET 24
+       u32 mnm_25g_misc; /* 0x60 */
+               #define NVM_CFG1_PORT_MNM_25G_FEC_FORCE_MODE_MASK 0x00000007
+               #define NVM_CFG1_PORT_MNM_25G_FEC_FORCE_MODE_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_25G_FEC_FORCE_MODE_NONE 0x0
+               #define NVM_CFG1_PORT_MNM_25G_FEC_FORCE_MODE_FIRECODE 0x1
+               #define NVM_CFG1_PORT_MNM_25G_FEC_FORCE_MODE_RS 0x2
+               #define NVM_CFG1_PORT_MNM_25G_FEC_FORCE_MODE_AUTO 0x7
+       u32 mnm_40g_cap; /* 0x64 */
+               #define NVM_CFG1_PORT_MNM_40G_DRV_SPEED_CAPABILITY_MASK_MASK \
+                       0x0000FFFF
+               #define NVM_CFG1_PORT_MNM_40G_DRV_SPEED_CAPABILITY_MASK_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_40G_DRV_SPEED_CAPABILITY_MASK_1G 0x1
+               #define NVM_CFG1_PORT_MNM_40G_DRV_SPEED_CAPABILITY_MASK_10G 0x2
+               #define NVM_CFG1_PORT_MNM_40G_DRV_SPEED_CAPABILITY_MASK_20G 0x4
+               #define NVM_CFG1_PORT_MNM_40G_DRV_SPEED_CAPABILITY_MASK_25G 0x8
+               #define NVM_CFG1_PORT_MNM_40G_DRV_SPEED_CAPABILITY_MASK_40G 0x10
+               #define NVM_CFG1_PORT_MNM_40G_DRV_SPEED_CAPABILITY_MASK_50G 0x20
+               #define \
+                   NVM_CFG1_PORT_MNM_40G_DRV_SPEED_CAPABILITY_MASK_BB_100G 0x40
+               #define NVM_CFG1_PORT_MNM_40G_MFW_SPEED_CAPABILITY_MASK_MASK \
+                       0xFFFF0000
+               #define NVM_CFG1_PORT_MNM_40G_MFW_SPEED_CAPABILITY_MASK_OFFSET \
+                       16
+               #define NVM_CFG1_PORT_MNM_40G_MFW_SPEED_CAPABILITY_MASK_1G 0x1
+               #define NVM_CFG1_PORT_MNM_40G_MFW_SPEED_CAPABILITY_MASK_10G 0x2
+               #define NVM_CFG1_PORT_MNM_40G_MFW_SPEED_CAPABILITY_MASK_20G 0x4
+               #define NVM_CFG1_PORT_MNM_40G_MFW_SPEED_CAPABILITY_MASK_25G 0x8
+               #define NVM_CFG1_PORT_MNM_40G_MFW_SPEED_CAPABILITY_MASK_40G 0x10
+               #define NVM_CFG1_PORT_MNM_40G_MFW_SPEED_CAPABILITY_MASK_50G 0x20
+               #define \
+                   NVM_CFG1_PORT_MNM_40G_MFW_SPEED_CAPABILITY_MASK_BB_100G 0x40
+       u32 mnm_40g_ctrl; /* 0x68 */
+               #define NVM_CFG1_PORT_MNM_40G_DRV_LINK_SPEED_MASK 0x0000000F
+               #define NVM_CFG1_PORT_MNM_40G_DRV_LINK_SPEED_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_40G_DRV_LINK_SPEED_AUTONEG 0x0
+               #define NVM_CFG1_PORT_MNM_40G_DRV_LINK_SPEED_1G 0x1
+               #define NVM_CFG1_PORT_MNM_40G_DRV_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_MNM_40G_DRV_LINK_SPEED_20G 0x3
+               #define NVM_CFG1_PORT_MNM_40G_DRV_LINK_SPEED_25G 0x4
+               #define NVM_CFG1_PORT_MNM_40G_DRV_LINK_SPEED_40G 0x5
+               #define NVM_CFG1_PORT_MNM_40G_DRV_LINK_SPEED_50G 0x6
+               #define NVM_CFG1_PORT_MNM_40G_DRV_LINK_SPEED_BB_100G 0x7
+               #define NVM_CFG1_PORT_MNM_40G_MFW_LINK_SPEED_MASK 0x000000F0
+               #define NVM_CFG1_PORT_MNM_40G_MFW_LINK_SPEED_OFFSET 4
+               #define NVM_CFG1_PORT_MNM_40G_MFW_LINK_SPEED_AUTONEG 0x0
+               #define NVM_CFG1_PORT_MNM_40G_MFW_LINK_SPEED_1G 0x1
+               #define NVM_CFG1_PORT_MNM_40G_MFW_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_MNM_40G_MFW_LINK_SPEED_20G 0x3
+               #define NVM_CFG1_PORT_MNM_40G_MFW_LINK_SPEED_25G 0x4
+               #define NVM_CFG1_PORT_MNM_40G_MFW_LINK_SPEED_40G 0x5
+               #define NVM_CFG1_PORT_MNM_40G_MFW_LINK_SPEED_50G 0x6
+               #define NVM_CFG1_PORT_MNM_40G_MFW_LINK_SPEED_BB_100G 0x7
+       /*  This field defines the board technology
+        * (backpane,transceiver,external PHY)
+       */
+               #define NVM_CFG1_PORT_MNM_40G_PORT_TYPE_MASK 0x0000FF00
+               #define NVM_CFG1_PORT_MNM_40G_PORT_TYPE_OFFSET 8
+               #define NVM_CFG1_PORT_MNM_40G_PORT_TYPE_UNDEFINED 0x0
+               #define NVM_CFG1_PORT_MNM_40G_PORT_TYPE_MODULE 0x1
+               #define NVM_CFG1_PORT_MNM_40G_PORT_TYPE_BACKPLANE 0x2
+               #define NVM_CFG1_PORT_MNM_40G_PORT_TYPE_EXT_PHY 0x3
+               #define NVM_CFG1_PORT_MNM_40G_PORT_TYPE_MODULE_SLAVE 0x4
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_MASK \
+                       0x00FF0000
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_OFFSET 16
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_BYPASS 0x0
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_KR 0x2
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_KR2 0x3
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_KR4 0x4
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_XFI 0x8
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_SFI 0x9
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_1000X 0xB
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_SGMII 0xC
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_XLAUI 0x11
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_XLPPI 0x12
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_CAUI 0x21
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_CPPI 0x22
+               #define NVM_CFG1_PORT_MNM_40G_SERDES_NET_INTERFACE_25GAUI 0x31
+               #define NVM_CFG1_PORT_MNM_40G_ETH_DID_SUFFIX_MASK 0xFF000000
+               #define NVM_CFG1_PORT_MNM_40G_ETH_DID_SUFFIX_OFFSET 24
+       u32 mnm_40g_misc; /* 0x6C */
+               #define NVM_CFG1_PORT_MNM_40G_FEC_FORCE_MODE_MASK 0x00000007
+               #define NVM_CFG1_PORT_MNM_40G_FEC_FORCE_MODE_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_40G_FEC_FORCE_MODE_NONE 0x0
+               #define NVM_CFG1_PORT_MNM_40G_FEC_FORCE_MODE_FIRECODE 0x1
+               #define NVM_CFG1_PORT_MNM_40G_FEC_FORCE_MODE_RS 0x2
+               #define NVM_CFG1_PORT_MNM_40G_FEC_FORCE_MODE_AUTO 0x7
+       u32 mnm_50g_cap; /* 0x70 */
+               #define NVM_CFG1_PORT_MNM_50G_DRV_SPEED_CAPABILITY_MASK_MASK \
+                       0x0000FFFF
+               #define NVM_CFG1_PORT_MNM_50G_DRV_SPEED_CAPABILITY_MASK_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_50G_DRV_SPEED_CAPABILITY_MASK_1G 0x1
+               #define NVM_CFG1_PORT_MNM_50G_DRV_SPEED_CAPABILITY_MASK_10G 0x2
+               #define NVM_CFG1_PORT_MNM_50G_DRV_SPEED_CAPABILITY_MASK_20G 0x4
+               #define NVM_CFG1_PORT_MNM_50G_DRV_SPEED_CAPABILITY_MASK_25G 0x8
+               #define NVM_CFG1_PORT_MNM_50G_DRV_SPEED_CAPABILITY_MASK_40G 0x10
+               #define NVM_CFG1_PORT_MNM_50G_DRV_SPEED_CAPABILITY_MASK_50G 0x20
+               #define \
+                   NVM_CFG1_PORT_MNM_50G_DRV_SPEED_CAPABILITY_MASK_BB_100G \
+                       0x40
+               #define NVM_CFG1_PORT_MNM_50G_MFW_SPEED_CAPABILITY_MASK_MASK \
+                       0xFFFF0000
+               #define NVM_CFG1_PORT_MNM_50G_MFW_SPEED_CAPABILITY_MASK_OFFSET \
+                       16
+               #define NVM_CFG1_PORT_MNM_50G_MFW_SPEED_CAPABILITY_MASK_1G 0x1
+               #define NVM_CFG1_PORT_MNM_50G_MFW_SPEED_CAPABILITY_MASK_10G 0x2
+               #define NVM_CFG1_PORT_MNM_50G_MFW_SPEED_CAPABILITY_MASK_20G 0x4
+               #define NVM_CFG1_PORT_MNM_50G_MFW_SPEED_CAPABILITY_MASK_25G 0x8
+               #define NVM_CFG1_PORT_MNM_50G_MFW_SPEED_CAPABILITY_MASK_40G 0x10
+               #define NVM_CFG1_PORT_MNM_50G_MFW_SPEED_CAPABILITY_MASK_50G 0x20
+               #define \
+                   NVM_CFG1_PORT_MNM_50G_MFW_SPEED_CAPABILITY_MASK_BB_100G \
+                       0x40
+       u32 mnm_50g_ctrl; /* 0x74 */
+               #define NVM_CFG1_PORT_MNM_50G_DRV_LINK_SPEED_MASK 0x0000000F
+               #define NVM_CFG1_PORT_MNM_50G_DRV_LINK_SPEED_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_50G_DRV_LINK_SPEED_AUTONEG 0x0
+               #define NVM_CFG1_PORT_MNM_50G_DRV_LINK_SPEED_1G 0x1
+               #define NVM_CFG1_PORT_MNM_50G_DRV_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_MNM_50G_DRV_LINK_SPEED_20G 0x3
+               #define NVM_CFG1_PORT_MNM_50G_DRV_LINK_SPEED_25G 0x4
+               #define NVM_CFG1_PORT_MNM_50G_DRV_LINK_SPEED_40G 0x5
+               #define NVM_CFG1_PORT_MNM_50G_DRV_LINK_SPEED_50G 0x6
+               #define NVM_CFG1_PORT_MNM_50G_DRV_LINK_SPEED_BB_100G 0x7
+               #define NVM_CFG1_PORT_MNM_50G_MFW_LINK_SPEED_MASK 0x000000F0
+               #define NVM_CFG1_PORT_MNM_50G_MFW_LINK_SPEED_OFFSET 4
+               #define NVM_CFG1_PORT_MNM_50G_MFW_LINK_SPEED_AUTONEG 0x0
+               #define NVM_CFG1_PORT_MNM_50G_MFW_LINK_SPEED_1G 0x1
+               #define NVM_CFG1_PORT_MNM_50G_MFW_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_MNM_50G_MFW_LINK_SPEED_20G 0x3
+               #define NVM_CFG1_PORT_MNM_50G_MFW_LINK_SPEED_25G 0x4
+               #define NVM_CFG1_PORT_MNM_50G_MFW_LINK_SPEED_40G 0x5
+               #define NVM_CFG1_PORT_MNM_50G_MFW_LINK_SPEED_50G 0x6
+               #define NVM_CFG1_PORT_MNM_50G_MFW_LINK_SPEED_BB_100G 0x7
+       /*  This field defines the board technology
+        * (backpane,transceiver,external PHY)
+       */
+               #define NVM_CFG1_PORT_MNM_50G_PORT_TYPE_MASK 0x0000FF00
+               #define NVM_CFG1_PORT_MNM_50G_PORT_TYPE_OFFSET 8
+               #define NVM_CFG1_PORT_MNM_50G_PORT_TYPE_UNDEFINED 0x0
+               #define NVM_CFG1_PORT_MNM_50G_PORT_TYPE_MODULE 0x1
+               #define NVM_CFG1_PORT_MNM_50G_PORT_TYPE_BACKPLANE 0x2
+               #define NVM_CFG1_PORT_MNM_50G_PORT_TYPE_EXT_PHY 0x3
+               #define NVM_CFG1_PORT_MNM_50G_PORT_TYPE_MODULE_SLAVE 0x4
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_MASK \
+                       0x00FF0000
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_OFFSET 16
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_BYPASS 0x0
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_KR 0x2
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_KR2 0x3
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_KR4 0x4
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_XFI 0x8
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_SFI 0x9
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_1000X 0xB
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_SGMII 0xC
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_XLAUI 0x11
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_XLPPI 0x12
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_CAUI 0x21
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_CPPI 0x22
+               #define NVM_CFG1_PORT_MNM_50G_SERDES_NET_INTERFACE_25GAUI 0x31
+               #define NVM_CFG1_PORT_MNM_50G_ETH_DID_SUFFIX_MASK 0xFF000000
+               #define NVM_CFG1_PORT_MNM_50G_ETH_DID_SUFFIX_OFFSET 24
+       u32 mnm_50g_misc; /* 0x78 */
+               #define NVM_CFG1_PORT_MNM_50G_FEC_FORCE_MODE_MASK 0x00000007
+               #define NVM_CFG1_PORT_MNM_50G_FEC_FORCE_MODE_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_50G_FEC_FORCE_MODE_NONE 0x0
+               #define NVM_CFG1_PORT_MNM_50G_FEC_FORCE_MODE_FIRECODE 0x1
+               #define NVM_CFG1_PORT_MNM_50G_FEC_FORCE_MODE_RS 0x2
+               #define NVM_CFG1_PORT_MNM_50G_FEC_FORCE_MODE_AUTO 0x7
+       u32 mnm_100g_cap; /* 0x7C */
+               #define NVM_CFG1_PORT_MNM_100G_DRV_SPEED_CAP_MASK_MASK \
+                       0x0000FFFF
+               #define NVM_CFG1_PORT_MNM_100G_DRV_SPEED_CAP_MASK_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_100G_DRV_SPEED_CAP_MASK_1G 0x1
+               #define NVM_CFG1_PORT_MNM_100G_DRV_SPEED_CAP_MASK_10G 0x2
+               #define NVM_CFG1_PORT_MNM_100G_DRV_SPEED_CAP_MASK_20G 0x4
+               #define NVM_CFG1_PORT_MNM_100G_DRV_SPEED_CAP_MASK_25G 0x8
+               #define NVM_CFG1_PORT_MNM_100G_DRV_SPEED_CAP_MASK_40G 0x10
+               #define NVM_CFG1_PORT_MNM_100G_DRV_SPEED_CAP_MASK_50G 0x20
+               #define NVM_CFG1_PORT_MNM_100G_DRV_SPEED_CAP_MASK_BB_100G 0x40
+               #define NVM_CFG1_PORT_MNM_100G_MFW_SPEED_CAP_MASK_MASK \
+                       0xFFFF0000
+               #define NVM_CFG1_PORT_MNM_100G_MFW_SPEED_CAP_MASK_OFFSET 16
+               #define NVM_CFG1_PORT_MNM_100G_MFW_SPEED_CAP_MASK_1G 0x1
+               #define NVM_CFG1_PORT_MNM_100G_MFW_SPEED_CAP_MASK_10G 0x2
+               #define NVM_CFG1_PORT_MNM_100G_MFW_SPEED_CAP_MASK_20G 0x4
+               #define NVM_CFG1_PORT_MNM_100G_MFW_SPEED_CAP_MASK_25G 0x8
+               #define NVM_CFG1_PORT_MNM_100G_MFW_SPEED_CAP_MASK_40G 0x10
+               #define NVM_CFG1_PORT_MNM_100G_MFW_SPEED_CAP_MASK_50G 0x20
+               #define NVM_CFG1_PORT_MNM_100G_MFW_SPEED_CAP_MASK_BB_100G 0x40
+       u32 mnm_100g_ctrl; /* 0x80 */
+               #define NVM_CFG1_PORT_MNM_100G_DRV_LINK_SPEED_MASK 0x0000000F
+               #define NVM_CFG1_PORT_MNM_100G_DRV_LINK_SPEED_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_100G_DRV_LINK_SPEED_AUTONEG 0x0
+               #define NVM_CFG1_PORT_MNM_100G_DRV_LINK_SPEED_1G 0x1
+               #define NVM_CFG1_PORT_MNM_100G_DRV_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_MNM_100G_DRV_LINK_SPEED_20G 0x3
+               #define NVM_CFG1_PORT_MNM_100G_DRV_LINK_SPEED_25G 0x4
+               #define NVM_CFG1_PORT_MNM_100G_DRV_LINK_SPEED_40G 0x5
+               #define NVM_CFG1_PORT_MNM_100G_DRV_LINK_SPEED_50G 0x6
+               #define NVM_CFG1_PORT_MNM_100G_DRV_LINK_SPEED_BB_100G 0x7
+               #define NVM_CFG1_PORT_MNM_100G_MFW_LINK_SPEED_MASK 0x000000F0
+               #define NVM_CFG1_PORT_MNM_100G_MFW_LINK_SPEED_OFFSET 4
+               #define NVM_CFG1_PORT_MNM_100G_MFW_LINK_SPEED_AUTONEG 0x0
+               #define NVM_CFG1_PORT_MNM_100G_MFW_LINK_SPEED_1G 0x1
+               #define NVM_CFG1_PORT_MNM_100G_MFW_LINK_SPEED_10G 0x2
+               #define NVM_CFG1_PORT_MNM_100G_MFW_LINK_SPEED_20G 0x3
+               #define NVM_CFG1_PORT_MNM_100G_MFW_LINK_SPEED_25G 0x4
+               #define NVM_CFG1_PORT_MNM_100G_MFW_LINK_SPEED_40G 0x5
+               #define NVM_CFG1_PORT_MNM_100G_MFW_LINK_SPEED_50G 0x6
+               #define NVM_CFG1_PORT_MNM_100G_MFW_LINK_SPEED_BB_100G 0x7
+       /*  This field defines the board technology
+        * (backpane,transceiver,external PHY)
+       */
+               #define NVM_CFG1_PORT_MNM_100G_PORT_TYPE_MASK 0x0000FF00
+               #define NVM_CFG1_PORT_MNM_100G_PORT_TYPE_OFFSET 8
+               #define NVM_CFG1_PORT_MNM_100G_PORT_TYPE_UNDEFINED 0x0
+               #define NVM_CFG1_PORT_MNM_100G_PORT_TYPE_MODULE 0x1
+               #define NVM_CFG1_PORT_MNM_100G_PORT_TYPE_BACKPLANE 0x2
+               #define NVM_CFG1_PORT_MNM_100G_PORT_TYPE_EXT_PHY 0x3
+               #define NVM_CFG1_PORT_MNM_100G_PORT_TYPE_MODULE_SLAVE 0x4
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_MASK \
+                       0x00FF0000
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_OFFSET 16
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_BYPASS 0x0
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_KR 0x2
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_KR2 0x3
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_KR4 0x4
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_XFI 0x8
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_SFI 0x9
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_1000X 0xB
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_SGMII 0xC
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_XLAUI 0x11
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_XLPPI 0x12
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_CAUI 0x21
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_CPPI 0x22
+               #define NVM_CFG1_PORT_MNM_100G_SERDES_NET_INTERFACE_25GAUI 0x31
+               #define NVM_CFG1_PORT_MNM_100G_ETH_DID_SUFFIX_MASK 0xFF000000
+               #define NVM_CFG1_PORT_MNM_100G_ETH_DID_SUFFIX_OFFSET 24
+       u32 mnm_100g_misc; /* 0x84 */
+               #define NVM_CFG1_PORT_MNM_100G_FEC_FORCE_MODE_MASK 0x00000007
+               #define NVM_CFG1_PORT_MNM_100G_FEC_FORCE_MODE_OFFSET 0
+               #define NVM_CFG1_PORT_MNM_100G_FEC_FORCE_MODE_NONE 0x0
+               #define NVM_CFG1_PORT_MNM_100G_FEC_FORCE_MODE_FIRECODE 0x1
+               #define NVM_CFG1_PORT_MNM_100G_FEC_FORCE_MODE_RS 0x2
+               #define NVM_CFG1_PORT_MNM_100G_FEC_FORCE_MODE_AUTO 0x7
+       u32 temperature; /* 0x88 */
+               #define NVM_CFG1_PORT_PHY_MODULE_DEAD_TEMP_TH_MASK 0x000000FF
+               #define NVM_CFG1_PORT_PHY_MODULE_DEAD_TEMP_TH_OFFSET 0
+               #define NVM_CFG1_PORT_PHY_MODULE_ALOM_FAN_ON_TEMP_TH_MASK \
+                       0x0000FF00
+               #define NVM_CFG1_PORT_PHY_MODULE_ALOM_FAN_ON_TEMP_TH_OFFSET 8
+       /*  Warning temperature threshold used with nvm option 235 */
+               #define NVM_CFG1_PORT_PHY_MODULE_WARNING_TEMP_TH_MASK 0x00FF0000
+               #define NVM_CFG1_PORT_PHY_MODULE_WARNING_TEMP_TH_OFFSET 16
+       u32 ext_phy_cfg1; /* 0x8C */
+       /*  Ext PHY MDI pair swap value */
+               #define NVM_CFG1_PORT_EXT_PHY_MDI_PAIR_SWAP_MASK 0x0000FFFF
+               #define NVM_CFG1_PORT_EXT_PHY_MDI_PAIR_SWAP_OFFSET 0
+       u32 extended_speed; /* 0x90 */
+       /*  Sets speed in conjunction with legacy speed field */
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_MASK 0x0000FFFF
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_OFFSET 0
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_NONE 0x1
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_1G 0x2
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_10G 0x4
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_25G 0x8
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_40G 0x10
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_50G_R 0x20
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_50G_R2 0x40
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_100G_R2 0x80
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_100G_R4 0x100
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_EXTND_SPD_100G_P4 0x200
+       /*  Sets speed capabilities in conjunction with legacy capabilities
+        *  field
+        */
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_MASK 0xFFFF0000
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_OFFSET 16
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_NONE 0x1
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_1G 0x2
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_10G 0x4
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_25G 0x8
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_40G 0x10
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_50G_R 0x20
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_50G_R2 0x40
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_100G_R2 0x80
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_100G_R4 0x100
+               #define NVM_CFG1_PORT_EXTENDED_SPEED_CAP_EXTND_SPD_100G_P4 0x200
+       /*  Set speed specific FEC setting in conjunction with legacy FEC
+        *  mode
+        */
+       u32 extended_fec_mode; /* 0x94 */
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_NONE 0x1
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_10G_NONE 0x2
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_10G_BASE_R 0x4
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_25G_NONE 0x8
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_25G_BASE_R 0x10
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_25G_RS528 0x20
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_40G_NONE 0x40
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_40G_BASE_R 0x80
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_50G_NONE 0x100
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_50G_BASE_R 0x200
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_50G_RS528 0x400
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_50G_RS544 0x800
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_100G_NONE 0x1000
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_100G_BASE_R 0x2000
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_100G_RS528 0x4000
+               #define NVM_CFG1_PORT_EXTENDED_FEC_MODE_EXTND_FEC_100G_RS544 0x8000
+       u32 port_generic_cont_01; /* 0x98 */
+       /*  Define for GPIO mapping of SFP Rate Select 0 */
+               #define NVM_CFG1_PORT_MODULE_RS0_MASK 0x000000FF
+               #define NVM_CFG1_PORT_MODULE_RS0_OFFSET 0
+               #define NVM_CFG1_PORT_MODULE_RS0_NA 0x0
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO0 0x1
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO1 0x2
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO2 0x3
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO3 0x4
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO4 0x5
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO5 0x6
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO6 0x7
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO7 0x8
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO8 0x9
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO9 0xA
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO10 0xB
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO11 0xC
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO12 0xD
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO13 0xE
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO14 0xF
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO15 0x10
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO16 0x11
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO17 0x12
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO18 0x13
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO19 0x14
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO20 0x15
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO21 0x16
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO22 0x17
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO23 0x18
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO24 0x19
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO25 0x1A
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO26 0x1B
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO27 0x1C
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO28 0x1D
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO29 0x1E
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO30 0x1F
+               #define NVM_CFG1_PORT_MODULE_RS0_GPIO31 0x20
+       /*  Define for GPIO mapping of SFP Rate Select 1 */
+               #define NVM_CFG1_PORT_MODULE_RS1_MASK 0x0000FF00
+               #define NVM_CFG1_PORT_MODULE_RS1_OFFSET 8
+               #define NVM_CFG1_PORT_MODULE_RS1_NA 0x0
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO0 0x1
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO1 0x2
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO2 0x3
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO3 0x4
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO4 0x5
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO5 0x6
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO6 0x7
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO7 0x8
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO8 0x9
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO9 0xA
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO10 0xB
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO11 0xC
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO12 0xD
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO13 0xE
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO14 0xF
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO15 0x10
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO16 0x11
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO17 0x12
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO18 0x13
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO19 0x14
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO20 0x15
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO21 0x16
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO22 0x17
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO23 0x18
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO24 0x19
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO25 0x1A
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO26 0x1B
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO27 0x1C
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO28 0x1D
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO29 0x1E
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO30 0x1F
+               #define NVM_CFG1_PORT_MODULE_RS1_GPIO31 0x20
+       /*  Define for GPIO mapping of SFP Module TX Fault */
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_MASK 0x00FF0000
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_OFFSET 16
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_NA 0x0
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO0 0x1
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO1 0x2
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO2 0x3
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO3 0x4
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO4 0x5
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO5 0x6
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO6 0x7
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO7 0x8
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO8 0x9
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO9 0xA
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO10 0xB
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO11 0xC
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO12 0xD
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO13 0xE
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO14 0xF
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO15 0x10
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO16 0x11
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO17 0x12
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO18 0x13
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO19 0x14
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO20 0x15
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO21 0x16
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO22 0x17
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO23 0x18
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO24 0x19
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO25 0x1A
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO26 0x1B
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO27 0x1C
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO28 0x1D
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO29 0x1E
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO30 0x1F
+               #define NVM_CFG1_PORT_MODULE_TX_FAULT_GPIO31 0x20
+       /*  Define for GPIO mapping of QSFP Reset signal */
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_MASK 0xFF000000
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_OFFSET 24
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_NA 0x0
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO0 0x1
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO1 0x2
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO2 0x3
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO3 0x4
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO4 0x5
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO5 0x6
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO6 0x7
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO7 0x8
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO8 0x9
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO9 0xA
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO10 0xB
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO11 0xC
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO12 0xD
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO13 0xE
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO14 0xF
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO15 0x10
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO16 0x11
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO17 0x12
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO18 0x13
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO19 0x14
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO20 0x15
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO21 0x16
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO22 0x17
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO23 0x18
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO24 0x19
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO25 0x1A
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO26 0x1B
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO27 0x1C
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO28 0x1D
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO29 0x1E
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO30 0x1F
+               #define NVM_CFG1_PORT_QSFP_MODULE_RESET_GPIO31 0x20
+       u32 port_generic_cont_02; /* 0x9C */
+       /*  Define for GPIO mapping of QSFP Transceiver LP mode */
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_MASK 0x000000FF
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_OFFSET 0
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_NA 0x0
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO0 0x1
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO1 0x2
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO2 0x3
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO3 0x4
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO4 0x5
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO5 0x6
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO6 0x7
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO7 0x8
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO8 0x9
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO9 0xA
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO10 0xB
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO11 0xC
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO12 0xD
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO13 0xE
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO14 0xF
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO15 0x10
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO16 0x11
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO17 0x12
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO18 0x13
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO19 0x14
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO20 0x15
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO21 0x16
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO22 0x17
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO23 0x18
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO24 0x19
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO25 0x1A
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO26 0x1B
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO27 0x1C
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO28 0x1D
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO29 0x1E
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO30 0x1F
+               #define NVM_CFG1_PORT_QSFP_MODULE_LP_MODE_GPIO31 0x20
+       /*  Define for GPIO mapping of Transceiver Power Enable */
+               #define NVM_CFG1_PORT_MODULE_POWER_MASK 0x0000FF00
+               #define NVM_CFG1_PORT_MODULE_POWER_OFFSET 8
+               #define NVM_CFG1_PORT_MODULE_POWER_NA 0x0
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO0 0x1
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO1 0x2
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO2 0x3
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO3 0x4
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO4 0x5
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO5 0x6
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO6 0x7
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO7 0x8
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO8 0x9
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO9 0xA
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO10 0xB
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO11 0xC
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO12 0xD
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO13 0xE
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO14 0xF
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO15 0x10
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO16 0x11
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO17 0x12
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO18 0x13
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO19 0x14
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO20 0x15
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO21 0x16
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO22 0x17
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO23 0x18
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO24 0x19
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO25 0x1A
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO26 0x1B
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO27 0x1C
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO28 0x1D
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO29 0x1E
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO30 0x1F
+               #define NVM_CFG1_PORT_MODULE_POWER_GPIO31 0x20
+       /*  Define for LASI Mapping of Interrupt from module or PHY */
+               #define NVM_CFG1_PORT_LASI_INTR_IN_MASK 0x000F0000
+               #define NVM_CFG1_PORT_LASI_INTR_IN_OFFSET 16
+               #define NVM_CFG1_PORT_LASI_INTR_IN_NA 0x0
+               #define NVM_CFG1_PORT_LASI_INTR_IN_LASI0 0x1
+               #define NVM_CFG1_PORT_LASI_INTR_IN_LASI1 0x2
+               #define NVM_CFG1_PORT_LASI_INTR_IN_LASI2 0x3
+               #define NVM_CFG1_PORT_LASI_INTR_IN_LASI3 0x4
+       u32 reserved[110]; /* 0xA0 */
 };
 
 struct nvm_cfg1_func {
@@ -857,12 +2488,16 @@ struct nvm_cfg1_func {
                #define NVM_CFG1_FUNC_PREBOOT_BOOT_PROTOCOL_MASK 0x00000007
                #define NVM_CFG1_FUNC_PREBOOT_BOOT_PROTOCOL_OFFSET 0
                #define NVM_CFG1_FUNC_PREBOOT_BOOT_PROTOCOL_PXE 0x0
+               #define NVM_CFG1_FUNC_PREBOOT_BOOT_PROTOCOL_ISCSI_BOOT 0x3
+               #define NVM_CFG1_FUNC_PREBOOT_BOOT_PROTOCOL_FCOE_BOOT 0x4
                #define NVM_CFG1_FUNC_PREBOOT_BOOT_PROTOCOL_NONE 0x7
                #define NVM_CFG1_FUNC_VF_PCI_DEVICE_ID_MASK 0x0007FFF8
                #define NVM_CFG1_FUNC_VF_PCI_DEVICE_ID_OFFSET 3
                #define NVM_CFG1_FUNC_PERSONALITY_MASK 0x00780000
                #define NVM_CFG1_FUNC_PERSONALITY_OFFSET 19
                #define NVM_CFG1_FUNC_PERSONALITY_ETHERNET 0x0
+               #define NVM_CFG1_FUNC_PERSONALITY_ISCSI 0x1
+               #define NVM_CFG1_FUNC_PERSONALITY_FCOE 0x2
                #define NVM_CFG1_FUNC_BANDWIDTH_WEIGHT_MASK 0x7F800000
                #define NVM_CFG1_FUNC_BANDWIDTH_WEIGHT_OFFSET 23
                #define NVM_CFG1_FUNC_PAUSE_ON_HOST_RING_MASK 0x80000000
@@ -872,8 +2507,25 @@ struct nvm_cfg1_func {
        u32 pci_cfg; /* 0x18 */
                #define NVM_CFG1_FUNC_NUMBER_OF_VFS_PER_PF_MASK 0x0000007F
                #define NVM_CFG1_FUNC_NUMBER_OF_VFS_PER_PF_OFFSET 0
-#define NVM_CFG1_FUNC_RESERVESD12_MASK                          0x00003F80
-#define NVM_CFG1_FUNC_RESERVESD12_OFFSET                        7
+       /*  AH VF BAR2 size */
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_MASK 0x00003F80
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_OFFSET 7
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_DISABLED 0x0
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_4K 0x1
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_8K 0x2
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_16K 0x3
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_32K 0x4
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_64K 0x5
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_128K 0x6
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_256K 0x7
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_512K 0x8
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_1M 0x9
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_2M 0xA
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_4M 0xB
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_8M 0xC
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_16M 0xD
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_32M 0xE
+               #define NVM_CFG1_FUNC_VF_PCI_BAR2_SIZE_64M 0xF
                #define NVM_CFG1_FUNC_BAR1_SIZE_MASK 0x0003C000
                #define NVM_CFG1_FUNC_BAR1_SIZE_OFFSET 14
                #define NVM_CFG1_FUNC_BAR1_SIZE_DISABLED 0x0
@@ -894,17 +2546,45 @@ struct nvm_cfg1_func {
                #define NVM_CFG1_FUNC_BAR1_SIZE_1G 0xF
                #define NVM_CFG1_FUNC_MAX_BANDWIDTH_MASK 0x03FC0000
                #define NVM_CFG1_FUNC_MAX_BANDWIDTH_OFFSET 18
+       /*  Hide function in npar mode */
+               #define NVM_CFG1_FUNC_FUNCTION_HIDE_MASK 0x04000000
+               #define NVM_CFG1_FUNC_FUNCTION_HIDE_OFFSET 26
+               #define NVM_CFG1_FUNC_FUNCTION_HIDE_DISABLED 0x0
+               #define NVM_CFG1_FUNC_FUNCTION_HIDE_ENABLED 0x1
+       /*  AH BAR2 size (per function) */
+               #define NVM_CFG1_FUNC_BAR2_SIZE_MASK 0x78000000
+               #define NVM_CFG1_FUNC_BAR2_SIZE_OFFSET 27
+               #define NVM_CFG1_FUNC_BAR2_SIZE_DISABLED 0x0
+               #define NVM_CFG1_FUNC_BAR2_SIZE_1M 0x5
+               #define NVM_CFG1_FUNC_BAR2_SIZE_2M 0x6
+               #define NVM_CFG1_FUNC_BAR2_SIZE_4M 0x7
+               #define NVM_CFG1_FUNC_BAR2_SIZE_8M 0x8
+               #define NVM_CFG1_FUNC_BAR2_SIZE_16M 0x9
+               #define NVM_CFG1_FUNC_BAR2_SIZE_32M 0xA
+               #define NVM_CFG1_FUNC_BAR2_SIZE_64M 0xB
+               #define NVM_CFG1_FUNC_BAR2_SIZE_128M 0xC
+               #define NVM_CFG1_FUNC_BAR2_SIZE_256M 0xD
+               #define NVM_CFG1_FUNC_BAR2_SIZE_512M 0xE
+               #define NVM_CFG1_FUNC_BAR2_SIZE_1G 0xF
+       struct nvm_cfg_mac_address fcoe_node_wwn_mac_addr; /* 0x1C */
+       struct nvm_cfg_mac_address fcoe_port_wwn_mac_addr; /* 0x24 */
        u32 preboot_generic_cfg; /* 0x2C */
                #define NVM_CFG1_FUNC_PREBOOT_VLAN_VALUE_MASK 0x0000FFFF
                #define NVM_CFG1_FUNC_PREBOOT_VLAN_VALUE_OFFSET 0
                #define NVM_CFG1_FUNC_PREBOOT_VLAN_MASK 0x00010000
                #define NVM_CFG1_FUNC_PREBOOT_VLAN_OFFSET 16
+               #define NVM_CFG1_FUNC_NPAR_ENABLED_PROTOCOL_MASK 0x001E0000
+               #define NVM_CFG1_FUNC_NPAR_ENABLED_PROTOCOL_OFFSET 17
+               #define NVM_CFG1_FUNC_NPAR_ENABLED_PROTOCOL_ETHERNET 0x1
+               #define NVM_CFG1_FUNC_NPAR_ENABLED_PROTOCOL_FCOE 0x2
+               #define NVM_CFG1_FUNC_NPAR_ENABLED_PROTOCOL_ISCSI 0x4
+               #define NVM_CFG1_FUNC_NPAR_ENABLED_PROTOCOL_RDMA 0x8
        u32 reserved[8]; /* 0x30 */
 };
 
 struct nvm_cfg1 {
        struct nvm_cfg1_glob glob; /* 0x0 */
-       struct nvm_cfg1_path path[MCP_GLOB_PATH_MAX]; /* 0x140 */
+       struct nvm_cfg1_path path[MCP_GLOB_PATH_MAX]; /* 0x228 */
        struct nvm_cfg1_port port[MCP_GLOB_PORT_MAX]; /* 0x230 */
        struct nvm_cfg1_func func[MCP_GLOB_FUNC_MAX]; /* 0xB90 */
 };
@@ -912,6 +2592,16 @@ struct nvm_cfg1 {
 /******************************************
  * nvm_cfg structs
  ******************************************/
+
+struct board_info {
+       u16 vendor_id;
+       u16 eth_did_suffix;
+       u16 sub_vendor_id;
+       u16 sub_device_id;
+       char *board_name;
+       char *friendly_name;
+};
+
 enum nvm_cfg_sections {
        NVM_CFG_SECTION_NVM_CFG1,
        NVM_CFG_SECTION_MAX
@@ -923,4 +2613,260 @@ struct nvm_cfg {
        struct nvm_cfg1 cfg1;
 };
 
+/******************************************
+ * nvm_cfg options
+ ******************************************/
+
+#define NVM_CFG_ID_MAC_ADDRESS                                       1
+#define NVM_CFG_ID_BOARD_SWAP                                        8
+#define NVM_CFG_ID_MF_MODE                                           9
+#define NVM_CFG_ID_LED_MODE                                          10
+#define NVM_CFG_ID_FAN_FAILURE_ENFORCEMENT                           11
+#define NVM_CFG_ID_ENGINEERING_CHANGE                                12
+#define NVM_CFG_ID_MANUFACTURING_ID                                  13
+#define NVM_CFG_ID_SERIAL_NUMBER                                     14
+#define NVM_CFG_ID_PCI_GEN                                           15
+#define NVM_CFG_ID_BEACON_WOL_ENABLED                                16
+#define NVM_CFG_ID_ASPM_SUPPORT                                      17
+#define NVM_CFG_ID_ROCE_PRIORITY                                     20
+#define NVM_CFG_ID_ENABLE_WOL_ON_ACPI_PATTERN                        22
+#define NVM_CFG_ID_MAGIC_PACKET_WOL                                  23
+#define NVM_CFG_ID_AVS_MARGIN_LOW_BB                                 24
+#define NVM_CFG_ID_AVS_MARGIN_HIGH_BB                                25
+#define NVM_CFG_ID_DCBX_MODE                                         26
+#define NVM_CFG_ID_DRV_SPEED_CAPABILITY_MASK                         27
+#define NVM_CFG_ID_MFW_SPEED_CAPABILITY_MASK                         28
+#define NVM_CFG_ID_DRV_LINK_SPEED                                    29
+#define NVM_CFG_ID_DRV_FLOW_CONTROL                                  30
+#define NVM_CFG_ID_MFW_LINK_SPEED                                    31
+#define NVM_CFG_ID_MFW_FLOW_CONTROL                                  32
+#define NVM_CFG_ID_OPTIC_MODULE_VENDOR_ENFORCEMENT                   33
+#define NVM_CFG_ID_OPTIONAL_LINK_MODES_BB                            34
+#define NVM_CFG_ID_MF_VENDOR_DEVICE_ID                               37
+#define NVM_CFG_ID_NETWORK_PORT_MODE                                 38
+#define NVM_CFG_ID_MPS10_RX_LANE_SWAP_BB                             39
+#define NVM_CFG_ID_MPS10_TX_LANE_SWAP_BB                             40
+#define NVM_CFG_ID_MPS10_RX_LANE_POLARITY_BB                         41
+#define NVM_CFG_ID_MPS10_TX_LANE_POLARITY_BB                         42
+#define NVM_CFG_ID_MPS25_RX_LANE_SWAP_BB                             43
+#define NVM_CFG_ID_MPS25_TX_LANE_SWAP_BB                             44
+#define NVM_CFG_ID_MPS25_RX_LANE_POLARITY                            45
+#define NVM_CFG_ID_MPS25_TX_LANE_POLARITY                            46
+#define NVM_CFG_ID_MPS10_PREEMPHASIS_BB                              47
+#define NVM_CFG_ID_MPS10_DRIVER_CURRENT_BB                           48
+#define NVM_CFG_ID_MPS10_ENFORCE_TX_FIR_CFG_BB                       49
+#define NVM_CFG_ID_MPS25_PREEMPHASIS                                 50
+#define NVM_CFG_ID_MPS25_DRIVER_CURRENT                              51
+#define NVM_CFG_ID_MPS25_ENFORCE_TX_FIR_CFG                          52
+#define NVM_CFG_ID_MPS10_CORE_ADDR_BB                                53
+#define NVM_CFG_ID_MPS25_CORE_ADDR_BB                                54
+#define NVM_CFG_ID_EXTERNAL_PHY_TYPE                                 55
+#define NVM_CFG_ID_EXTERNAL_PHY_ADDRESS                              56
+#define NVM_CFG_ID_SERDES_NET_INTERFACE_BB                           57
+#define NVM_CFG_ID_AN_MODE_BB                                        58
+#define NVM_CFG_ID_PREBOOT_OPROM                                     59
+#define NVM_CFG_ID_MBA_DELAY_TIME                                    61
+#define NVM_CFG_ID_MBA_SETUP_HOT_KEY                                 62
+#define NVM_CFG_ID_MBA_HIDE_SETUP_PROMPT                             63
+#define NVM_CFG_ID_PREBOOT_LINK_SPEED                                67
+#define NVM_CFG_ID_PREBOOT_BOOT_PROTOCOL                             69
+#define NVM_CFG_ID_ENABLE_SRIOV                                      70
+#define NVM_CFG_ID_ENABLE_ATC                                        71
+#define NVM_CFG_ID_NUMBER_OF_VFS_PER_PF                              74
+#define NVM_CFG_ID_VF_PCI_BAR2_SIZE_K2_E5                            75
+#define NVM_CFG_ID_VENDOR_ID                                         76
+#define NVM_CFG_ID_SUBSYSTEM_VENDOR_ID                               78
+#define NVM_CFG_ID_SUBSYSTEM_DEVICE_ID                               79
+#define NVM_CFG_ID_VF_PCI_BAR2_SIZE_BB                               81
+#define NVM_CFG_ID_BAR1_SIZE                                         82
+#define NVM_CFG_ID_BAR2_SIZE_BB                                      83
+#define NVM_CFG_ID_VF_PCI_DEVICE_ID                                  84
+#define NVM_CFG_ID_MPS10_TXFIR_MAIN_BB                               85
+#define NVM_CFG_ID_MPS10_TXFIR_POST_BB                               86
+#define NVM_CFG_ID_MPS25_TXFIR_MAIN                                  87
+#define NVM_CFG_ID_MPS25_TXFIR_POST                                  88
+#define NVM_CFG_ID_MANUFACTURE_KIT_VERSION                           89
+#define NVM_CFG_ID_MANUFACTURE_TIMESTAMP                             90
+#define NVM_CFG_ID_PERSONALITY                                       92
+#define NVM_CFG_ID_FCOE_NODE_WWN_MAC_ADDR                            93
+#define NVM_CFG_ID_FCOE_PORT_WWN_MAC_ADDR                            94
+#define NVM_CFG_ID_BANDWIDTH_WEIGHT                                  95
+#define NVM_CFG_ID_MAX_BANDWIDTH                                     96
+#define NVM_CFG_ID_PAUSE_ON_HOST_RING                                97
+#define NVM_CFG_ID_PCIE_PREEMPHASIS                                  98
+#define NVM_CFG_ID_LLDP_MAC_ADDRESS                                  99
+#define NVM_CFG_ID_FCOE_WWN_NODE_PREFIX                              100
+#define NVM_CFG_ID_FCOE_WWN_PORT_PREFIX                              101
+#define NVM_CFG_ID_LED_SPEED_SELECT                                  102
+#define NVM_CFG_ID_LED_PORT_SWAP                                     103
+#define NVM_CFG_ID_AVS_MODE_BB                                       104
+#define NVM_CFG_ID_OVERRIDE_SECURE_MODE                              105
+#define NVM_CFG_ID_AVS_DAC_CODE_BB                                   106
+#define NVM_CFG_ID_MBI_VERSION                                       107
+#define NVM_CFG_ID_MBI_DATE                                          108
+#define NVM_CFG_ID_SMBUS_ADDRESS                                     109
+#define NVM_CFG_ID_NCSI_PACKAGE_ID                                   110
+#define NVM_CFG_ID_SIDEBAND_MODE                                     111
+#define NVM_CFG_ID_SMBUS_MODE                                        112
+#define NVM_CFG_ID_NCSI                                              113
+#define NVM_CFG_ID_TRANSCEIVER_MODULE_ABSENT                         114
+#define NVM_CFG_ID_I2C_MUX_SELECT_GPIO_BB                            115
+#define NVM_CFG_ID_I2C_MUX_SELECT_VALUE_BB                           116
+#define NVM_CFG_ID_DEVICE_CAPABILITIES                               117
+#define NVM_CFG_ID_ETH_DID_SUFFIX                                    118
+#define NVM_CFG_ID_FCOE_DID_SUFFIX                                   119
+#define NVM_CFG_ID_ISCSI_DID_SUFFIX                                  120
+#define NVM_CFG_ID_DEFAULT_ENABLED_PROTOCOLS                         122
+#define NVM_CFG_ID_POWER_DISSIPATED_BB                               123
+#define NVM_CFG_ID_POWER_CONSUMED_BB                                 124
+#define NVM_CFG_ID_AUX_MODE                                          125
+#define NVM_CFG_ID_PORT_TYPE                                         126
+#define NVM_CFG_ID_TX_DISABLE                                        127
+#define NVM_CFG_ID_MAX_LINK_WIDTH                                    128
+#define NVM_CFG_ID_ASPM_L1_MODE                                      130
+#define NVM_CFG_ID_ON_CHIP_SENSOR_MODE                               131
+#define NVM_CFG_ID_PREBOOT_VLAN_VALUE                                132
+#define NVM_CFG_ID_PREBOOT_VLAN                                      133
+#define NVM_CFG_ID_TEMPERATURE_PERIOD_BETWEEN_CHECKS                 134
+#define NVM_CFG_ID_SHUTDOWN_THRESHOLD_TEMPERATURE                    135
+#define NVM_CFG_ID_MAX_COUNT_OPER_THRESHOLD                          136
+#define NVM_CFG_ID_DEAD_TEMP_TH_TEMPERATURE                          137
+#define NVM_CFG_ID_TEMPERATURE_MONITORING_MODE                       139
+#define NVM_CFG_ID_AN_25G_50G_OUI                                    140
+#define NVM_CFG_ID_PLDM_SENSOR_MODE                                  141
+#define NVM_CFG_ID_EXTERNAL_THERMAL_SENSOR                           142
+#define NVM_CFG_ID_EXTERNAL_THERMAL_SENSOR_ADDRESS                   143
+#define NVM_CFG_ID_FAN_FAILURE_DURATION                              144
+#define NVM_CFG_ID_FEC_FORCE_MODE                                    145
+#define NVM_CFG_ID_MULTI_NETWORK_MODES_CAPABILITY                    146
+#define NVM_CFG_ID_MNM_10G_DRV_SPEED_CAPABILITY_MASK                 147
+#define NVM_CFG_ID_MNM_10G_MFW_SPEED_CAPABILITY_MASK                 148
+#define NVM_CFG_ID_MNM_10G_DRV_LINK_SPEED                            149
+#define NVM_CFG_ID_MNM_10G_MFW_LINK_SPEED                            150
+#define NVM_CFG_ID_MNM_10G_PORT_TYPE                                 151
+#define NVM_CFG_ID_MNM_10G_SERDES_NET_INTERFACE                      152
+#define NVM_CFG_ID_MNM_10G_FEC_FORCE_MODE                            153
+#define NVM_CFG_ID_MNM_10G_ETH_DID_SUFFIX                            154
+#define NVM_CFG_ID_MNM_25G_DRV_SPEED_CAPABILITY_MASK                 155
+#define NVM_CFG_ID_MNM_25G_MFW_SPEED_CAPABILITY_MASK                 156
+#define NVM_CFG_ID_MNM_25G_DRV_LINK_SPEED                            157
+#define NVM_CFG_ID_MNM_25G_MFW_LINK_SPEED                            158
+#define NVM_CFG_ID_MNM_25G_PORT_TYPE                                 159
+#define NVM_CFG_ID_MNM_25G_SERDES_NET_INTERFACE                      160
+#define NVM_CFG_ID_MNM_25G_ETH_DID_SUFFIX                            161
+#define NVM_CFG_ID_MNM_25G_FEC_FORCE_MODE                            162
+#define NVM_CFG_ID_MNM_40G_DRV_SPEED_CAPABILITY_MASK                 163
+#define NVM_CFG_ID_MNM_40G_MFW_SPEED_CAPABILITY_MASK                 164
+#define NVM_CFG_ID_MNM_40G_DRV_LINK_SPEED                            165
+#define NVM_CFG_ID_MNM_40G_MFW_LINK_SPEED                            166
+#define NVM_CFG_ID_MNM_40G_PORT_TYPE                                 167
+#define NVM_CFG_ID_MNM_40G_SERDES_NET_INTERFACE                      168
+#define NVM_CFG_ID_MNM_40G_ETH_DID_SUFFIX                            169
+#define NVM_CFG_ID_MNM_40G_FEC_FORCE_MODE                            170
+#define NVM_CFG_ID_MNM_50G_DRV_SPEED_CAPABILITY_MASK                 171
+#define NVM_CFG_ID_MNM_50G_MFW_SPEED_CAPABILITY_MASK                 172
+#define NVM_CFG_ID_MNM_50G_DRV_LINK_SPEED                            173
+#define NVM_CFG_ID_MNM_50G_MFW_LINK_SPEED                            174
+#define NVM_CFG_ID_MNM_50G_PORT_TYPE                                 175
+#define NVM_CFG_ID_MNM_50G_SERDES_NET_INTERFACE                      176
+#define NVM_CFG_ID_MNM_50G_ETH_DID_SUFFIX                            177
+#define NVM_CFG_ID_MNM_50G_FEC_FORCE_MODE                            178
+#define NVM_CFG_ID_MNM_100G_DRV_SPEED_CAP_MASK_BB                    179
+#define NVM_CFG_ID_MNM_100G_MFW_SPEED_CAP_MASK_BB                    180
+#define NVM_CFG_ID_MNM_100G_DRV_LINK_SPEED_BB                        181
+#define NVM_CFG_ID_MNM_100G_MFW_LINK_SPEED_BB                        182
+#define NVM_CFG_ID_MNM_100G_PORT_TYPE_BB                             183
+#define NVM_CFG_ID_MNM_100G_SERDES_NET_INTERFACE_BB                  184
+#define NVM_CFG_ID_MNM_100G_ETH_DID_SUFFIX_BB                        185
+#define NVM_CFG_ID_MNM_100G_FEC_FORCE_MODE_BB                        186
+#define NVM_CFG_ID_FUNCTION_HIDE                                     187
+#define NVM_CFG_ID_BAR2_TOTAL_BUDGET_BB                              188
+#define NVM_CFG_ID_CRASH_DUMP_TRIGGER_ENABLE                         189
+#define NVM_CFG_ID_MPS25_LANE_SWAP_K2_E5                             190
+#define NVM_CFG_ID_BAR2_SIZE_K2_E5                                   191
+#define NVM_CFG_ID_EXT_PHY_RESET                                     192
+#define NVM_CFG_ID_EEE_POWER_SAVING_MODE                             193
+#define NVM_CFG_ID_OVERRIDE_PCIE_PRESET_EQUAL_BB                     194
+#define NVM_CFG_ID_PCIE_PRESET_VALUE_BB                              195
+#define NVM_CFG_ID_MAX_MSIX                                          196
+#define NVM_CFG_ID_NVM_CFG_VERSION                                   197
+#define NVM_CFG_ID_NVM_CFG_NEW_OPTION_SEQ                            198
+#define NVM_CFG_ID_NVM_CFG_REMOVED_OPTION_SEQ                        199
+#define NVM_CFG_ID_NVM_CFG_UPDATED_VALUE_SEQ                         200
+#define NVM_CFG_ID_EXTENDED_SERIAL_NUMBER                            201
+#define NVM_CFG_ID_RDMA_ENABLEMENT                                   202
+#define NVM_CFG_ID_MAX_CONT_OPERATING_TEMP                           203
+#define NVM_CFG_ID_RUNTIME_PORT_SWAP_GPIO                            204
+#define NVM_CFG_ID_RUNTIME_PORT_SWAP_MAP                             205
+#define NVM_CFG_ID_THERMAL_EVENT_GPIO                                206
+#define NVM_CFG_ID_I2C_INTERRUPT_GPIO                                207
+#define NVM_CFG_ID_DCI_SUPPORT                                       208
+#define NVM_CFG_ID_PCIE_VDM_ENABLED                                  209
+#define NVM_CFG_ID_OEM1_NUMBER                                       210
+#define NVM_CFG_ID_OEM2_NUMBER                                       211
+#define NVM_CFG_ID_FEC_AN_MODE_K2_E5                                 212
+#define NVM_CFG_ID_NPAR_ENABLED_PROTOCOL                             213
+#define NVM_CFG_ID_MPS25_ACTIVE_TXFIR_PRE                            214
+#define NVM_CFG_ID_MPS25_ACTIVE_TXFIR_MAIN                           215
+#define NVM_CFG_ID_MPS25_ACTIVE_TXFIR_POST                           216
+#define NVM_CFG_ID_ALOM_FAN_ON_AUX_GPIO                              217
+#define NVM_CFG_ID_ALOM_FAN_ON_AUX_VALUE                             218
+#define NVM_CFG_ID_SLOT_ID_GPIO                                      219
+#define NVM_CFG_ID_PMBUS_SCL_GPIO                                    220
+#define NVM_CFG_ID_PMBUS_SDA_GPIO                                    221
+#define NVM_CFG_ID_RESET_ON_LAN                                      222
+#define NVM_CFG_ID_NCSI_PACKAGE_ID_IO                                223
+#define NVM_CFG_ID_TX_RX_EQ_25G_HLPC                                 224
+#define NVM_CFG_ID_TX_RX_EQ_25G_LLPC                                 225
+#define NVM_CFG_ID_TX_RX_EQ_25G_AC                                   226
+#define NVM_CFG_ID_TX_RX_EQ_10G_PC                                   227
+#define NVM_CFG_ID_TX_RX_EQ_10G_AC                                   228
+#define NVM_CFG_ID_TX_RX_EQ_1G                                       229
+#define NVM_CFG_ID_TX_RX_EQ_25G_BT                                   230
+#define NVM_CFG_ID_TX_RX_EQ_10G_BT                                   231
+#define NVM_CFG_ID_PF_MAPPING                                        232
+#define NVM_CFG_ID_RECOVERY_MODE                                     234
+#define NVM_CFG_ID_PHY_MODULE_DEAD_TEMP_TH                           235
+#define NVM_CFG_ID_PHY_MODULE_ALOM_FAN_ON_TEMP_TH                    236
+#define NVM_CFG_ID_PREBOOT_DEBUG_MODE_STD                            237
+#define NVM_CFG_ID_PREBOOT_DEBUG_MODE_EXT                            238
+#define NVM_CFG_ID_SMARTLINQ_MODE                                    239
+#define NVM_CFG_ID_PREBOOT_LINK_UP_DELAY                             242
+#define NVM_CFG_ID_VOLTAGE_REGULATOR_TYPE                            243
+#define NVM_CFG_ID_MAIN_CLOCK_FREQUENCY                              245
+#define NVM_CFG_ID_MAC_CLOCK_FREQUENCY                               246
+#define NVM_CFG_ID_STORM_CLOCK_FREQUENCY                             247
+#define NVM_CFG_ID_PCIE_RELAXED_ORDERING                             248
+#define NVM_CFG_ID_EXT_PHY_MDI_PAIR_SWAP                             249
+#define NVM_CFG_ID_UID_LED_MODE_MASK                                 250
+#define NVM_CFG_ID_NCSI_AUX_LINK                                     251
+#define NVM_CFG_ID_SMARTAN_FEC_OVERRIDE                              272
+#define NVM_CFG_ID_LLDP_DISABLE                                      273
+#define NVM_CFG_ID_SHORT_PERST_PROTECTION_K2_E5                      274
+#define NVM_CFG_ID_TRANSCEIVER_RATE_SELECT_0                         275
+#define NVM_CFG_ID_TRANSCEIVER_RATE_SELECT_1                         276
+#define NVM_CFG_ID_TRANSCEIVER_MODULE_TX_FAULT                       277
+#define NVM_CFG_ID_TRANSCEIVER_QSFP_MODULE_RESET                     278
+#define NVM_CFG_ID_TRANSCEIVER_QSFP_LP_MODE                          279
+#define NVM_CFG_ID_TRANSCEIVER_POWER_ENABLE                          280
+#define NVM_CFG_ID_LASI_INTERRUPT_INPUT                              281
+#define NVM_CFG_ID_EXT_PHY_PGOOD_INPUT                               282
+#define NVM_CFG_ID_TRACE_LEVEL                                       283
+#define NVM_CFG_ID_TRACE_MODULES                                     284
+#define NVM_CFG_ID_EMULATED_TMP421                                   285
+#define NVM_CFG_ID_WARNING_TEMPERATURE_GPIO                          286
+#define NVM_CFG_ID_WARNING_TEMPERATURE_THRESHOLD                     287
+#define NVM_CFG_ID_PERST_INDICATION_GPIO                             288
+#define NVM_CFG_ID_PCIE_CLASS_CODE_FCOE_K2_E5                        289
+#define NVM_CFG_ID_PCIE_CLASS_CODE_ISCSI_K2_E5                       290
+#define NVM_CFG_ID_NUMBER_OF_PROVISIONED_MAC                         291
+#define NVM_CFG_ID_NUMBER_OF_PROVISIONED_VF_MAC                      292
+#define NVM_CFG_ID_PROVISIONED_BMC_MAC                               293
+#define NVM_CFG_ID_OVERRIDE_AGC_THRESHOLD_K2                         294
+#define NVM_CFG_ID_WARNING_TEMPERATURE_DELTA                         295
+#define NVM_CFG_ID_ALOM_FAN_ON_AUX_DELTA                             296
+#define NVM_CFG_ID_DEAD_TEMP_TH_DELTA                                297
+#define NVM_CFG_ID_PHY_MODULE_WARNING_TEMP_TH                        298
+#define NVM_CFG_ID_DISABLE_PLDM                                      299
+#define NVM_CFG_ID_DISABLE_MCTP_OEM                                  300
 #endif /* NVM_CFG_H */