net/octeontx: cleanup redundant mbox structs
[dpdk.git] / drivers / raw / dpaa2_qdma / dpaa2_qdma.c
index 38f329a..c905954 100644 (file)
@@ -14,6 +14,7 @@
 #include <rte_ring.h>
 #include <rte_mempool.h>
 #include <rte_prefetch.h>
+#include <rte_kvargs.h>
 
 #include <mc/fsl_dpdmai.h>
 #include <portal/dpaa2_hw_pvt.h>
@@ -23,6 +24,8 @@
 #include "dpaa2_qdma.h"
 #include "dpaa2_qdma_logs.h"
 
+#define DPAA2_QDMA_NO_PREFETCH "no_prefetch"
+
 /* Dynamic log type identifier */
 int dpaa2_qdma_logtype;
 
@@ -43,6 +46,275 @@ static struct qdma_virt_queue *qdma_vqs;
 /* QDMA per core data */
 static struct qdma_per_core_info qdma_core_info[RTE_MAX_LCORE];
 
+typedef int (dpdmai_dev_dequeue_multijob_t)(struct dpaa2_dpdmai_dev *dpdmai_dev,
+                                           uint16_t rxq_id,
+                                           uint16_t *vq_id,
+                                           struct rte_qdma_job **job,
+                                           uint16_t nb_jobs);
+
+dpdmai_dev_dequeue_multijob_t *dpdmai_dev_dequeue_multijob;
+
+typedef uint16_t (dpdmai_dev_get_job_t)(const struct qbman_fd *fd,
+                                       struct rte_qdma_job **job);
+typedef int (dpdmai_dev_set_fd_t)(struct qbman_fd *fd,
+                                 struct rte_qdma_job *job,
+                                 struct rte_qdma_rbp *rbp,
+                                 uint16_t vq_id);
+dpdmai_dev_get_job_t *dpdmai_dev_get_job;
+dpdmai_dev_set_fd_t *dpdmai_dev_set_fd;
+
+static inline int
+qdma_populate_fd_pci(phys_addr_t src, phys_addr_t dest,
+                       uint32_t len, struct qbman_fd *fd,
+                       struct rte_qdma_rbp *rbp)
+{
+       fd->simple_pci.saddr_lo = lower_32_bits((uint64_t) (src));
+       fd->simple_pci.saddr_hi = upper_32_bits((uint64_t) (src));
+
+       fd->simple_pci.len_sl = len;
+
+       fd->simple_pci.bmt = 1;
+       fd->simple_pci.fmt = 3;
+       fd->simple_pci.sl = 1;
+       fd->simple_pci.ser = 1;
+
+       fd->simple_pci.sportid = rbp->sportid;  /*pcie 3 */
+       fd->simple_pci.srbp = rbp->srbp;
+       if (rbp->srbp)
+               fd->simple_pci.rdttype = 0;
+       else
+               fd->simple_pci.rdttype = dpaa2_coherent_alloc_cache;
+
+       /*dest is pcie memory */
+       fd->simple_pci.dportid = rbp->dportid;  /*pcie 3 */
+       fd->simple_pci.drbp = rbp->drbp;
+       if (rbp->drbp)
+               fd->simple_pci.wrttype = 0;
+       else
+               fd->simple_pci.wrttype = dpaa2_coherent_no_alloc_cache;
+
+       fd->simple_pci.daddr_lo = lower_32_bits((uint64_t) (dest));
+       fd->simple_pci.daddr_hi = upper_32_bits((uint64_t) (dest));
+
+       return 0;
+}
+
+static inline int
+qdma_populate_fd_ddr(phys_addr_t src, phys_addr_t dest,
+                       uint32_t len, struct qbman_fd *fd)
+{
+       fd->simple_ddr.saddr_lo = lower_32_bits((uint64_t) (src));
+       fd->simple_ddr.saddr_hi = upper_32_bits((uint64_t) (src));
+
+       fd->simple_ddr.len = len;
+
+       fd->simple_ddr.bmt = 1;
+       fd->simple_ddr.fmt = 3;
+       fd->simple_ddr.sl = 1;
+       fd->simple_ddr.ser = 1;
+       /**
+        * src If RBP=0 {NS,RDTTYPE[3:0]}: 0_1011
+        * Coherent copy of cacheable memory,
+        * lookup in downstream cache, no allocate
+        * on miss
+        */
+       fd->simple_ddr.rns = 0;
+       fd->simple_ddr.rdttype = dpaa2_coherent_alloc_cache;
+       /**
+        * dest If RBP=0 {NS,WRTTYPE[3:0]}: 0_0111
+        * Coherent write of cacheable memory,
+        * lookup in downstream cache, no allocate on miss
+        */
+       fd->simple_ddr.wns = 0;
+       fd->simple_ddr.wrttype = dpaa2_coherent_no_alloc_cache;
+
+       fd->simple_ddr.daddr_lo = lower_32_bits((uint64_t) (dest));
+       fd->simple_ddr.daddr_hi = upper_32_bits((uint64_t) (dest));
+
+       return 0;
+}
+
+static void
+dpaa2_qdma_populate_fle(struct qbman_fle *fle,
+                       struct rte_qdma_rbp *rbp,
+                       uint64_t src, uint64_t dest,
+                       size_t len, uint32_t flags)
+{
+       struct qdma_sdd *sdd;
+
+       sdd = (struct qdma_sdd *)((uint8_t *)(fle) +
+               (DPAA2_QDMA_MAX_FLE * sizeof(struct qbman_fle)));
+
+       /* first frame list to source descriptor */
+       DPAA2_SET_FLE_ADDR(fle, DPAA2_VADDR_TO_IOVA(sdd));
+       DPAA2_SET_FLE_LEN(fle, (2 * (sizeof(struct qdma_sdd))));
+
+       /* source and destination descriptor */
+       if (rbp && rbp->enable) {
+               /* source */
+               sdd->read_cmd.portid = rbp->sportid;
+               sdd->rbpcmd_simple.pfid = rbp->spfid;
+               sdd->rbpcmd_simple.vfid = rbp->svfid;
+
+               if (rbp->srbp) {
+                       sdd->read_cmd.rbp = rbp->srbp;
+                       sdd->read_cmd.rdtype = DPAA2_RBP_MEM_RW;
+               } else {
+                       sdd->read_cmd.rdtype = dpaa2_coherent_no_alloc_cache;
+               }
+               sdd++;
+               /* destination */
+               sdd->write_cmd.portid = rbp->dportid;
+               sdd->rbpcmd_simple.pfid = rbp->dpfid;
+               sdd->rbpcmd_simple.vfid = rbp->dvfid;
+
+               if (rbp->drbp) {
+                       sdd->write_cmd.rbp = rbp->drbp;
+                       sdd->write_cmd.wrttype = DPAA2_RBP_MEM_RW;
+               } else {
+                       sdd->write_cmd.wrttype = dpaa2_coherent_alloc_cache;
+               }
+
+       } else {
+               sdd->read_cmd.rdtype = dpaa2_coherent_no_alloc_cache;
+               sdd++;
+               sdd->write_cmd.wrttype = dpaa2_coherent_alloc_cache;
+       }
+       fle++;
+       /* source frame list to source buffer */
+       if (flags & RTE_QDMA_JOB_SRC_PHY) {
+               DPAA2_SET_FLE_ADDR(fle, src);
+               DPAA2_SET_FLE_BMT(fle);
+       } else {
+               DPAA2_SET_FLE_ADDR(fle, DPAA2_VADDR_TO_IOVA(src));
+       }
+       DPAA2_SET_FLE_LEN(fle, len);
+
+       fle++;
+       /* destination frame list to destination buffer */
+       if (flags & RTE_QDMA_JOB_DEST_PHY) {
+               DPAA2_SET_FLE_BMT(fle);
+               DPAA2_SET_FLE_ADDR(fle, dest);
+       } else {
+               DPAA2_SET_FLE_ADDR(fle, DPAA2_VADDR_TO_IOVA(dest));
+       }
+       DPAA2_SET_FLE_LEN(fle, len);
+
+       /* Final bit: 1, for last frame list */
+       DPAA2_SET_FLE_FIN(fle);
+}
+
+static inline int dpdmai_dev_set_fd_us(struct qbman_fd *fd,
+                                       struct rte_qdma_job *job,
+                                       struct rte_qdma_rbp *rbp,
+                                       uint16_t vq_id)
+{
+       struct rte_qdma_job **ppjob;
+       size_t iova;
+       int ret = 0;
+
+       if (job->src & QDMA_RBP_UPPER_ADDRESS_MASK)
+               iova = (size_t)job->dest;
+       else
+               iova = (size_t)job->src;
+
+       /* Set the metadata */
+       job->vq_id = vq_id;
+       ppjob = (struct rte_qdma_job **)DPAA2_IOVA_TO_VADDR(iova) - 1;
+       *ppjob = job;
+
+       if ((rbp->drbp == 1) || (rbp->srbp == 1))
+               ret = qdma_populate_fd_pci((phys_addr_t) job->src,
+                                          (phys_addr_t) job->dest,
+                                          job->len, fd, rbp);
+       else
+               ret = qdma_populate_fd_ddr((phys_addr_t) job->src,
+                                          (phys_addr_t) job->dest,
+                                          job->len, fd);
+       return ret;
+}
+static inline int dpdmai_dev_set_fd_lf(struct qbman_fd *fd,
+                                       struct rte_qdma_job *job,
+                                       struct rte_qdma_rbp *rbp,
+                                       uint16_t vq_id)
+{
+       struct rte_qdma_job **ppjob;
+       struct qbman_fle *fle;
+       int ret = 0;
+       /*
+        * Get an FLE/SDD from FLE pool.
+        * Note: IO metadata is before the FLE and SDD memory.
+        */
+       ret = rte_mempool_get(qdma_dev.fle_pool, (void **)(&ppjob));
+       if (ret) {
+               DPAA2_QDMA_DP_DEBUG("Memory alloc failed for FLE");
+               return ret;
+       }
+
+       /* Set the metadata */
+       job->vq_id = vq_id;
+       *ppjob = job;
+
+       fle = (struct qbman_fle *)(ppjob + 1);
+
+       DPAA2_SET_FD_ADDR(fd, DPAA2_VADDR_TO_IOVA(fle));
+       DPAA2_SET_FD_COMPOUND_FMT(fd);
+       DPAA2_SET_FD_FRC(fd, QDMA_SER_CTX);
+
+       /* Populate FLE */
+       memset(fle, 0, QDMA_FLE_POOL_SIZE);
+       dpaa2_qdma_populate_fle(fle, rbp, job->src, job->dest,
+                               job->len, job->flags);
+
+       return 0;
+}
+
+static inline uint16_t dpdmai_dev_get_job_us(const struct qbman_fd *fd,
+                                       struct rte_qdma_job **job)
+{
+       uint16_t vqid;
+       size_t iova;
+       struct rte_qdma_job **ppjob;
+
+       if (fd->simple_pci.saddr_hi & (QDMA_RBP_UPPER_ADDRESS_MASK >> 32))
+               iova = (size_t) (((uint64_t)fd->simple_pci.daddr_hi) << 32
+                               | (uint64_t)fd->simple_pci.daddr_lo);
+       else
+               iova = (size_t)(((uint64_t)fd->simple_pci.saddr_hi) << 32
+                               | (uint64_t)fd->simple_pci.saddr_lo);
+
+       ppjob = (struct rte_qdma_job **)DPAA2_IOVA_TO_VADDR(iova) - 1;
+       *job = (struct rte_qdma_job *)*ppjob;
+       (*job)->status = (fd->simple_pci.acc_err << 8) | (fd->simple_pci.error);
+       vqid = (*job)->vq_id;
+
+       return vqid;
+}
+
+static inline uint16_t dpdmai_dev_get_job_lf(const struct qbman_fd *fd,
+                                       struct rte_qdma_job **job)
+{
+       struct rte_qdma_job **ppjob;
+       uint16_t vqid;
+       /*
+        * Fetch metadata from FLE. job and vq_id were set
+        * in metadata in the enqueue operation.
+        */
+       ppjob = (struct rte_qdma_job **)
+                       DPAA2_IOVA_TO_VADDR(DPAA2_GET_FD_ADDR(fd));
+       ppjob -= 1;
+
+       *job = (struct rte_qdma_job *)*ppjob;
+       (*job)->status = (DPAA2_GET_FD_ERR(fd) << 8) |
+                        (DPAA2_GET_FD_FRC(fd) & 0xFF);
+       vqid = (*job)->vq_id;
+
+       /* Free FLE to the pool */
+       rte_mempool_put(qdma_dev.fle_pool, (void *)ppjob);
+
+       return vqid;
+}
+
 static struct qdma_hw_queue *
 alloc_hw_queue(uint32_t lcore_id)
 {
@@ -280,6 +552,13 @@ rte_qdma_configure(struct rte_qdma_config *qdma_config)
        }
        qdma_dev.fle_pool_count = qdma_config->fle_pool_count;
 
+       if (qdma_config->format == RTE_QDMA_ULTRASHORT_FORMAT) {
+               dpdmai_dev_get_job = dpdmai_dev_get_job_us;
+               dpdmai_dev_set_fd = dpdmai_dev_set_fd_us;
+       } else {
+               dpdmai_dev_get_job = dpdmai_dev_get_job_lf;
+               dpdmai_dev_set_fd = dpdmai_dev_set_fd_lf;
+       }
        return 0;
 }
 
@@ -368,112 +647,6 @@ rte_qdma_vq_create_rbp(uint32_t lcore_id, uint32_t flags,
        return i;
 }
 
-static void
-dpaa2_qdma_populate_fle(struct qbman_fle *fle,
-                       struct rte_qdma_rbp *rbp,
-                       uint64_t src, uint64_t dest,
-                       size_t len, uint32_t flags)
-{
-       struct qdma_sdd *sdd;
-
-       sdd = (struct qdma_sdd *)((uint8_t *)(fle) +
-               (DPAA2_QDMA_MAX_FLE * sizeof(struct qbman_fle)));
-
-       /* first frame list to source descriptor */
-       DPAA2_SET_FLE_ADDR(fle, DPAA2_VADDR_TO_IOVA(sdd));
-       DPAA2_SET_FLE_LEN(fle, (2 * (sizeof(struct qdma_sdd))));
-
-       /* source and destination descriptor */
-       if (rbp && rbp->enable) {
-               /* source */
-               sdd->read_cmd.portid = rbp->sportid;
-               sdd->rbpcmd_simple.pfid = rbp->spfid;
-               sdd->rbpcmd_simple.vfid = rbp->svfid;
-
-               if (rbp->srbp) {
-                       sdd->read_cmd.rbp = rbp->srbp;
-                       sdd->read_cmd.rdtype = DPAA2_RBP_MEM_RW;
-               } else {
-                       sdd->read_cmd.rdtype = dpaa2_coherent_no_alloc_cache;
-               }
-               sdd++;
-               /* destination */
-               sdd->write_cmd.portid = rbp->dportid;
-               sdd->rbpcmd_simple.pfid = rbp->dpfid;
-               sdd->rbpcmd_simple.vfid = rbp->dvfid;
-
-               if (rbp->drbp) {
-                       sdd->write_cmd.rbp = rbp->drbp;
-                       sdd->write_cmd.wrttype = DPAA2_RBP_MEM_RW;
-               } else {
-                       sdd->write_cmd.wrttype = dpaa2_coherent_alloc_cache;
-               }
-
-       } else {
-               sdd->read_cmd.rdtype = dpaa2_coherent_no_alloc_cache;
-               sdd++;
-               sdd->write_cmd.wrttype = dpaa2_coherent_alloc_cache;
-       }
-       fle++;
-       /* source frame list to source buffer */
-       if (flags & RTE_QDMA_JOB_SRC_PHY) {
-               DPAA2_SET_FLE_ADDR(fle, src);
-               DPAA2_SET_FLE_BMT(fle);
-       } else {
-               DPAA2_SET_FLE_ADDR(fle, DPAA2_VADDR_TO_IOVA(src));
-       }
-       DPAA2_SET_FLE_LEN(fle, len);
-
-       fle++;
-       /* destination frame list to destination buffer */
-       if (flags & RTE_QDMA_JOB_DEST_PHY) {
-               DPAA2_SET_FLE_BMT(fle);
-               DPAA2_SET_FLE_ADDR(fle, dest);
-       } else {
-               DPAA2_SET_FLE_ADDR(fle, DPAA2_VADDR_TO_IOVA(dest));
-       }
-       DPAA2_SET_FLE_LEN(fle, len);
-
-       /* Final bit: 1, for last frame list */
-       DPAA2_SET_FLE_FIN(fle);
-}
-
-static inline uint16_t dpdmai_dev_set_fd(struct qbman_fd *fd,
-                                       struct rte_qdma_job *job,
-                                       struct rte_qdma_rbp *rbp,
-                                       uint16_t vq_id)
-{
-       struct qdma_io_meta *io_meta;
-       struct qbman_fle *fle;
-       int ret = 0;
-       /*
-        * Get an FLE/SDD from FLE pool.
-        * Note: IO metadata is before the FLE and SDD memory.
-        */
-       ret = rte_mempool_get(qdma_dev.fle_pool, (void **)(&io_meta));
-       if (ret) {
-               DPAA2_QDMA_DP_DEBUG("Memory alloc failed for FLE");
-               return ret;
-       }
-
-       /* Set the metadata */
-       io_meta->cnxt = (size_t)job;
-       io_meta->id = vq_id;
-
-       fle = (struct qbman_fle *)(io_meta + 1);
-
-       DPAA2_SET_FD_ADDR(fd, DPAA2_VADDR_TO_IOVA(fle));
-       DPAA2_SET_FD_COMPOUND_FMT(fd);
-       DPAA2_SET_FD_FRC(fd, QDMA_SER_CTX);
-
-       /* Populate FLE */
-       memset(fle, 0, QDMA_FLE_POOL_SIZE);
-       dpaa2_qdma_populate_fle(fle, rbp, job->src, job->dest,
-                               job->len, job->flags);
-
-       return 0;
-}
-
 static int
 dpdmai_dev_enqueue_multi(struct dpaa2_dpdmai_dev *dpdmai_dev,
                        uint16_t txq_id,
@@ -530,13 +703,21 @@ dpdmai_dev_enqueue_multi(struct dpaa2_dpdmai_dev *dpdmai_dev,
                }
 
                /* Enqueue the packet to the QBMAN */
-               uint32_t enqueue_loop = 0;
+               uint32_t enqueue_loop = 0, retry_count = 0;
                while (enqueue_loop < loop) {
-                       enqueue_loop += qbman_swp_enqueue_multiple(swp,
+                       ret = qbman_swp_enqueue_multiple(swp,
                                                &eqdesc,
                                                &fd[enqueue_loop],
                                                NULL,
                                                loop - enqueue_loop);
+                       if (unlikely(ret < 0)) {
+                               retry_count++;
+                               if (retry_count > DPAA2_MAX_TX_RETRY_COUNT)
+                                       return num_tx - (loop - enqueue_loop);
+                       } else {
+                               enqueue_loop += ret;
+                               retry_count = 0;
+                       }
                }
                nb_jobs -= loop;
        }
@@ -583,37 +764,156 @@ rte_qdma_vq_enqueue(uint16_t vq_id,
        return rte_qdma_vq_enqueue_multi(vq_id, &job, 1);
 }
 
-static inline uint16_t dpdmai_dev_get_job(const struct qbman_fd *fd,
-                                       struct rte_qdma_job **job)
+/* Function to receive a QDMA job for a given device and queue*/
+static int
+dpdmai_dev_dequeue_multijob_prefetch(
+                       struct dpaa2_dpdmai_dev *dpdmai_dev,
+                       uint16_t rxq_id,
+                       uint16_t *vq_id,
+                       struct rte_qdma_job **job,
+                       uint16_t nb_jobs)
 {
-       struct qbman_fle *fle;
-       struct qdma_io_meta *io_meta;
+       struct dpaa2_queue *rxq;
+       struct qbman_result *dq_storage, *dq_storage1 = NULL;
+       struct qbman_pull_desc pulldesc;
+       struct qbman_swp *swp;
+       struct queue_storage_info_t *q_storage;
+       uint32_t fqid;
+       uint8_t status, pending;
+       uint8_t num_rx = 0;
+       const struct qbman_fd *fd;
        uint16_t vqid;
-       /*
-        * Fetch metadata from FLE. job and vq_id were set
-        * in metadata in the enqueue operation.
+       int ret, pull_size;
+
+       if (unlikely(!DPAA2_PER_LCORE_DPIO)) {
+               ret = dpaa2_affine_qbman_swp();
+               if (ret) {
+                       DPAA2_QDMA_ERR("Failure in affining portal");
+                       return 0;
+               }
+       }
+       swp = DPAA2_PER_LCORE_PORTAL;
+
+       pull_size = (nb_jobs > dpaa2_dqrr_size) ? dpaa2_dqrr_size : nb_jobs;
+       rxq = &(dpdmai_dev->rx_queue[rxq_id]);
+       fqid = rxq->fqid;
+       q_storage = rxq->q_storage;
+
+       if (unlikely(!q_storage->active_dqs)) {
+               q_storage->toggle = 0;
+               dq_storage = q_storage->dq_storage[q_storage->toggle];
+               q_storage->last_num_pkts = pull_size;
+               qbman_pull_desc_clear(&pulldesc);
+               qbman_pull_desc_set_numframes(&pulldesc,
+                                             q_storage->last_num_pkts);
+               qbman_pull_desc_set_fq(&pulldesc, fqid);
+               qbman_pull_desc_set_storage(&pulldesc, dq_storage,
+                               (size_t)(DPAA2_VADDR_TO_IOVA(dq_storage)), 1);
+               if (check_swp_active_dqs(DPAA2_PER_LCORE_DPIO->index)) {
+                       while (!qbman_check_command_complete(
+                              get_swp_active_dqs(
+                              DPAA2_PER_LCORE_DPIO->index)))
+                               ;
+                       clear_swp_active_dqs(DPAA2_PER_LCORE_DPIO->index);
+               }
+               while (1) {
+                       if (qbman_swp_pull(swp, &pulldesc)) {
+                               DPAA2_QDMA_DP_WARN(
+                                       "VDQ command not issued.QBMAN busy\n");
+                                       /* Portal was busy, try again */
+                               continue;
+                       }
+                       break;
+               }
+               q_storage->active_dqs = dq_storage;
+               q_storage->active_dpio_id = DPAA2_PER_LCORE_DPIO->index;
+               set_swp_active_dqs(DPAA2_PER_LCORE_DPIO->index,
+                                  dq_storage);
+       }
+
+       dq_storage = q_storage->active_dqs;
+       rte_prefetch0((void *)(size_t)(dq_storage));
+       rte_prefetch0((void *)(size_t)(dq_storage + 1));
+
+       /* Prepare next pull descriptor. This will give space for the
+        * prefething done on DQRR entries
+        */
+       q_storage->toggle ^= 1;
+       dq_storage1 = q_storage->dq_storage[q_storage->toggle];
+       qbman_pull_desc_clear(&pulldesc);
+       qbman_pull_desc_set_numframes(&pulldesc, pull_size);
+       qbman_pull_desc_set_fq(&pulldesc, fqid);
+       qbman_pull_desc_set_storage(&pulldesc, dq_storage1,
+               (size_t)(DPAA2_VADDR_TO_IOVA(dq_storage1)), 1);
+
+       /* Check if the previous issued command is completed.
+        * Also seems like the SWP is shared between the Ethernet Driver
+        * and the SEC driver.
         */
-       fle = (struct qbman_fle *)DPAA2_IOVA_TO_VADDR(DPAA2_GET_FD_ADDR(fd));
-       io_meta = (struct qdma_io_meta *)(fle) - 1;
+       while (!qbman_check_command_complete(dq_storage))
+               ;
+       if (dq_storage == get_swp_active_dqs(q_storage->active_dpio_id))
+               clear_swp_active_dqs(q_storage->active_dpio_id);
 
-       *job = (struct rte_qdma_job *)(size_t)io_meta->cnxt;
-       (*job)->status = (DPAA2_GET_FD_ERR(fd) << 8) |
-                        (DPAA2_GET_FD_FRC(fd) & 0xFF);
+       pending = 1;
 
-       vqid = io_meta->id;
+       do {
+               /* Loop until the dq_storage is updated with
+                * new token by QBMAN
+                */
+               while (!qbman_check_new_result(dq_storage))
+                       ;
+               rte_prefetch0((void *)((size_t)(dq_storage + 2)));
+               /* Check whether Last Pull command is Expired and
+                * setting Condition for Loop termination
+                */
+               if (qbman_result_DQ_is_pull_complete(dq_storage)) {
+                       pending = 0;
+                       /* Check for valid frame. */
+                       status = qbman_result_DQ_flags(dq_storage);
+                       if (unlikely((status & QBMAN_DQ_STAT_VALIDFRAME) == 0))
+                               continue;
+               }
+               fd = qbman_result_DQ_fd(dq_storage);
 
-       /* Free FLE to the pool */
-       rte_mempool_put(qdma_dev.fle_pool, io_meta);
+               vqid = dpdmai_dev_get_job(fd, &job[num_rx]);
+               if (vq_id)
+                       vq_id[num_rx] = vqid;
 
-       return vqid;
+               dq_storage++;
+               num_rx++;
+       } while (pending);
+
+       if (check_swp_active_dqs(DPAA2_PER_LCORE_DPIO->index)) {
+               while (!qbman_check_command_complete(
+                      get_swp_active_dqs(DPAA2_PER_LCORE_DPIO->index)))
+                       ;
+               clear_swp_active_dqs(DPAA2_PER_LCORE_DPIO->index);
+       }
+       /* issue a volatile dequeue command for next pull */
+       while (1) {
+               if (qbman_swp_pull(swp, &pulldesc)) {
+                       DPAA2_QDMA_DP_WARN("VDQ command is not issued."
+                                         "QBMAN is busy (2)\n");
+                       continue;
+               }
+               break;
+       }
+
+       q_storage->active_dqs = dq_storage1;
+       q_storage->active_dpio_id = DPAA2_PER_LCORE_DPIO->index;
+       set_swp_active_dqs(DPAA2_PER_LCORE_DPIO->index, dq_storage1);
+
+       return num_rx;
 }
 
 static int
-dpdmai_dev_dequeue_multijob(struct dpaa2_dpdmai_dev *dpdmai_dev,
-                  uint16_t rxq_id,
-                  uint16_t *vq_id,
-                  struct rte_qdma_job **job,
-                  uint16_t nb_jobs)
+dpdmai_dev_dequeue_multijob_no_prefetch(
+               struct dpaa2_dpdmai_dev *dpdmai_dev,
+               uint16_t rxq_id,
+               uint16_t *vq_id,
+               struct rte_qdma_job **job,
+               uint16_t nb_jobs)
 {
        struct dpaa2_queue *rxq;
        struct qbman_result *dq_storage;
@@ -829,7 +1129,7 @@ rte_qdma_vq_destroy(uint16_t vq_id)
 
        memset(qdma_vq, 0, sizeof(struct qdma_virt_queue));
 
-       rte_spinlock_lock(&qdma_dev.lock);
+       rte_spinlock_unlock(&qdma_dev.lock);
 
        return 0;
 }
@@ -858,7 +1158,7 @@ rte_qdma_vq_destroy_rbp(uint16_t vq_id)
 
        memset(qdma_vq, 0, sizeof(struct qdma_virt_queue));
 
-       rte_spinlock_lock(&qdma_dev.lock);
+       rte_spinlock_unlock(&qdma_dev.lock);
 
        return 0;
 }
@@ -958,6 +1258,43 @@ dpaa2_dpdmai_dev_uninit(struct rte_rawdev *rawdev)
        return 0;
 }
 
+static int
+check_devargs_handler(__rte_unused const char *key, const char *value,
+                     __rte_unused void *opaque)
+{
+       if (strcmp(value, "1"))
+               return -1;
+
+       return 0;
+}
+
+static int
+dpaa2_get_devargs(struct rte_devargs *devargs, const char *key)
+{
+       struct rte_kvargs *kvlist;
+
+       if (!devargs)
+               return 0;
+
+       kvlist = rte_kvargs_parse(devargs->args, NULL);
+       if (!kvlist)
+               return 0;
+
+       if (!rte_kvargs_count(kvlist, key)) {
+               rte_kvargs_free(kvlist);
+               return 0;
+       }
+
+       if (rte_kvargs_process(kvlist, key,
+                              check_devargs_handler, NULL) < 0) {
+               rte_kvargs_free(kvlist);
+               return 0;
+       }
+       rte_kvargs_free(kvlist);
+
+       return 1;
+}
+
 static int
 dpaa2_dpdmai_dev_init(struct rte_rawdev *rawdev, int dpdmai_id)
 {
@@ -1060,6 +1397,17 @@ dpaa2_dpdmai_dev_init(struct rte_rawdev *rawdev, int dpdmai_id)
                goto init_err;
        }
 
+       if (dpaa2_get_devargs(rawdev->device->devargs,
+               DPAA2_QDMA_NO_PREFETCH)) {
+               /* If no prefetch is configured. */
+               dpdmai_dev_dequeue_multijob =
+                               dpdmai_dev_dequeue_multijob_no_prefetch;
+               DPAA2_QDMA_INFO("No Prefetch RX Mode enabled");
+       } else {
+               dpdmai_dev_dequeue_multijob =
+                       dpdmai_dev_dequeue_multijob_prefetch;
+       }
+
        if (!dpaa2_coherent_no_alloc_cache) {
                if (dpaa2_svr_family == SVR_LX2160A) {
                        dpaa2_coherent_no_alloc_cache =
@@ -1139,6 +1487,8 @@ static struct rte_dpaa2_driver rte_dpaa2_qdma_pmd = {
 };
 
 RTE_PMD_REGISTER_DPAA2(dpaa2_qdma, rte_dpaa2_qdma_pmd);
+RTE_PMD_REGISTER_PARAM_STRING(dpaa2_qdma,
+       "no_prefetch=<int> ");
 
 RTE_INIT(dpaa2_qdma_init_log)
 {