net/bnxt: support RSS action
[dpdk.git] / drivers / net / bnxt / bnxt_filter.h
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright(c) 2014-2018 Broadcom
3  * All rights reserved.
4  */
5
6 #ifndef _BNXT_FILTER_H_
7 #define _BNXT_FILTER_H_
8
9 #include <rte_ether.h>
10
11 struct bnxt;
12
13 #define BNXT_FLOW_L2_VALID_FLAG                 BIT(0)
14 #define BNXT_FLOW_L2_SRC_VALID_FLAG             BIT(1)
15 #define BNXT_FLOW_L2_INNER_SRC_VALID_FLAG       BIT(2)
16 #define BNXT_FLOW_L2_DST_VALID_FLAG             BIT(3)
17 #define BNXT_FLOW_L2_INNER_DST_VALID_FLAG       BIT(4)
18
19 struct bnxt_filter_info {
20         STAILQ_ENTRY(bnxt_filter_info)  next;
21         uint64_t                fw_l2_filter_id;
22         struct bnxt_filter_info *matching_l2_fltr_ptr;
23         uint64_t                fw_em_filter_id;
24         uint64_t                fw_ntuple_filter_id;
25 #define INVALID_MAC_INDEX       ((uint16_t)-1)
26         uint16_t                mac_index;
27 #define HWRM_CFA_L2_FILTER      0
28 #define HWRM_CFA_EM_FILTER      1
29 #define HWRM_CFA_NTUPLE_FILTER  2
30 #define HWRM_CFA_TUNNEL_REDIRECT_FILTER 3
31         uint8_t                 filter_type;
32         uint32_t                dst_id;
33
34         /* Filter Characteristics */
35         uint32_t                flags;
36         uint32_t                enables;
37         uint32_t                l2_ref_cnt;
38         uint8_t                 l2_addr[RTE_ETHER_ADDR_LEN];
39         uint8_t                 l2_addr_mask[RTE_ETHER_ADDR_LEN];
40         uint32_t                valid_flags;
41         uint16_t                l2_ovlan;
42         uint16_t                l2_ovlan_mask;
43         uint16_t                l2_ivlan;
44         uint16_t                l2_ivlan_mask;
45         uint8_t                 t_l2_addr[RTE_ETHER_ADDR_LEN];
46         uint8_t                 t_l2_addr_mask[RTE_ETHER_ADDR_LEN];
47         uint16_t                t_l2_ovlan;
48         uint16_t                t_l2_ovlan_mask;
49         uint16_t                t_l2_ivlan;
50         uint16_t                t_l2_ivlan_mask;
51         uint8_t                 tunnel_type;
52         uint16_t                mirror_vnic_id;
53         uint32_t                vni;
54         uint8_t                 pri_hint;
55         uint64_t                l2_filter_id_hint;
56         uint32_t                src_id;
57         uint8_t                 src_type;
58         uint8_t                 src_macaddr[6];
59         uint8_t                 dst_macaddr[6];
60         uint32_t                dst_ipaddr[4];
61         uint32_t                dst_ipaddr_mask[4];
62         uint32_t                src_ipaddr[4];
63         uint32_t                src_ipaddr_mask[4];
64         uint16_t                dst_port;
65         uint16_t                dst_port_mask;
66         uint16_t                src_port;
67         uint16_t                src_port_mask;
68         uint16_t                ip_protocol;
69         uint16_t                ip_addr_type;
70         uint16_t                ethertype;
71 };
72
73 struct bnxt_filter_info *bnxt_alloc_filter(struct bnxt *bp);
74 struct bnxt_filter_info *bnxt_alloc_vf_filter(struct bnxt *bp, uint16_t vf);
75 void bnxt_init_filters(struct bnxt *bp);
76 void bnxt_free_all_filters(struct bnxt *bp);
77 void bnxt_free_filter_mem(struct bnxt *bp);
78 int bnxt_alloc_filter_mem(struct bnxt *bp);
79 struct bnxt_filter_info *bnxt_get_unused_filter(struct bnxt *bp);
80 void bnxt_free_filter(struct bnxt *bp, struct bnxt_filter_info *filter);
81 struct bnxt_filter_info *bnxt_get_l2_filter(struct bnxt *bp,
82                 struct bnxt_filter_info *nf, struct bnxt_vnic_info *vnic);
83
84 #define NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_MACADDR  \
85         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_SRC_MACADDR
86 #define EM_FLOW_ALLOC_INPUT_EN_SRC_MACADDR      \
87         HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_SRC_MACADDR
88 #define NTUPLE_FLTR_ALLOC_INPUT_EN_DST_MACADDR  \
89         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_DST_MACADDR
90 #define EM_FLOW_ALLOC_INPUT_EN_DST_MACADDR      \
91         HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_DST_MACADDR
92 #define NTUPLE_FLTR_ALLOC_INPUT_EN_ETHERTYPE   \
93         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_ETHERTYPE
94 #define EM_FLOW_ALLOC_INPUT_EN_ETHERTYPE       \
95         HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_ETHERTYPE
96 #define EM_FLOW_ALLOC_INPUT_EN_OVLAN_VID       \
97         HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_OVLAN_VID
98 #define NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR  \
99         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_SRC_IPADDR
100 #define NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_IPADDR_MASK     \
101         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_SRC_IPADDR_MASK
102 #define NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR  \
103         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_DST_IPADDR
104 #define NTUPLE_FLTR_ALLOC_INPUT_EN_DST_IPADDR_MASK     \
105         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_DST_IPADDR_MASK
106 #define NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_PORT    \
107         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_SRC_PORT
108 #define NTUPLE_FLTR_ALLOC_INPUT_EN_SRC_PORT_MASK       \
109         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_SRC_PORT_MASK
110 #define NTUPLE_FLTR_ALLOC_INPUT_EN_DST_PORT    \
111         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_DST_PORT
112 #define NTUPLE_FLTR_ALLOC_INPUT_EN_DST_PORT_MASK       \
113         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_DST_PORT_MASK
114 #define NTUPLE_FLTR_ALLOC_IN_EN_IP_PROTO        \
115         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_IP_PROTOCOL
116 #define EM_FLOW_ALLOC_INPUT_EN_SRC_IPADDR       \
117         HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_SRC_IPADDR
118 #define EM_FLOW_ALLOC_INPUT_EN_DST_IPADDR       \
119         HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_DST_IPADDR
120 #define EM_FLOW_ALLOC_INPUT_EN_SRC_PORT \
121         HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_SRC_PORT
122 #define EM_FLOW_ALLOC_INPUT_EN_DST_PORT \
123         HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_DST_PORT
124 #define EM_FLOW_ALLOC_INPUT_EN_IP_PROTO \
125         HWRM_CFA_EM_FLOW_ALLOC_INPUT_ENABLES_IP_PROTOCOL
126 #define EM_FLOW_ALLOC_INPUT_IP_ADDR_TYPE_IPV6   \
127         HWRM_CFA_EM_FLOW_ALLOC_INPUT_IP_ADDR_TYPE_IPV6
128 #define NTUPLE_FLTR_ALLOC_INPUT_IP_ADDR_TYPE_IPV6       \
129         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_IP_ADDR_TYPE_IPV6
130 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN   \
131         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_TUNNEL_TYPE_VXLAN
132 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE   \
133         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_TUNNEL_TYPE_NVGRE
134 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE  \
135         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_TUNNEL_TYPE_IPGRE
136 #define L2_FILTER_ALLOC_INPUT_EN_L2_ADDR_MASK   \
137         HWRM_CFA_L2_FILTER_ALLOC_INPUT_ENABLES_L2_ADDR_MASK
138 #define NTUPLE_FLTR_ALLOC_INPUT_IP_PROTOCOL_UDP \
139         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_IP_PROTOCOL_UDP
140 #define NTUPLE_FLTR_ALLOC_INPUT_IP_PROTOCOL_TCP \
141         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_IP_PROTOCOL_TCP
142 #define NTUPLE_FLTR_ALLOC_INPUT_IP_PROTOCOL_UNKNOWN     \
143         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_IP_PROTOCOL_UNKNOWN
144 #define NTUPLE_FLTR_ALLOC_INPUT_IP_ADDR_TYPE_IPV4       \
145         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_IP_ADDR_TYPE_IPV4
146 #define NTUPLE_FLTR_ALLOC_INPUT_EN_MIRROR_VNIC_ID       \
147         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_MIRROR_VNIC_ID
148 #define NTUPLE_FLTR_ALLOC_INPUT_EN_MIRROR_VNIC_ID       \
149         HWRM_CFA_NTUPLE_FILTER_ALLOC_INPUT_ENABLES_MIRROR_VNIC_ID
150 #endif