net/hinic/base: optimize AEQ interfaces
[dpdk.git] / drivers / net / hinic / base / hinic_pmd_cmd.h
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright(c) 2017 Huawei Technologies Co., Ltd
3  */
4
5 #ifndef _HINIC_PORT_CMD_H_
6 #define _HINIC_PORT_CMD_H_
7
8 #define HINIC_AEQ       0
9
10 enum hinic_resp_aeq_num {
11         HINIC_AEQ0 = 0,
12         HINIC_AEQ1 = 1,
13         HINIC_AEQ2 = 2,
14         HINIC_AEQ3 = 3,
15 };
16
17 enum hinic_mod_type {
18         HINIC_MOD_COMM = 0,     /* HW communication module */
19         HINIC_MOD_L2NIC = 1,    /* L2NIC module */
20         HINIC_MOD_CFGM = 7,     /* Configuration module */
21         HINIC_MOD_HILINK = 14,
22         HINIC_MOD_MAX   = 15
23 };
24
25 /* only used by VFD communicating with PFD to register or unregister,
26  * command mode type is HINIC_MOD_L2NIC
27  */
28 #define HINIC_PORT_CMD_VF_REGISTER      0x0
29 #define HINIC_PORT_CMD_VF_UNREGISTER    0x1
30
31 /* cmd of mgmt CPU message for NIC module */
32 enum hinic_port_cmd {
33         HINIC_PORT_CMD_MGMT_RESET               = 0x0,
34
35         HINIC_PORT_CMD_CHANGE_MTU               = 0x2,
36
37         HINIC_PORT_CMD_ADD_VLAN                 = 0x3,
38         HINIC_PORT_CMD_DEL_VLAN,
39
40         HINIC_PORT_CMD_SET_ETS                  = 0x7,
41         HINIC_PORT_CMD_GET_ETS,
42
43         HINIC_PORT_CMD_SET_MAC                  = 0x9,
44         HINIC_PORT_CMD_GET_MAC,
45         HINIC_PORT_CMD_DEL_MAC,
46
47         HINIC_PORT_CMD_SET_RX_MODE              = 0xc,
48         HINIC_PORT_CMD_SET_ANTI_ATTACK_RATE     = 0xd,
49
50         HINIC_PORT_CMD_GET_PAUSE_INFO           = 0x14,
51         HINIC_PORT_CMD_SET_PAUSE_INFO,
52
53         HINIC_PORT_CMD_GET_LINK_STATE           = 0x18,
54         HINIC_PORT_CMD_SET_LRO                  = 0x19,
55         HINIC_PORT_CMD_SET_RX_CSUM              = 0x1a,
56         HINIC_PORT_CMD_SET_RX_VLAN_OFFLOAD      = 0x1b,
57
58         HINIC_PORT_CMD_GET_PORT_STATISTICS      = 0x1c,
59         HINIC_PORT_CMD_CLEAR_PORT_STATISTICS,
60         HINIC_PORT_CMD_GET_VPORT_STAT,
61         HINIC_PORT_CMD_CLEAN_VPORT_STAT,
62
63         HINIC_PORT_CMD_GET_RSS_TEMPLATE_INDIR_TBL = 0x25,
64         HINIC_PORT_CMD_SET_RSS_TEMPLATE_INDIR_TBL,
65
66         HINIC_PORT_CMD_SET_PORT_ENABLE          = 0x29,
67         HINIC_PORT_CMD_GET_PORT_ENABLE,
68
69         HINIC_PORT_CMD_SET_RSS_TEMPLATE_TBL     = 0x2b,
70         HINIC_PORT_CMD_GET_RSS_TEMPLATE_TBL,
71         HINIC_PORT_CMD_SET_RSS_HASH_ENGINE,
72         HINIC_PORT_CMD_GET_RSS_HASH_ENGINE,
73         HINIC_PORT_CMD_GET_RSS_CTX_TBL,
74         HINIC_PORT_CMD_SET_RSS_CTX_TBL,
75         HINIC_PORT_CMD_RSS_TEMP_MGR,
76
77         HINIC_PORT_CMD_RSS_CFG                  = 0x42,
78
79         HINIC_PORT_CMD_GET_PHY_TYPE             = 0x44,
80         HINIC_PORT_CMD_INIT_FUNC                = 0x45,
81
82         HINIC_PORT_CMD_GET_JUMBO_FRAME_SIZE     = 0x4a,
83         HINIC_PORT_CMD_SET_JUMBO_FRAME_SIZE,
84
85         HINIC_PORT_CMD_GET_MGMT_VERSION         = 0x58,
86
87         HINIC_PORT_CMD_GET_PORT_TYPE            = 0x5b,
88
89         HINIC_PORT_CMD_GET_VPORT_ENABLE         = 0x5c,
90         HINIC_PORT_CMD_SET_VPORT_ENABLE,
91
92         HINIC_PORT_CMD_GET_PORT_ID_BY_FUNC_ID   = 0x5e,
93
94         HINIC_PORT_CMD_GET_LRO                  = 0x63,
95
96         HINIC_PORT_CMD_GET_DMA_CS               = 0x64,
97         HINIC_PORT_CMD_SET_DMA_CS,
98
99         HINIC_PORT_CMD_GET_GLOBAL_QPN           = 0x66,
100
101         HINIC_PORT_CMD_SET_PFC_MISC             = 0x67,
102         HINIC_PORT_CMD_GET_PFC_MISC,
103
104         HINIC_PORT_CMD_SET_VF_RATE              = 0x69,
105         HINIC_PORT_CMD_SET_VF_VLAN,
106         HINIC_PORT_CMD_CLR_VF_VLAN,
107
108         HINIC_PORT_CMD_SET_RQ_IQ_MAP            = 0x73,
109         HINIC_PORT_CMD_SET_PFC_THD              = 0x75,
110
111         HINIC_PORT_CMD_LINK_STATUS_REPORT       = 0xa0,
112
113         HINIC_PORT_CMD_SET_LOSSLESS_ETH         = 0xa3,
114         HINIC_PORT_CMD_UPDATE_MAC               = 0xa4,
115
116         HINIC_PORT_CMD_GET_PORT_INFO            = 0xaa,
117
118         HINIC_PORT_CMD_SET_IPSU_MAC             = 0xcb,
119         HINIC_PORT_CMD_GET_IPSU_MAC             = 0xcc,
120
121         HINIC_PORT_CMD_SET_XSFP_STATUS          = 0xD4,
122
123         HINIC_PORT_CMD_GET_LINK_MODE            = 0xD9,
124         HINIC_PORT_CMD_SET_SPEED                = 0xDA,
125         HINIC_PORT_CMD_SET_AUTONEG              = 0xDB,
126
127         HINIC_PORT_CMD_CLEAR_QP_RES             = 0xDD,
128         HINIC_PORT_CMD_SET_SUPER_CQE            = 0xDE,
129         HINIC_PORT_CMD_SET_VF_COS               = 0xDF,
130         HINIC_PORT_CMD_GET_VF_COS               = 0xE1,
131
132         HINIC_PORT_CMD_CABLE_PLUG_EVENT         = 0xE5,
133         HINIC_PORT_CMD_LINK_ERR_EVENT           = 0xE6,
134
135         HINIC_PORT_CMD_SET_COS_UP_MAP           = 0xE8,
136
137         HINIC_PORT_CMD_RESET_LINK_CFG           = 0xEB,
138
139         HINIC_PORT_CMD_FORCE_PKT_DROP           = 0xF3,
140         HINIC_PORT_CMD_SET_LRO_TIMER            = 0xF4,
141
142         HINIC_PORT_CMD_SET_VHD_CFG              = 0xF7,
143         HINIC_PORT_CMD_SET_LINK_FOLLOW          = 0xF8,
144         HINIC_PORT_CMD_Q_FILTER                 = 0xFC,
145         HINIC_PORT_CMD_TCAM_FILTER              = 0xFE,
146         HINIC_PORT_CMD_SET_VLAN_FILTER          = 0xFF
147 };
148
149 /* cmd of mgmt CPU message for HW module */
150 enum hinic_mgmt_cmd {
151         HINIC_MGMT_CMD_RESET_MGMT               = 0x0,
152         HINIC_MGMT_CMD_START_FLR                = 0x1,
153         HINIC_MGMT_CMD_FLUSH_DOORBELL           = 0x2,
154         HINIC_MGMT_CMD_GET_IO_STATUS            = 0x3,
155         HINIC_MGMT_CMD_DMA_ATTR_SET             = 0x4,
156
157         HINIC_MGMT_CMD_CMDQ_CTXT_SET            = 0x10,
158         HINIC_MGMT_CMD_CMDQ_CTXT_GET,
159
160         HINIC_MGMT_CMD_VAT_SET                  = 0x12,
161         HINIC_MGMT_CMD_VAT_GET,
162
163         HINIC_MGMT_CMD_L2NIC_SQ_CI_ATTR_SET     = 0x14,
164         HINIC_MGMT_CMD_L2NIC_SQ_CI_ATTR_GET,
165
166         HINIC_MGMT_CMD_PPF_HT_GPA_SET           = 0x23,
167         HINIC_MGMT_CMD_RES_STATE_SET            = 0x24,
168         HINIC_MGMT_CMD_FUNC_CACHE_OUT           = 0x25,
169         HINIC_MGMT_CMD_FFM_SET                  = 0x26,
170
171         HINIC_MGMT_CMD_FUNC_RES_CLEAR           = 0x29,
172
173         HINIC_MGMT_CMD_CEQ_CTRL_REG_WR_BY_UP    = 0x33,
174         HINIC_MGMT_CMD_MSI_CTRL_REG_WR_BY_UP,
175         HINIC_MGMT_CMD_MSI_CTRL_REG_RD_BY_UP,
176
177         HINIC_MGMT_CMD_VF_RANDOM_ID_SET         = 0x36,
178         HINIC_MGMT_CMD_FAULT_REPORT             = 0x37,
179
180         HINIC_MGMT_CMD_VPD_SET                  = 0x40,
181         HINIC_MGMT_CMD_VPD_GET,
182         HINIC_MGMT_CMD_LABEL_SET,
183         HINIC_MGMT_CMD_LABEL_GET,
184         HINIC_MGMT_CMD_SATIC_MAC_SET,
185         HINIC_MGMT_CMD_SATIC_MAC_GET,
186         HINIC_MGMT_CMD_SYNC_TIME                = 0x46,
187         HINIC_MGMT_CMD_SET_LED_STATUS           = 0x4A,
188         HINIC_MGMT_CMD_L2NIC_RESET              = 0x4b,
189         HINIC_MGMT_CMD_FAST_RECYCLE_MODE_SET    = 0x4d,
190         HINIC_MGMT_CMD_BIOS_NV_DATA_MGMT        = 0x4E,
191         HINIC_MGMT_CMD_ACTIVATE_FW              = 0x4F,
192         HINIC_MGMT_CMD_PAGESIZE_SET             = 0x50,
193         HINIC_MGMT_CMD_PAGESIZE_GET             = 0x51,
194         HINIC_MGMT_CMD_GET_BOARD_INFO           = 0x52,
195         HINIC_MGMT_CMD_WATCHDOG_INFO            = 0x56,
196         HINIC_MGMT_CMD_FMW_ACT_NTC              = 0x57,
197         HINIC_MGMT_CMD_SET_VF_RANDOM_ID         = 0x61,
198         HINIC_MGMT_CMD_GET_PPF_STATE            = 0x63,
199         HINIC_MGMT_CMD_PCIE_DFX_NTC             = 0x65,
200         HINIC_MGMT_CMD_PCIE_DFX_GET             = 0x66,
201 };
202
203 /* cmd of mgmt CPU message for HILINK module */
204 enum hinic_hilink_cmd {
205         HINIC_HILINK_CMD_GET_LINK_INFO          = 0x3,
206         HINIC_HILINK_CMD_SET_LINK_SETTINGS      = 0x8,
207 };
208
209 /* uCode related commands */
210 enum hinic_ucode_cmd {
211         HINIC_UCODE_CMD_MDY_QUEUE_CONTEXT       = 0,
212         HINIC_UCODE_CMD_CLEAN_QUEUE_CONTEXT,
213         HINIC_UCODE_CMD_ARM_SQ,
214         HINIC_UCODE_CMD_ARM_RQ,
215         HINIC_UCODE_CMD_SET_RSS_INDIR_TABLE,
216         HINIC_UCODE_CMD_SET_RSS_CONTEXT_TABLE,
217         HINIC_UCODE_CMD_GET_RSS_INDIR_TABLE,
218         HINIC_UCODE_CMD_GET_RSS_CONTEXT_TABLE,
219         HINIC_UCODE_CMD_SET_IQ_ENABLE,
220         HINIC_UCODE_CMD_SET_RQ_FLUSH            = 10
221 };
222
223 enum cfg_sub_cmd {
224         /* PPF(PF) <-> FW */
225         HINIC_CFG_NIC_CAP = 0,
226         CFG_FW_VERSION,
227         CFG_UCODE_VERSION,
228         HINIC_CFG_MBOX_CAP = 6
229 };
230
231 enum hinic_ack_type {
232         HINIC_ACK_TYPE_CMDQ,
233         HINIC_ACK_TYPE_SHARE_CQN,
234         HINIC_ACK_TYPE_APP_CQN,
235
236         HINIC_MOD_ACK_MAX = 15,
237 };
238
239 enum sq_l4offload_type {
240         OFFLOAD_DISABLE   = 0,
241         TCP_OFFLOAD_ENABLE  = 1,
242         SCTP_OFFLOAD_ENABLE = 2,
243         UDP_OFFLOAD_ENABLE  = 3,
244 };
245
246 enum sq_vlan_offload_flag {
247         VLAN_OFFLOAD_DISABLE = 0,
248         VLAN_OFFLOAD_ENABLE  = 1,
249 };
250
251 enum sq_pkt_parsed_flag {
252         PKT_NOT_PARSED = 0,
253         PKT_PARSED     = 1,
254 };
255
256 enum sq_l3_type {
257         UNKNOWN_L3TYPE = 0,
258         IPV6_PKT = 1,
259         IPV4_PKT_NO_CHKSUM_OFFLOAD = 2,
260         IPV4_PKT_WITH_CHKSUM_OFFLOAD = 3,
261 };
262
263 enum sq_md_type {
264         UNKNOWN_MD_TYPE = 0,
265 };
266
267 enum sq_l2type {
268         ETHERNET = 0,
269 };
270
271 enum sq_tunnel_l4_type {
272         NOT_TUNNEL,
273         TUNNEL_UDP_NO_CSUM,
274         TUNNEL_UDP_CSUM,
275 };
276
277 #define NIC_RSS_CMD_TEMP_ALLOC  0x01
278 #define NIC_RSS_CMD_TEMP_FREE   0x02
279
280 #define HINIC_RSS_TYPE_VALID_SHIFT                      23
281 #define HINIC_RSS_TYPE_TCP_IPV6_EXT_SHIFT               24
282 #define HINIC_RSS_TYPE_IPV6_EXT_SHIFT                   25
283 #define HINIC_RSS_TYPE_TCP_IPV6_SHIFT                   26
284 #define HINIC_RSS_TYPE_IPV6_SHIFT                       27
285 #define HINIC_RSS_TYPE_TCP_IPV4_SHIFT                   28
286 #define HINIC_RSS_TYPE_IPV4_SHIFT                       29
287 #define HINIC_RSS_TYPE_UDP_IPV6_SHIFT                   30
288 #define HINIC_RSS_TYPE_UDP_IPV4_SHIFT                   31
289
290 #define HINIC_RSS_TYPE_SET(val, member)         \
291                 (((u32)(val) & 0x1) << HINIC_RSS_TYPE_##member##_SHIFT)
292
293 #define HINIC_RSS_TYPE_GET(val, member)         \
294                 (((u32)(val) >> HINIC_RSS_TYPE_##member##_SHIFT) & 0x1)
295
296 enum hinic_speed {
297         HINIC_SPEED_10MB_LINK = 0,
298         HINIC_SPEED_100MB_LINK,
299         HINIC_SPEED_1000MB_LINK,
300         HINIC_SPEED_10GB_LINK,
301         HINIC_SPEED_25GB_LINK,
302         HINIC_SPEED_40GB_LINK,
303         HINIC_SPEED_100GB_LINK,
304         HINIC_SPEED_UNKNOWN = 0xFF,
305 };
306
307 enum {
308         HINIC_IFLA_VF_LINK_STATE_AUTO,  /* link state of the uplink */
309         HINIC_IFLA_VF_LINK_STATE_ENABLE, /* link always up */
310         HINIC_IFLA_VF_LINK_STATE_DISABLE, /* link always down */
311 };
312
313 #define HINIC_AF0_FUNC_GLOBAL_IDX_SHIFT         0
314 #define HINIC_AF0_P2P_IDX_SHIFT                 10
315 #define HINIC_AF0_PCI_INTF_IDX_SHIFT            14
316 #define HINIC_AF0_VF_IN_PF_SHIFT                16
317 #define HINIC_AF0_FUNC_TYPE_SHIFT               24
318
319 #define HINIC_AF0_FUNC_GLOBAL_IDX_MASK          0x3FF
320 #define HINIC_AF0_P2P_IDX_MASK                  0xF
321 #define HINIC_AF0_PCI_INTF_IDX_MASK             0x3
322 #define HINIC_AF0_VF_IN_PF_MASK                 0xFF
323 #define HINIC_AF0_FUNC_TYPE_MASK                0x1
324
325 #define HINIC_AF0_GET(val, member)                              \
326         (((val) >> HINIC_AF0_##member##_SHIFT) & HINIC_AF0_##member##_MASK)
327
328 #define HINIC_AF1_PPF_IDX_SHIFT                 0
329 #define HINIC_AF1_AEQS_PER_FUNC_SHIFT           8
330 #define HINIC_AF1_CEQS_PER_FUNC_SHIFT           12
331 #define HINIC_AF1_IRQS_PER_FUNC_SHIFT           20
332 #define HINIC_AF1_DMA_ATTR_PER_FUNC_SHIFT       24
333 #define HINIC_AF1_MGMT_INIT_STATUS_SHIFT        30
334 #define HINIC_AF1_PF_INIT_STATUS_SHIFT          31
335
336 #define HINIC_AF1_PPF_IDX_MASK                  0x1F
337 #define HINIC_AF1_AEQS_PER_FUNC_MASK            0x3
338 #define HINIC_AF1_CEQS_PER_FUNC_MASK            0x7
339 #define HINIC_AF1_IRQS_PER_FUNC_MASK            0xF
340 #define HINIC_AF1_DMA_ATTR_PER_FUNC_MASK        0x7
341 #define HINIC_AF1_MGMT_INIT_STATUS_MASK         0x1
342 #define HINIC_AF1_PF_INIT_STATUS_MASK           0x1
343
344 #define HINIC_AF1_GET(val, member)                              \
345         (((val) >> HINIC_AF1_##member##_SHIFT) & HINIC_AF1_##member##_MASK)
346
347 #define HINIC_AF2_GLOBAL_VF_ID_OF_PF_SHIFT      16
348 #define HINIC_AF2_GLOBAL_VF_ID_OF_PF_MASK       0x3FF
349
350 #define HINIC_AF2_GET(val, member)                              \
351         (((val) >> HINIC_AF2_##member##_SHIFT) & HINIC_AF2_##member##_MASK)
352
353 #define HINIC_AF4_OUTBOUND_CTRL_SHIFT           0
354 #define HINIC_AF4_DOORBELL_CTRL_SHIFT           1
355 #define HINIC_AF4_OUTBOUND_CTRL_MASK            0x1
356 #define HINIC_AF4_DOORBELL_CTRL_MASK            0x1
357
358 #define HINIC_AF4_GET(val, member)                              \
359         (((val) >> HINIC_AF4_##member##_SHIFT) & HINIC_AF4_##member##_MASK)
360
361 #define HINIC_AF4_SET(val, member)                              \
362         (((val) & HINIC_AF4_##member##_MASK) << HINIC_AF4_##member##_SHIFT)
363
364 #define HINIC_AF4_CLEAR(val, member)                            \
365         ((val) & (~(HINIC_AF4_##member##_MASK <<                \
366         HINIC_AF4_##member##_SHIFT)))
367
368 #define HINIC_AF5_PF_STATUS_SHIFT               0
369 #define HINIC_AF5_PF_STATUS_MASK                0xFFFF
370
371 #define HINIC_AF5_SET(val, member)                              \
372         (((val) & HINIC_AF5_##member##_MASK) << HINIC_AF5_##member##_SHIFT)
373
374 #define HINIC_AF5_GET(val, member)                              \
375         (((val) >> HINIC_AF5_##member##_SHIFT) & HINIC_AF5_##member##_MASK)
376
377 #define HINIC_AF5_CLEAR(val, member)                            \
378         ((val) & (~(HINIC_AF5_##member##_MASK <<                \
379         HINIC_AF5_##member##_SHIFT)))
380
381 #define HINIC_PPF_ELECTION_IDX_SHIFT            0
382
383 #define HINIC_PPF_ELECTION_IDX_MASK             0x1F
384
385 #define HINIC_PPF_ELECTION_SET(val, member)                     \
386         (((val) & HINIC_PPF_ELECTION_##member##_MASK) <<        \
387                 HINIC_PPF_ELECTION_##member##_SHIFT)
388
389 #define HINIC_PPF_ELECTION_GET(val, member)                     \
390         (((val) >> HINIC_PPF_ELECTION_##member##_SHIFT) &       \
391                 HINIC_PPF_ELECTION_##member##_MASK)
392
393 #define HINIC_PPF_ELECTION_CLEAR(val, member)                   \
394         ((val) & (~(HINIC_PPF_ELECTION_##member##_MASK  \
395                 << HINIC_PPF_ELECTION_##member##_SHIFT)))
396
397 #define DB_IDX(db, db_base)     \
398         ((u32)(((unsigned long)(db) - (unsigned long)(db_base)) /       \
399         HINIC_DB_PAGE_SIZE))
400
401 enum hinic_pcie_nosnoop {
402         HINIC_PCIE_SNOOP = 0,
403         HINIC_PCIE_NO_SNOOP = 1,
404 };
405
406 enum hinic_pcie_tph {
407         HINIC_PCIE_TPH_DISABLE = 0,
408         HINIC_PCIE_TPH_ENABLE = 1,
409 };
410
411 enum hinic_outbound_ctrl {
412         ENABLE_OUTBOUND  = 0x0,
413         DISABLE_OUTBOUND = 0x1,
414 };
415
416 enum hinic_doorbell_ctrl {
417         ENABLE_DOORBELL  = 0x0,
418         DISABLE_DOORBELL = 0x1,
419 };
420
421 enum hinic_pf_status {
422         HINIC_PF_STATUS_INIT = 0X0,
423         HINIC_PF_STATUS_ACTIVE_FLAG = 0x11,
424         HINIC_PF_STATUS_FLR_START_FLAG = 0x12,
425         HINIC_PF_STATUS_FLR_FINISH_FLAG = 0x13,
426 };
427
428 /* total doorbell or direct wqe size is 512kB, db num: 128, dwqe: 128 */
429 #define HINIC_DB_DWQE_SIZE      0x00080000
430
431 /* db page size: 4K */
432 #define HINIC_DB_PAGE_SIZE      0x00001000ULL
433
434 #define HINIC_DB_MAX_AREAS      (HINIC_DB_DWQE_SIZE / HINIC_DB_PAGE_SIZE)
435
436 #define HINIC_PCI_MSIX_ENTRY_SIZE                       16
437 #define HINIC_PCI_MSIX_ENTRY_VECTOR_CTRL                12
438 #define HINIC_PCI_MSIX_ENTRY_CTRL_MASKBIT               1
439
440 struct hinic_mgmt_msg_head {
441         u8      status;
442         u8      version;
443         u8      resp_aeq_num;
444         u8      rsvd0[5];
445 };
446
447 struct hinic_root_ctxt {
448         struct hinic_mgmt_msg_head mgmt_msg_head;
449
450         u16     func_idx;
451         u16     rsvd1;
452         u8      set_cmdq_depth;
453         u8      cmdq_depth;
454         u8      lro_en;
455         u8      rsvd2;
456         u8      ppf_idx;
457         u8      rsvd3;
458         u16     rq_depth;
459         u16     rx_buf_sz;
460         u16     sq_depth;
461 };
462
463 #endif /* _HINIC_PORT_CMD_H_ */