net/i40e: fix flow director MSI-X resource allocation
[dpdk.git] / drivers / net / i40e / i40e_ethdev.c
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright(c) 2010-2017 Intel Corporation
3  */
4
5 #include <stdio.h>
6 #include <errno.h>
7 #include <stdint.h>
8 #include <string.h>
9 #include <unistd.h>
10 #include <stdarg.h>
11 #include <inttypes.h>
12 #include <assert.h>
13
14 #include <rte_common.h>
15 #include <rte_eal.h>
16 #include <rte_string_fns.h>
17 #include <rte_pci.h>
18 #include <rte_bus_pci.h>
19 #include <rte_ether.h>
20 #include <rte_ethdev_driver.h>
21 #include <rte_ethdev_pci.h>
22 #include <rte_memzone.h>
23 #include <rte_malloc.h>
24 #include <rte_memcpy.h>
25 #include <rte_alarm.h>
26 #include <rte_dev.h>
27 #include <rte_tailq.h>
28 #include <rte_hash_crc.h>
29 #include <rte_bitmap.h>
30
31 #include "i40e_logs.h"
32 #include "base/i40e_prototype.h"
33 #include "base/i40e_adminq_cmd.h"
34 #include "base/i40e_type.h"
35 #include "base/i40e_register.h"
36 #include "base/i40e_dcb.h"
37 #include "i40e_ethdev.h"
38 #include "i40e_rxtx.h"
39 #include "i40e_pf.h"
40 #include "i40e_regs.h"
41 #include "rte_pmd_i40e.h"
42
43 #define ETH_I40E_FLOATING_VEB_ARG       "enable_floating_veb"
44 #define ETH_I40E_FLOATING_VEB_LIST_ARG  "floating_veb_list"
45 #define ETH_I40E_SUPPORT_MULTI_DRIVER   "support-multi-driver"
46 #define ETH_I40E_QUEUE_NUM_PER_VF_ARG   "queue-num-per-vf"
47 #define ETH_I40E_USE_LATEST_VEC "use-latest-supported-vec"
48 #define ETH_I40E_VF_MSG_CFG             "vf_msg_cfg"
49
50 #define I40E_CLEAR_PXE_WAIT_MS     200
51
52 /* Maximun number of capability elements */
53 #define I40E_MAX_CAP_ELE_NUM       128
54
55 /* Wait count and interval */
56 #define I40E_CHK_Q_ENA_COUNT       1000
57 #define I40E_CHK_Q_ENA_INTERVAL_US 1000
58
59 /* Maximun number of VSI */
60 #define I40E_MAX_NUM_VSIS          (384UL)
61
62 #define I40E_PRE_TX_Q_CFG_WAIT_US       10 /* 10 us */
63
64 /* Flow control default timer */
65 #define I40E_DEFAULT_PAUSE_TIME 0xFFFFU
66
67 /* Flow control enable fwd bit */
68 #define I40E_PRTMAC_FWD_CTRL   0x00000001
69
70 /* Receive Packet Buffer size */
71 #define I40E_RXPBSIZE (968 * 1024)
72
73 /* Kilobytes shift */
74 #define I40E_KILOSHIFT 10
75
76 /* Flow control default high water */
77 #define I40E_DEFAULT_HIGH_WATER (0xF2000 >> I40E_KILOSHIFT)
78
79 /* Flow control default low water */
80 #define I40E_DEFAULT_LOW_WATER  (0xF2000 >> I40E_KILOSHIFT)
81
82 /* Receive Average Packet Size in Byte*/
83 #define I40E_PACKET_AVERAGE_SIZE 128
84
85 /* Mask of PF interrupt causes */
86 #define I40E_PFINT_ICR0_ENA_MASK ( \
87                 I40E_PFINT_ICR0_ENA_ECC_ERR_MASK | \
88                 I40E_PFINT_ICR0_ENA_MAL_DETECT_MASK | \
89                 I40E_PFINT_ICR0_ENA_GRST_MASK | \
90                 I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_MASK | \
91                 I40E_PFINT_ICR0_ENA_STORM_DETECT_MASK | \
92                 I40E_PFINT_ICR0_ENA_HMC_ERR_MASK | \
93                 I40E_PFINT_ICR0_ENA_PE_CRITERR_MASK | \
94                 I40E_PFINT_ICR0_ENA_VFLR_MASK | \
95                 I40E_PFINT_ICR0_ENA_ADMINQ_MASK)
96
97 #define I40E_FLOW_TYPES ( \
98         (1UL << RTE_ETH_FLOW_FRAG_IPV4) | \
99         (1UL << RTE_ETH_FLOW_NONFRAG_IPV4_TCP) | \
100         (1UL << RTE_ETH_FLOW_NONFRAG_IPV4_UDP) | \
101         (1UL << RTE_ETH_FLOW_NONFRAG_IPV4_SCTP) | \
102         (1UL << RTE_ETH_FLOW_NONFRAG_IPV4_OTHER) | \
103         (1UL << RTE_ETH_FLOW_FRAG_IPV6) | \
104         (1UL << RTE_ETH_FLOW_NONFRAG_IPV6_TCP) | \
105         (1UL << RTE_ETH_FLOW_NONFRAG_IPV6_UDP) | \
106         (1UL << RTE_ETH_FLOW_NONFRAG_IPV6_SCTP) | \
107         (1UL << RTE_ETH_FLOW_NONFRAG_IPV6_OTHER) | \
108         (1UL << RTE_ETH_FLOW_L2_PAYLOAD))
109
110 /* Additional timesync values. */
111 #define I40E_PTP_40GB_INCVAL     0x0199999999ULL
112 #define I40E_PTP_10GB_INCVAL     0x0333333333ULL
113 #define I40E_PTP_1GB_INCVAL      0x2000000000ULL
114 #define I40E_PRTTSYN_TSYNENA     0x80000000
115 #define I40E_PRTTSYN_TSYNTYPE    0x0e000000
116 #define I40E_CYCLECOUNTER_MASK   0xffffffffffffffffULL
117
118 /**
119  * Below are values for writing un-exposed registers suggested
120  * by silicon experts
121  */
122 /* Destination MAC address */
123 #define I40E_REG_INSET_L2_DMAC                   0xE000000000000000ULL
124 /* Source MAC address */
125 #define I40E_REG_INSET_L2_SMAC                   0x1C00000000000000ULL
126 /* Outer (S-Tag) VLAN tag in the outer L2 header */
127 #define I40E_REG_INSET_L2_OUTER_VLAN             0x0000000004000000ULL
128 /* Inner (C-Tag) or single VLAN tag in the outer L2 header */
129 #define I40E_REG_INSET_L2_INNER_VLAN             0x0080000000000000ULL
130 /* Single VLAN tag in the inner L2 header */
131 #define I40E_REG_INSET_TUNNEL_VLAN               0x0100000000000000ULL
132 /* Source IPv4 address */
133 #define I40E_REG_INSET_L3_SRC_IP4                0x0001800000000000ULL
134 /* Destination IPv4 address */
135 #define I40E_REG_INSET_L3_DST_IP4                0x0000001800000000ULL
136 /* Source IPv4 address for X722 */
137 #define I40E_X722_REG_INSET_L3_SRC_IP4           0x0006000000000000ULL
138 /* Destination IPv4 address for X722 */
139 #define I40E_X722_REG_INSET_L3_DST_IP4           0x0000060000000000ULL
140 /* IPv4 Protocol for X722 */
141 #define I40E_X722_REG_INSET_L3_IP4_PROTO         0x0010000000000000ULL
142 /* IPv4 Time to Live for X722 */
143 #define I40E_X722_REG_INSET_L3_IP4_TTL           0x0010000000000000ULL
144 /* IPv4 Type of Service (TOS) */
145 #define I40E_REG_INSET_L3_IP4_TOS                0x0040000000000000ULL
146 /* IPv4 Protocol */
147 #define I40E_REG_INSET_L3_IP4_PROTO              0x0004000000000000ULL
148 /* IPv4 Time to Live */
149 #define I40E_REG_INSET_L3_IP4_TTL                0x0004000000000000ULL
150 /* Source IPv6 address */
151 #define I40E_REG_INSET_L3_SRC_IP6                0x0007F80000000000ULL
152 /* Destination IPv6 address */
153 #define I40E_REG_INSET_L3_DST_IP6                0x000007F800000000ULL
154 /* IPv6 Traffic Class (TC) */
155 #define I40E_REG_INSET_L3_IP6_TC                 0x0040000000000000ULL
156 /* IPv6 Next Header */
157 #define I40E_REG_INSET_L3_IP6_NEXT_HDR           0x0008000000000000ULL
158 /* IPv6 Hop Limit */
159 #define I40E_REG_INSET_L3_IP6_HOP_LIMIT          0x0008000000000000ULL
160 /* Source L4 port */
161 #define I40E_REG_INSET_L4_SRC_PORT               0x0000000400000000ULL
162 /* Destination L4 port */
163 #define I40E_REG_INSET_L4_DST_PORT               0x0000000200000000ULL
164 /* SCTP verification tag */
165 #define I40E_REG_INSET_L4_SCTP_VERIFICATION_TAG  0x0000000180000000ULL
166 /* Inner destination MAC address (MAC-in-UDP/MAC-in-GRE)*/
167 #define I40E_REG_INSET_TUNNEL_L2_INNER_DST_MAC   0x0000000001C00000ULL
168 /* Source port of tunneling UDP */
169 #define I40E_REG_INSET_TUNNEL_L4_UDP_SRC_PORT    0x0000000000200000ULL
170 /* Destination port of tunneling UDP */
171 #define I40E_REG_INSET_TUNNEL_L4_UDP_DST_PORT    0x0000000000100000ULL
172 /* UDP Tunneling ID, NVGRE/GRE key */
173 #define I40E_REG_INSET_TUNNEL_ID                 0x00000000000C0000ULL
174 /* Last ether type */
175 #define I40E_REG_INSET_LAST_ETHER_TYPE           0x0000000000004000ULL
176 /* Tunneling outer destination IPv4 address */
177 #define I40E_REG_INSET_TUNNEL_L3_DST_IP4         0x00000000000000C0ULL
178 /* Tunneling outer destination IPv6 address */
179 #define I40E_REG_INSET_TUNNEL_L3_DST_IP6         0x0000000000003FC0ULL
180 /* 1st word of flex payload */
181 #define I40E_REG_INSET_FLEX_PAYLOAD_WORD1        0x0000000000002000ULL
182 /* 2nd word of flex payload */
183 #define I40E_REG_INSET_FLEX_PAYLOAD_WORD2        0x0000000000001000ULL
184 /* 3rd word of flex payload */
185 #define I40E_REG_INSET_FLEX_PAYLOAD_WORD3        0x0000000000000800ULL
186 /* 4th word of flex payload */
187 #define I40E_REG_INSET_FLEX_PAYLOAD_WORD4        0x0000000000000400ULL
188 /* 5th word of flex payload */
189 #define I40E_REG_INSET_FLEX_PAYLOAD_WORD5        0x0000000000000200ULL
190 /* 6th word of flex payload */
191 #define I40E_REG_INSET_FLEX_PAYLOAD_WORD6        0x0000000000000100ULL
192 /* 7th word of flex payload */
193 #define I40E_REG_INSET_FLEX_PAYLOAD_WORD7        0x0000000000000080ULL
194 /* 8th word of flex payload */
195 #define I40E_REG_INSET_FLEX_PAYLOAD_WORD8        0x0000000000000040ULL
196 /* all 8 words flex payload */
197 #define I40E_REG_INSET_FLEX_PAYLOAD_WORDS        0x0000000000003FC0ULL
198 #define I40E_REG_INSET_MASK_DEFAULT              0x0000000000000000ULL
199
200 #define I40E_TRANSLATE_INSET 0
201 #define I40E_TRANSLATE_REG   1
202
203 #define I40E_INSET_IPV4_TOS_MASK        0x0009FF00UL
204 #define I40E_INSET_IPv4_TTL_MASK        0x000D00FFUL
205 #define I40E_INSET_IPV4_PROTO_MASK      0x000DFF00UL
206 #define I40E_INSET_IPV6_TC_MASK         0x0009F00FUL
207 #define I40E_INSET_IPV6_HOP_LIMIT_MASK  0x000CFF00UL
208 #define I40E_INSET_IPV6_NEXT_HDR_MASK   0x000C00FFUL
209
210 /* PCI offset for querying capability */
211 #define PCI_DEV_CAP_REG            0xA4
212 /* PCI offset for enabling/disabling Extended Tag */
213 #define PCI_DEV_CTRL_REG           0xA8
214 /* Bit mask of Extended Tag capability */
215 #define PCI_DEV_CAP_EXT_TAG_MASK   0x20
216 /* Bit shift of Extended Tag enable/disable */
217 #define PCI_DEV_CTRL_EXT_TAG_SHIFT 8
218 /* Bit mask of Extended Tag enable/disable */
219 #define PCI_DEV_CTRL_EXT_TAG_MASK  (1 << PCI_DEV_CTRL_EXT_TAG_SHIFT)
220
221 static int eth_i40e_dev_init(struct rte_eth_dev *eth_dev, void *init_params);
222 static int eth_i40e_dev_uninit(struct rte_eth_dev *eth_dev);
223 static int i40e_dev_configure(struct rte_eth_dev *dev);
224 static int i40e_dev_start(struct rte_eth_dev *dev);
225 static void i40e_dev_stop(struct rte_eth_dev *dev);
226 static void i40e_dev_close(struct rte_eth_dev *dev);
227 static int  i40e_dev_reset(struct rte_eth_dev *dev);
228 static int i40e_dev_promiscuous_enable(struct rte_eth_dev *dev);
229 static int i40e_dev_promiscuous_disable(struct rte_eth_dev *dev);
230 static int i40e_dev_allmulticast_enable(struct rte_eth_dev *dev);
231 static int i40e_dev_allmulticast_disable(struct rte_eth_dev *dev);
232 static int i40e_dev_set_link_up(struct rte_eth_dev *dev);
233 static int i40e_dev_set_link_down(struct rte_eth_dev *dev);
234 static int i40e_dev_stats_get(struct rte_eth_dev *dev,
235                                struct rte_eth_stats *stats);
236 static int i40e_dev_xstats_get(struct rte_eth_dev *dev,
237                                struct rte_eth_xstat *xstats, unsigned n);
238 static int i40e_dev_xstats_get_names(struct rte_eth_dev *dev,
239                                      struct rte_eth_xstat_name *xstats_names,
240                                      unsigned limit);
241 static int i40e_dev_stats_reset(struct rte_eth_dev *dev);
242 static int i40e_fw_version_get(struct rte_eth_dev *dev,
243                                 char *fw_version, size_t fw_size);
244 static int i40e_dev_info_get(struct rte_eth_dev *dev,
245                              struct rte_eth_dev_info *dev_info);
246 static int i40e_vlan_filter_set(struct rte_eth_dev *dev,
247                                 uint16_t vlan_id,
248                                 int on);
249 static int i40e_vlan_tpid_set(struct rte_eth_dev *dev,
250                               enum rte_vlan_type vlan_type,
251                               uint16_t tpid);
252 static int i40e_vlan_offload_set(struct rte_eth_dev *dev, int mask);
253 static void i40e_vlan_strip_queue_set(struct rte_eth_dev *dev,
254                                       uint16_t queue,
255                                       int on);
256 static int i40e_vlan_pvid_set(struct rte_eth_dev *dev, uint16_t pvid, int on);
257 static int i40e_dev_led_on(struct rte_eth_dev *dev);
258 static int i40e_dev_led_off(struct rte_eth_dev *dev);
259 static int i40e_flow_ctrl_get(struct rte_eth_dev *dev,
260                               struct rte_eth_fc_conf *fc_conf);
261 static int i40e_flow_ctrl_set(struct rte_eth_dev *dev,
262                               struct rte_eth_fc_conf *fc_conf);
263 static int i40e_priority_flow_ctrl_set(struct rte_eth_dev *dev,
264                                        struct rte_eth_pfc_conf *pfc_conf);
265 static int i40e_macaddr_add(struct rte_eth_dev *dev,
266                             struct rte_ether_addr *mac_addr,
267                             uint32_t index,
268                             uint32_t pool);
269 static void i40e_macaddr_remove(struct rte_eth_dev *dev, uint32_t index);
270 static int i40e_dev_rss_reta_update(struct rte_eth_dev *dev,
271                                     struct rte_eth_rss_reta_entry64 *reta_conf,
272                                     uint16_t reta_size);
273 static int i40e_dev_rss_reta_query(struct rte_eth_dev *dev,
274                                    struct rte_eth_rss_reta_entry64 *reta_conf,
275                                    uint16_t reta_size);
276
277 static int i40e_get_cap(struct i40e_hw *hw);
278 static int i40e_pf_parameter_init(struct rte_eth_dev *dev);
279 static int i40e_pf_setup(struct i40e_pf *pf);
280 static int i40e_dev_rxtx_init(struct i40e_pf *pf);
281 static int i40e_vmdq_setup(struct rte_eth_dev *dev);
282 static int i40e_dcb_setup(struct rte_eth_dev *dev);
283 static void i40e_stat_update_32(struct i40e_hw *hw, uint32_t reg,
284                 bool offset_loaded, uint64_t *offset, uint64_t *stat);
285 static void i40e_stat_update_48(struct i40e_hw *hw,
286                                uint32_t hireg,
287                                uint32_t loreg,
288                                bool offset_loaded,
289                                uint64_t *offset,
290                                uint64_t *stat);
291 static void i40e_pf_config_irq0(struct i40e_hw *hw, bool no_queue);
292 static void i40e_dev_interrupt_handler(void *param);
293 static void i40e_dev_alarm_handler(void *param);
294 static int i40e_res_pool_init(struct i40e_res_pool_info *pool,
295                                 uint32_t base, uint32_t num);
296 static void i40e_res_pool_destroy(struct i40e_res_pool_info *pool);
297 static int i40e_res_pool_free(struct i40e_res_pool_info *pool,
298                         uint32_t base);
299 static int i40e_res_pool_alloc(struct i40e_res_pool_info *pool,
300                         uint16_t num);
301 static int i40e_dev_init_vlan(struct rte_eth_dev *dev);
302 static int i40e_veb_release(struct i40e_veb *veb);
303 static struct i40e_veb *i40e_veb_setup(struct i40e_pf *pf,
304                                                 struct i40e_vsi *vsi);
305 static int i40e_pf_config_mq_rx(struct i40e_pf *pf);
306 static int i40e_vsi_config_double_vlan(struct i40e_vsi *vsi, int on);
307 static inline int i40e_find_all_mac_for_vlan(struct i40e_vsi *vsi,
308                                              struct i40e_macvlan_filter *mv_f,
309                                              int num,
310                                              uint16_t vlan);
311 static int i40e_vsi_remove_all_macvlan_filter(struct i40e_vsi *vsi);
312 static int i40e_dev_rss_hash_update(struct rte_eth_dev *dev,
313                                     struct rte_eth_rss_conf *rss_conf);
314 static int i40e_dev_rss_hash_conf_get(struct rte_eth_dev *dev,
315                                       struct rte_eth_rss_conf *rss_conf);
316 static int i40e_dev_udp_tunnel_port_add(struct rte_eth_dev *dev,
317                                         struct rte_eth_udp_tunnel *udp_tunnel);
318 static int i40e_dev_udp_tunnel_port_del(struct rte_eth_dev *dev,
319                                         struct rte_eth_udp_tunnel *udp_tunnel);
320 static void i40e_filter_input_set_init(struct i40e_pf *pf);
321 static int i40e_ethertype_filter_handle(struct rte_eth_dev *dev,
322                                 enum rte_filter_op filter_op,
323                                 void *arg);
324 static int i40e_dev_filter_ctrl(struct rte_eth_dev *dev,
325                                 enum rte_filter_type filter_type,
326                                 enum rte_filter_op filter_op,
327                                 void *arg);
328 static int i40e_dev_get_dcb_info(struct rte_eth_dev *dev,
329                                   struct rte_eth_dcb_info *dcb_info);
330 static int i40e_dev_sync_phy_type(struct i40e_hw *hw);
331 static void i40e_configure_registers(struct i40e_hw *hw);
332 static void i40e_hw_init(struct rte_eth_dev *dev);
333 static int i40e_config_qinq(struct i40e_hw *hw, struct i40e_vsi *vsi);
334 static enum i40e_status_code i40e_aq_del_mirror_rule(struct i40e_hw *hw,
335                                                      uint16_t seid,
336                                                      uint16_t rule_type,
337                                                      uint16_t *entries,
338                                                      uint16_t count,
339                                                      uint16_t rule_id);
340 static int i40e_mirror_rule_set(struct rte_eth_dev *dev,
341                         struct rte_eth_mirror_conf *mirror_conf,
342                         uint8_t sw_id, uint8_t on);
343 static int i40e_mirror_rule_reset(struct rte_eth_dev *dev, uint8_t sw_id);
344
345 static int i40e_timesync_enable(struct rte_eth_dev *dev);
346 static int i40e_timesync_disable(struct rte_eth_dev *dev);
347 static int i40e_timesync_read_rx_timestamp(struct rte_eth_dev *dev,
348                                            struct timespec *timestamp,
349                                            uint32_t flags);
350 static int i40e_timesync_read_tx_timestamp(struct rte_eth_dev *dev,
351                                            struct timespec *timestamp);
352 static void i40e_read_stats_registers(struct i40e_pf *pf, struct i40e_hw *hw);
353
354 static int i40e_timesync_adjust_time(struct rte_eth_dev *dev, int64_t delta);
355
356 static int i40e_timesync_read_time(struct rte_eth_dev *dev,
357                                    struct timespec *timestamp);
358 static int i40e_timesync_write_time(struct rte_eth_dev *dev,
359                                     const struct timespec *timestamp);
360
361 static int i40e_dev_rx_queue_intr_enable(struct rte_eth_dev *dev,
362                                          uint16_t queue_id);
363 static int i40e_dev_rx_queue_intr_disable(struct rte_eth_dev *dev,
364                                           uint16_t queue_id);
365
366 static int i40e_get_regs(struct rte_eth_dev *dev,
367                          struct rte_dev_reg_info *regs);
368
369 static int i40e_get_eeprom_length(struct rte_eth_dev *dev);
370
371 static int i40e_get_eeprom(struct rte_eth_dev *dev,
372                            struct rte_dev_eeprom_info *eeprom);
373
374 static int i40e_get_module_info(struct rte_eth_dev *dev,
375                                 struct rte_eth_dev_module_info *modinfo);
376 static int i40e_get_module_eeprom(struct rte_eth_dev *dev,
377                                   struct rte_dev_eeprom_info *info);
378
379 static int i40e_set_default_mac_addr(struct rte_eth_dev *dev,
380                                       struct rte_ether_addr *mac_addr);
381
382 static int i40e_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
383
384 static int i40e_ethertype_filter_convert(
385         const struct rte_eth_ethertype_filter *input,
386         struct i40e_ethertype_filter *filter);
387 static int i40e_sw_ethertype_filter_insert(struct i40e_pf *pf,
388                                    struct i40e_ethertype_filter *filter);
389
390 static int i40e_tunnel_filter_convert(
391         struct i40e_aqc_cloud_filters_element_bb *cld_filter,
392         struct i40e_tunnel_filter *tunnel_filter);
393 static int i40e_sw_tunnel_filter_insert(struct i40e_pf *pf,
394                                 struct i40e_tunnel_filter *tunnel_filter);
395 static int i40e_cloud_filter_qinq_create(struct i40e_pf *pf);
396
397 static void i40e_ethertype_filter_restore(struct i40e_pf *pf);
398 static void i40e_tunnel_filter_restore(struct i40e_pf *pf);
399 static void i40e_filter_restore(struct i40e_pf *pf);
400 static void i40e_notify_all_vfs_link_status(struct rte_eth_dev *dev);
401
402 static const char *const valid_keys[] = {
403         ETH_I40E_FLOATING_VEB_ARG,
404         ETH_I40E_FLOATING_VEB_LIST_ARG,
405         ETH_I40E_SUPPORT_MULTI_DRIVER,
406         ETH_I40E_QUEUE_NUM_PER_VF_ARG,
407         ETH_I40E_USE_LATEST_VEC,
408         ETH_I40E_VF_MSG_CFG,
409         NULL};
410
411 static const struct rte_pci_id pci_id_i40e_map[] = {
412         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_SFP_XL710) },
413         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_QEMU) },
414         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_KX_B) },
415         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_KX_C) },
416         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_QSFP_A) },
417         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_QSFP_B) },
418         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_QSFP_C) },
419         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_10G_BASE_T) },
420         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_20G_KR2) },
421         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_20G_KR2_A) },
422         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_10G_BASE_T4) },
423         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_25G_B) },
424         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_25G_SFP28) },
425         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_X722_A0) },
426         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_KX_X722) },
427         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_QSFP_X722) },
428         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_SFP_X722) },
429         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_1G_BASE_T_X722) },
430         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_10G_BASE_T_X722) },
431         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_SFP_I_X722) },
432         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_X710_N3000) },
433         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_XXV710_N3000) },
434         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_10G_BASE_T_BC) },
435         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_5G_BASE_T_BC) },
436         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_10G_B) },
437         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_10G_SFP) },
438         { .vendor_id = 0, /* sentinel */ },
439 };
440
441 static const struct eth_dev_ops i40e_eth_dev_ops = {
442         .dev_configure                = i40e_dev_configure,
443         .dev_start                    = i40e_dev_start,
444         .dev_stop                     = i40e_dev_stop,
445         .dev_close                    = i40e_dev_close,
446         .dev_reset                    = i40e_dev_reset,
447         .promiscuous_enable           = i40e_dev_promiscuous_enable,
448         .promiscuous_disable          = i40e_dev_promiscuous_disable,
449         .allmulticast_enable          = i40e_dev_allmulticast_enable,
450         .allmulticast_disable         = i40e_dev_allmulticast_disable,
451         .dev_set_link_up              = i40e_dev_set_link_up,
452         .dev_set_link_down            = i40e_dev_set_link_down,
453         .link_update                  = i40e_dev_link_update,
454         .stats_get                    = i40e_dev_stats_get,
455         .xstats_get                   = i40e_dev_xstats_get,
456         .xstats_get_names             = i40e_dev_xstats_get_names,
457         .stats_reset                  = i40e_dev_stats_reset,
458         .xstats_reset                 = i40e_dev_stats_reset,
459         .fw_version_get               = i40e_fw_version_get,
460         .dev_infos_get                = i40e_dev_info_get,
461         .dev_supported_ptypes_get     = i40e_dev_supported_ptypes_get,
462         .vlan_filter_set              = i40e_vlan_filter_set,
463         .vlan_tpid_set                = i40e_vlan_tpid_set,
464         .vlan_offload_set             = i40e_vlan_offload_set,
465         .vlan_strip_queue_set         = i40e_vlan_strip_queue_set,
466         .vlan_pvid_set                = i40e_vlan_pvid_set,
467         .rx_queue_start               = i40e_dev_rx_queue_start,
468         .rx_queue_stop                = i40e_dev_rx_queue_stop,
469         .tx_queue_start               = i40e_dev_tx_queue_start,
470         .tx_queue_stop                = i40e_dev_tx_queue_stop,
471         .rx_queue_setup               = i40e_dev_rx_queue_setup,
472         .rx_queue_intr_enable         = i40e_dev_rx_queue_intr_enable,
473         .rx_queue_intr_disable        = i40e_dev_rx_queue_intr_disable,
474         .rx_queue_release             = i40e_dev_rx_queue_release,
475         .rx_queue_count               = i40e_dev_rx_queue_count,
476         .rx_descriptor_done           = i40e_dev_rx_descriptor_done,
477         .rx_descriptor_status         = i40e_dev_rx_descriptor_status,
478         .tx_descriptor_status         = i40e_dev_tx_descriptor_status,
479         .tx_queue_setup               = i40e_dev_tx_queue_setup,
480         .tx_queue_release             = i40e_dev_tx_queue_release,
481         .dev_led_on                   = i40e_dev_led_on,
482         .dev_led_off                  = i40e_dev_led_off,
483         .flow_ctrl_get                = i40e_flow_ctrl_get,
484         .flow_ctrl_set                = i40e_flow_ctrl_set,
485         .priority_flow_ctrl_set       = i40e_priority_flow_ctrl_set,
486         .mac_addr_add                 = i40e_macaddr_add,
487         .mac_addr_remove              = i40e_macaddr_remove,
488         .reta_update                  = i40e_dev_rss_reta_update,
489         .reta_query                   = i40e_dev_rss_reta_query,
490         .rss_hash_update              = i40e_dev_rss_hash_update,
491         .rss_hash_conf_get            = i40e_dev_rss_hash_conf_get,
492         .udp_tunnel_port_add          = i40e_dev_udp_tunnel_port_add,
493         .udp_tunnel_port_del          = i40e_dev_udp_tunnel_port_del,
494         .filter_ctrl                  = i40e_dev_filter_ctrl,
495         .rxq_info_get                 = i40e_rxq_info_get,
496         .txq_info_get                 = i40e_txq_info_get,
497         .rx_burst_mode_get            = i40e_rx_burst_mode_get,
498         .tx_burst_mode_get            = i40e_tx_burst_mode_get,
499         .mirror_rule_set              = i40e_mirror_rule_set,
500         .mirror_rule_reset            = i40e_mirror_rule_reset,
501         .timesync_enable              = i40e_timesync_enable,
502         .timesync_disable             = i40e_timesync_disable,
503         .timesync_read_rx_timestamp   = i40e_timesync_read_rx_timestamp,
504         .timesync_read_tx_timestamp   = i40e_timesync_read_tx_timestamp,
505         .get_dcb_info                 = i40e_dev_get_dcb_info,
506         .timesync_adjust_time         = i40e_timesync_adjust_time,
507         .timesync_read_time           = i40e_timesync_read_time,
508         .timesync_write_time          = i40e_timesync_write_time,
509         .get_reg                      = i40e_get_regs,
510         .get_eeprom_length            = i40e_get_eeprom_length,
511         .get_eeprom                   = i40e_get_eeprom,
512         .get_module_info              = i40e_get_module_info,
513         .get_module_eeprom            = i40e_get_module_eeprom,
514         .mac_addr_set                 = i40e_set_default_mac_addr,
515         .mtu_set                      = i40e_dev_mtu_set,
516         .tm_ops_get                   = i40e_tm_ops_get,
517         .tx_done_cleanup              = i40e_tx_done_cleanup,
518 };
519
520 /* store statistics names and its offset in stats structure */
521 struct rte_i40e_xstats_name_off {
522         char name[RTE_ETH_XSTATS_NAME_SIZE];
523         unsigned offset;
524 };
525
526 static const struct rte_i40e_xstats_name_off rte_i40e_stats_strings[] = {
527         {"rx_unicast_packets", offsetof(struct i40e_eth_stats, rx_unicast)},
528         {"rx_multicast_packets", offsetof(struct i40e_eth_stats, rx_multicast)},
529         {"rx_broadcast_packets", offsetof(struct i40e_eth_stats, rx_broadcast)},
530         {"rx_dropped_packets", offsetof(struct i40e_eth_stats, rx_discards)},
531         {"rx_unknown_protocol_packets", offsetof(struct i40e_eth_stats,
532                 rx_unknown_protocol)},
533         {"tx_unicast_packets", offsetof(struct i40e_eth_stats, tx_unicast)},
534         {"tx_multicast_packets", offsetof(struct i40e_eth_stats, tx_multicast)},
535         {"tx_broadcast_packets", offsetof(struct i40e_eth_stats, tx_broadcast)},
536         {"tx_dropped_packets", offsetof(struct i40e_eth_stats, tx_discards)},
537 };
538
539 #define I40E_NB_ETH_XSTATS (sizeof(rte_i40e_stats_strings) / \
540                 sizeof(rte_i40e_stats_strings[0]))
541
542 static const struct rte_i40e_xstats_name_off rte_i40e_hw_port_strings[] = {
543         {"tx_link_down_dropped", offsetof(struct i40e_hw_port_stats,
544                 tx_dropped_link_down)},
545         {"rx_crc_errors", offsetof(struct i40e_hw_port_stats, crc_errors)},
546         {"rx_illegal_byte_errors", offsetof(struct i40e_hw_port_stats,
547                 illegal_bytes)},
548         {"rx_error_bytes", offsetof(struct i40e_hw_port_stats, error_bytes)},
549         {"mac_local_errors", offsetof(struct i40e_hw_port_stats,
550                 mac_local_faults)},
551         {"mac_remote_errors", offsetof(struct i40e_hw_port_stats,
552                 mac_remote_faults)},
553         {"rx_length_errors", offsetof(struct i40e_hw_port_stats,
554                 rx_length_errors)},
555         {"tx_xon_packets", offsetof(struct i40e_hw_port_stats, link_xon_tx)},
556         {"rx_xon_packets", offsetof(struct i40e_hw_port_stats, link_xon_rx)},
557         {"tx_xoff_packets", offsetof(struct i40e_hw_port_stats, link_xoff_tx)},
558         {"rx_xoff_packets", offsetof(struct i40e_hw_port_stats, link_xoff_rx)},
559         {"rx_size_64_packets", offsetof(struct i40e_hw_port_stats, rx_size_64)},
560         {"rx_size_65_to_127_packets", offsetof(struct i40e_hw_port_stats,
561                 rx_size_127)},
562         {"rx_size_128_to_255_packets", offsetof(struct i40e_hw_port_stats,
563                 rx_size_255)},
564         {"rx_size_256_to_511_packets", offsetof(struct i40e_hw_port_stats,
565                 rx_size_511)},
566         {"rx_size_512_to_1023_packets", offsetof(struct i40e_hw_port_stats,
567                 rx_size_1023)},
568         {"rx_size_1024_to_1522_packets", offsetof(struct i40e_hw_port_stats,
569                 rx_size_1522)},
570         {"rx_size_1523_to_max_packets", offsetof(struct i40e_hw_port_stats,
571                 rx_size_big)},
572         {"rx_undersized_errors", offsetof(struct i40e_hw_port_stats,
573                 rx_undersize)},
574         {"rx_oversize_errors", offsetof(struct i40e_hw_port_stats,
575                 rx_oversize)},
576         {"rx_mac_short_dropped", offsetof(struct i40e_hw_port_stats,
577                 mac_short_packet_dropped)},
578         {"rx_fragmented_errors", offsetof(struct i40e_hw_port_stats,
579                 rx_fragments)},
580         {"rx_jabber_errors", offsetof(struct i40e_hw_port_stats, rx_jabber)},
581         {"tx_size_64_packets", offsetof(struct i40e_hw_port_stats, tx_size_64)},
582         {"tx_size_65_to_127_packets", offsetof(struct i40e_hw_port_stats,
583                 tx_size_127)},
584         {"tx_size_128_to_255_packets", offsetof(struct i40e_hw_port_stats,
585                 tx_size_255)},
586         {"tx_size_256_to_511_packets", offsetof(struct i40e_hw_port_stats,
587                 tx_size_511)},
588         {"tx_size_512_to_1023_packets", offsetof(struct i40e_hw_port_stats,
589                 tx_size_1023)},
590         {"tx_size_1024_to_1522_packets", offsetof(struct i40e_hw_port_stats,
591                 tx_size_1522)},
592         {"tx_size_1523_to_max_packets", offsetof(struct i40e_hw_port_stats,
593                 tx_size_big)},
594         {"rx_flow_director_atr_match_packets",
595                 offsetof(struct i40e_hw_port_stats, fd_atr_match)},
596         {"rx_flow_director_sb_match_packets",
597                 offsetof(struct i40e_hw_port_stats, fd_sb_match)},
598         {"tx_low_power_idle_status", offsetof(struct i40e_hw_port_stats,
599                 tx_lpi_status)},
600         {"rx_low_power_idle_status", offsetof(struct i40e_hw_port_stats,
601                 rx_lpi_status)},
602         {"tx_low_power_idle_count", offsetof(struct i40e_hw_port_stats,
603                 tx_lpi_count)},
604         {"rx_low_power_idle_count", offsetof(struct i40e_hw_port_stats,
605                 rx_lpi_count)},
606 };
607
608 #define I40E_NB_HW_PORT_XSTATS (sizeof(rte_i40e_hw_port_strings) / \
609                 sizeof(rte_i40e_hw_port_strings[0]))
610
611 static const struct rte_i40e_xstats_name_off rte_i40e_rxq_prio_strings[] = {
612         {"xon_packets", offsetof(struct i40e_hw_port_stats,
613                 priority_xon_rx)},
614         {"xoff_packets", offsetof(struct i40e_hw_port_stats,
615                 priority_xoff_rx)},
616 };
617
618 #define I40E_NB_RXQ_PRIO_XSTATS (sizeof(rte_i40e_rxq_prio_strings) / \
619                 sizeof(rte_i40e_rxq_prio_strings[0]))
620
621 static const struct rte_i40e_xstats_name_off rte_i40e_txq_prio_strings[] = {
622         {"xon_packets", offsetof(struct i40e_hw_port_stats,
623                 priority_xon_tx)},
624         {"xoff_packets", offsetof(struct i40e_hw_port_stats,
625                 priority_xoff_tx)},
626         {"xon_to_xoff_packets", offsetof(struct i40e_hw_port_stats,
627                 priority_xon_2_xoff)},
628 };
629
630 #define I40E_NB_TXQ_PRIO_XSTATS (sizeof(rte_i40e_txq_prio_strings) / \
631                 sizeof(rte_i40e_txq_prio_strings[0]))
632
633 static int
634 eth_i40e_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
635         struct rte_pci_device *pci_dev)
636 {
637         char name[RTE_ETH_NAME_MAX_LEN];
638         struct rte_eth_devargs eth_da = { .nb_representor_ports = 0 };
639         int i, retval;
640
641         if (pci_dev->device.devargs) {
642                 retval = rte_eth_devargs_parse(pci_dev->device.devargs->args,
643                                 &eth_da);
644                 if (retval)
645                         return retval;
646         }
647
648         retval = rte_eth_dev_create(&pci_dev->device, pci_dev->device.name,
649                 sizeof(struct i40e_adapter),
650                 eth_dev_pci_specific_init, pci_dev,
651                 eth_i40e_dev_init, NULL);
652
653         if (retval || eth_da.nb_representor_ports < 1)
654                 return retval;
655
656         /* probe VF representor ports */
657         struct rte_eth_dev *pf_ethdev = rte_eth_dev_allocated(
658                 pci_dev->device.name);
659
660         if (pf_ethdev == NULL)
661                 return -ENODEV;
662
663         for (i = 0; i < eth_da.nb_representor_ports; i++) {
664                 struct i40e_vf_representor representor = {
665                         .vf_id = eth_da.representor_ports[i],
666                         .switch_domain_id = I40E_DEV_PRIVATE_TO_PF(
667                                 pf_ethdev->data->dev_private)->switch_domain_id,
668                         .adapter = I40E_DEV_PRIVATE_TO_ADAPTER(
669                                 pf_ethdev->data->dev_private)
670                 };
671
672                 /* representor port net_bdf_port */
673                 snprintf(name, sizeof(name), "net_%s_representor_%d",
674                         pci_dev->device.name, eth_da.representor_ports[i]);
675
676                 retval = rte_eth_dev_create(&pci_dev->device, name,
677                         sizeof(struct i40e_vf_representor), NULL, NULL,
678                         i40e_vf_representor_init, &representor);
679
680                 if (retval)
681                         PMD_DRV_LOG(ERR, "failed to create i40e vf "
682                                 "representor %s.", name);
683         }
684
685         return 0;
686 }
687
688 static int eth_i40e_pci_remove(struct rte_pci_device *pci_dev)
689 {
690         struct rte_eth_dev *ethdev;
691
692         ethdev = rte_eth_dev_allocated(pci_dev->device.name);
693         if (!ethdev)
694                 return 0;
695
696         if (ethdev->data->dev_flags & RTE_ETH_DEV_REPRESENTOR)
697                 return rte_eth_dev_pci_generic_remove(pci_dev,
698                                         i40e_vf_representor_uninit);
699         else
700                 return rte_eth_dev_pci_generic_remove(pci_dev,
701                                                 eth_i40e_dev_uninit);
702 }
703
704 static struct rte_pci_driver rte_i40e_pmd = {
705         .id_table = pci_id_i40e_map,
706         .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
707         .probe = eth_i40e_pci_probe,
708         .remove = eth_i40e_pci_remove,
709 };
710
711 static inline void
712 i40e_write_global_rx_ctl(struct i40e_hw *hw, uint32_t reg_addr,
713                          uint32_t reg_val)
714 {
715         uint32_t ori_reg_val;
716         struct rte_eth_dev *dev;
717
718         ori_reg_val = i40e_read_rx_ctl(hw, reg_addr);
719         dev = ((struct i40e_adapter *)hw->back)->eth_dev;
720         i40e_write_rx_ctl(hw, reg_addr, reg_val);
721         if (ori_reg_val != reg_val)
722                 PMD_DRV_LOG(WARNING,
723                             "i40e device %s changed global register [0x%08x]."
724                             " original: 0x%08x, new: 0x%08x",
725                             dev->device->name, reg_addr, ori_reg_val, reg_val);
726 }
727
728 RTE_PMD_REGISTER_PCI(net_i40e, rte_i40e_pmd);
729 RTE_PMD_REGISTER_PCI_TABLE(net_i40e, pci_id_i40e_map);
730 RTE_PMD_REGISTER_KMOD_DEP(net_i40e, "* igb_uio | uio_pci_generic | vfio-pci");
731
732 #ifndef I40E_GLQF_ORT
733 #define I40E_GLQF_ORT(_i)    (0x00268900 + ((_i) * 4))
734 #endif
735 #ifndef I40E_GLQF_PIT
736 #define I40E_GLQF_PIT(_i)    (0x00268C80 + ((_i) * 4))
737 #endif
738 #ifndef I40E_GLQF_L3_MAP
739 #define I40E_GLQF_L3_MAP(_i) (0x0026C700 + ((_i) * 4))
740 #endif
741
742 static inline void i40e_GLQF_reg_init(struct i40e_hw *hw)
743 {
744         /*
745          * Initialize registers for parsing packet type of QinQ
746          * This should be removed from code once proper
747          * configuration API is added to avoid configuration conflicts
748          * between ports of the same device.
749          */
750         I40E_WRITE_GLB_REG(hw, I40E_GLQF_ORT(40), 0x00000029);
751         I40E_WRITE_GLB_REG(hw, I40E_GLQF_PIT(9), 0x00009420);
752 }
753
754 static inline void i40e_config_automask(struct i40e_pf *pf)
755 {
756         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
757         uint32_t val;
758
759         /* INTENA flag is not auto-cleared for interrupt */
760         val = I40E_READ_REG(hw, I40E_GLINT_CTL);
761         val |= I40E_GLINT_CTL_DIS_AUTOMASK_PF0_MASK |
762                 I40E_GLINT_CTL_DIS_AUTOMASK_VF0_MASK;
763
764         /* If support multi-driver, PF will use INT0. */
765         if (!pf->support_multi_driver)
766                 val |= I40E_GLINT_CTL_DIS_AUTOMASK_N_MASK;
767
768         I40E_WRITE_REG(hw, I40E_GLINT_CTL, val);
769 }
770
771 #define I40E_FLOW_CONTROL_ETHERTYPE  0x8808
772
773 /*
774  * Add a ethertype filter to drop all flow control frames transmitted
775  * from VSIs.
776 */
777 static void
778 i40e_add_tx_flow_control_drop_filter(struct i40e_pf *pf)
779 {
780         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
781         uint16_t flags = I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC |
782                         I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP |
783                         I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX;
784         int ret;
785
786         ret = i40e_aq_add_rem_control_packet_filter(hw, NULL,
787                                 I40E_FLOW_CONTROL_ETHERTYPE, flags,
788                                 pf->main_vsi_seid, 0,
789                                 TRUE, NULL, NULL);
790         if (ret)
791                 PMD_INIT_LOG(ERR,
792                         "Failed to add filter to drop flow control frames from VSIs.");
793 }
794
795 static int
796 floating_veb_list_handler(__rte_unused const char *key,
797                           const char *floating_veb_value,
798                           void *opaque)
799 {
800         int idx = 0;
801         unsigned int count = 0;
802         char *end = NULL;
803         int min, max;
804         bool *vf_floating_veb = opaque;
805
806         while (isblank(*floating_veb_value))
807                 floating_veb_value++;
808
809         /* Reset floating VEB configuration for VFs */
810         for (idx = 0; idx < I40E_MAX_VF; idx++)
811                 vf_floating_veb[idx] = false;
812
813         min = I40E_MAX_VF;
814         do {
815                 while (isblank(*floating_veb_value))
816                         floating_veb_value++;
817                 if (*floating_veb_value == '\0')
818                         return -1;
819                 errno = 0;
820                 idx = strtoul(floating_veb_value, &end, 10);
821                 if (errno || end == NULL)
822                         return -1;
823                 while (isblank(*end))
824                         end++;
825                 if (*end == '-') {
826                         min = idx;
827                 } else if ((*end == ';') || (*end == '\0')) {
828                         max = idx;
829                         if (min == I40E_MAX_VF)
830                                 min = idx;
831                         if (max >= I40E_MAX_VF)
832                                 max = I40E_MAX_VF - 1;
833                         for (idx = min; idx <= max; idx++) {
834                                 vf_floating_veb[idx] = true;
835                                 count++;
836                         }
837                         min = I40E_MAX_VF;
838                 } else {
839                         return -1;
840                 }
841                 floating_veb_value = end + 1;
842         } while (*end != '\0');
843
844         if (count == 0)
845                 return -1;
846
847         return 0;
848 }
849
850 static void
851 config_vf_floating_veb(struct rte_devargs *devargs,
852                        uint16_t floating_veb,
853                        bool *vf_floating_veb)
854 {
855         struct rte_kvargs *kvlist;
856         int i;
857         const char *floating_veb_list = ETH_I40E_FLOATING_VEB_LIST_ARG;
858
859         if (!floating_veb)
860                 return;
861         /* All the VFs attach to the floating VEB by default
862          * when the floating VEB is enabled.
863          */
864         for (i = 0; i < I40E_MAX_VF; i++)
865                 vf_floating_veb[i] = true;
866
867         if (devargs == NULL)
868                 return;
869
870         kvlist = rte_kvargs_parse(devargs->args, valid_keys);
871         if (kvlist == NULL)
872                 return;
873
874         if (!rte_kvargs_count(kvlist, floating_veb_list)) {
875                 rte_kvargs_free(kvlist);
876                 return;
877         }
878         /* When the floating_veb_list parameter exists, all the VFs
879          * will attach to the legacy VEB firstly, then configure VFs
880          * to the floating VEB according to the floating_veb_list.
881          */
882         if (rte_kvargs_process(kvlist, floating_veb_list,
883                                floating_veb_list_handler,
884                                vf_floating_veb) < 0) {
885                 rte_kvargs_free(kvlist);
886                 return;
887         }
888         rte_kvargs_free(kvlist);
889 }
890
891 static int
892 i40e_check_floating_handler(__rte_unused const char *key,
893                             const char *value,
894                             __rte_unused void *opaque)
895 {
896         if (strcmp(value, "1"))
897                 return -1;
898
899         return 0;
900 }
901
902 static int
903 is_floating_veb_supported(struct rte_devargs *devargs)
904 {
905         struct rte_kvargs *kvlist;
906         const char *floating_veb_key = ETH_I40E_FLOATING_VEB_ARG;
907
908         if (devargs == NULL)
909                 return 0;
910
911         kvlist = rte_kvargs_parse(devargs->args, valid_keys);
912         if (kvlist == NULL)
913                 return 0;
914
915         if (!rte_kvargs_count(kvlist, floating_veb_key)) {
916                 rte_kvargs_free(kvlist);
917                 return 0;
918         }
919         /* Floating VEB is enabled when there's key-value:
920          * enable_floating_veb=1
921          */
922         if (rte_kvargs_process(kvlist, floating_veb_key,
923                                i40e_check_floating_handler, NULL) < 0) {
924                 rte_kvargs_free(kvlist);
925                 return 0;
926         }
927         rte_kvargs_free(kvlist);
928
929         return 1;
930 }
931
932 static void
933 config_floating_veb(struct rte_eth_dev *dev)
934 {
935         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
936         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
937         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
938
939         memset(pf->floating_veb_list, 0, sizeof(pf->floating_veb_list));
940
941         if (hw->aq.fw_maj_ver >= FLOATING_VEB_SUPPORTED_FW_MAJ) {
942                 pf->floating_veb =
943                         is_floating_veb_supported(pci_dev->device.devargs);
944                 config_vf_floating_veb(pci_dev->device.devargs,
945                                        pf->floating_veb,
946                                        pf->floating_veb_list);
947         } else {
948                 pf->floating_veb = false;
949         }
950 }
951
952 #define I40E_L2_TAGS_S_TAG_SHIFT 1
953 #define I40E_L2_TAGS_S_TAG_MASK I40E_MASK(0x1, I40E_L2_TAGS_S_TAG_SHIFT)
954
955 static int
956 i40e_init_ethtype_filter_list(struct rte_eth_dev *dev)
957 {
958         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
959         struct i40e_ethertype_rule *ethertype_rule = &pf->ethertype;
960         char ethertype_hash_name[RTE_HASH_NAMESIZE];
961         int ret;
962
963         struct rte_hash_parameters ethertype_hash_params = {
964                 .name = ethertype_hash_name,
965                 .entries = I40E_MAX_ETHERTYPE_FILTER_NUM,
966                 .key_len = sizeof(struct i40e_ethertype_filter_input),
967                 .hash_func = rte_hash_crc,
968                 .hash_func_init_val = 0,
969                 .socket_id = rte_socket_id(),
970         };
971
972         /* Initialize ethertype filter rule list and hash */
973         TAILQ_INIT(&ethertype_rule->ethertype_list);
974         snprintf(ethertype_hash_name, RTE_HASH_NAMESIZE,
975                  "ethertype_%s", dev->device->name);
976         ethertype_rule->hash_table = rte_hash_create(&ethertype_hash_params);
977         if (!ethertype_rule->hash_table) {
978                 PMD_INIT_LOG(ERR, "Failed to create ethertype hash table!");
979                 return -EINVAL;
980         }
981         ethertype_rule->hash_map = rte_zmalloc("i40e_ethertype_hash_map",
982                                        sizeof(struct i40e_ethertype_filter *) *
983                                        I40E_MAX_ETHERTYPE_FILTER_NUM,
984                                        0);
985         if (!ethertype_rule->hash_map) {
986                 PMD_INIT_LOG(ERR,
987                              "Failed to allocate memory for ethertype hash map!");
988                 ret = -ENOMEM;
989                 goto err_ethertype_hash_map_alloc;
990         }
991
992         return 0;
993
994 err_ethertype_hash_map_alloc:
995         rte_hash_free(ethertype_rule->hash_table);
996
997         return ret;
998 }
999
1000 static int
1001 i40e_init_tunnel_filter_list(struct rte_eth_dev *dev)
1002 {
1003         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1004         struct i40e_tunnel_rule *tunnel_rule = &pf->tunnel;
1005         char tunnel_hash_name[RTE_HASH_NAMESIZE];
1006         int ret;
1007
1008         struct rte_hash_parameters tunnel_hash_params = {
1009                 .name = tunnel_hash_name,
1010                 .entries = I40E_MAX_TUNNEL_FILTER_NUM,
1011                 .key_len = sizeof(struct i40e_tunnel_filter_input),
1012                 .hash_func = rte_hash_crc,
1013                 .hash_func_init_val = 0,
1014                 .socket_id = rte_socket_id(),
1015         };
1016
1017         /* Initialize tunnel filter rule list and hash */
1018         TAILQ_INIT(&tunnel_rule->tunnel_list);
1019         snprintf(tunnel_hash_name, RTE_HASH_NAMESIZE,
1020                  "tunnel_%s", dev->device->name);
1021         tunnel_rule->hash_table = rte_hash_create(&tunnel_hash_params);
1022         if (!tunnel_rule->hash_table) {
1023                 PMD_INIT_LOG(ERR, "Failed to create tunnel hash table!");
1024                 return -EINVAL;
1025         }
1026         tunnel_rule->hash_map = rte_zmalloc("i40e_tunnel_hash_map",
1027                                     sizeof(struct i40e_tunnel_filter *) *
1028                                     I40E_MAX_TUNNEL_FILTER_NUM,
1029                                     0);
1030         if (!tunnel_rule->hash_map) {
1031                 PMD_INIT_LOG(ERR,
1032                              "Failed to allocate memory for tunnel hash map!");
1033                 ret = -ENOMEM;
1034                 goto err_tunnel_hash_map_alloc;
1035         }
1036
1037         return 0;
1038
1039 err_tunnel_hash_map_alloc:
1040         rte_hash_free(tunnel_rule->hash_table);
1041
1042         return ret;
1043 }
1044
1045 static int
1046 i40e_init_fdir_filter_list(struct rte_eth_dev *dev)
1047 {
1048         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1049         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
1050         struct i40e_fdir_info *fdir_info = &pf->fdir;
1051         char fdir_hash_name[RTE_HASH_NAMESIZE];
1052         uint32_t alloc = hw->func_caps.fd_filters_guaranteed;
1053         uint32_t best = hw->func_caps.fd_filters_best_effort;
1054         struct rte_bitmap *bmp = NULL;
1055         uint32_t bmp_size;
1056         void *mem = NULL;
1057         uint32_t i = 0;
1058         int ret;
1059
1060         struct rte_hash_parameters fdir_hash_params = {
1061                 .name = fdir_hash_name,
1062                 .entries = I40E_MAX_FDIR_FILTER_NUM,
1063                 .key_len = sizeof(struct i40e_fdir_input),
1064                 .hash_func = rte_hash_crc,
1065                 .hash_func_init_val = 0,
1066                 .socket_id = rte_socket_id(),
1067         };
1068
1069         /* Initialize flow director filter rule list and hash */
1070         TAILQ_INIT(&fdir_info->fdir_list);
1071         snprintf(fdir_hash_name, RTE_HASH_NAMESIZE,
1072                  "fdir_%s", dev->device->name);
1073         fdir_info->hash_table = rte_hash_create(&fdir_hash_params);
1074         if (!fdir_info->hash_table) {
1075                 PMD_INIT_LOG(ERR, "Failed to create fdir hash table!");
1076                 return -EINVAL;
1077         }
1078
1079         fdir_info->hash_map = rte_zmalloc("i40e_fdir_hash_map",
1080                                           sizeof(struct i40e_fdir_filter *) *
1081                                           I40E_MAX_FDIR_FILTER_NUM,
1082                                           0);
1083         if (!fdir_info->hash_map) {
1084                 PMD_INIT_LOG(ERR,
1085                              "Failed to allocate memory for fdir hash map!");
1086                 ret = -ENOMEM;
1087                 goto err_fdir_hash_map_alloc;
1088         }
1089
1090         fdir_info->fdir_filter_array = rte_zmalloc("fdir_filter",
1091                         sizeof(struct i40e_fdir_filter) *
1092                         I40E_MAX_FDIR_FILTER_NUM,
1093                         0);
1094
1095         if (!fdir_info->fdir_filter_array) {
1096                 PMD_INIT_LOG(ERR,
1097                              "Failed to allocate memory for fdir filter array!");
1098                 ret = -ENOMEM;
1099                 goto err_fdir_filter_array_alloc;
1100         }
1101
1102         fdir_info->fdir_space_size = alloc + best;
1103         fdir_info->fdir_actual_cnt = 0;
1104         fdir_info->fdir_guarantee_total_space = alloc;
1105         fdir_info->fdir_guarantee_free_space =
1106                 fdir_info->fdir_guarantee_total_space;
1107
1108         PMD_DRV_LOG(INFO, "FDIR guarantee space: %u, best_effort space %u.", alloc, best);
1109
1110         fdir_info->fdir_flow_pool.pool =
1111                         rte_zmalloc("i40e_fdir_entry",
1112                                 sizeof(struct i40e_fdir_entry) *
1113                                 fdir_info->fdir_space_size,
1114                                 0);
1115
1116         if (!fdir_info->fdir_flow_pool.pool) {
1117                 PMD_INIT_LOG(ERR,
1118                              "Failed to allocate memory for bitmap flow!");
1119                 ret = -ENOMEM;
1120                 goto err_fdir_bitmap_flow_alloc;
1121         }
1122
1123         for (i = 0; i < fdir_info->fdir_space_size; i++)
1124                 fdir_info->fdir_flow_pool.pool[i].idx = i;
1125
1126         bmp_size =
1127                 rte_bitmap_get_memory_footprint(fdir_info->fdir_space_size);
1128         mem = rte_zmalloc("fdir_bmap", bmp_size, RTE_CACHE_LINE_SIZE);
1129         if (mem == NULL) {
1130                 PMD_INIT_LOG(ERR,
1131                              "Failed to allocate memory for fdir bitmap!");
1132                 ret = -ENOMEM;
1133                 goto err_fdir_mem_alloc;
1134         }
1135         bmp = rte_bitmap_init(fdir_info->fdir_space_size, mem, bmp_size);
1136         if (bmp == NULL) {
1137                 PMD_INIT_LOG(ERR,
1138                              "Failed to initialization fdir bitmap!");
1139                 ret = -ENOMEM;
1140                 goto err_fdir_bmp_alloc;
1141         }
1142         for (i = 0; i < fdir_info->fdir_space_size; i++)
1143                 rte_bitmap_set(bmp, i);
1144
1145         fdir_info->fdir_flow_pool.bitmap = bmp;
1146
1147         return 0;
1148
1149 err_fdir_bmp_alloc:
1150         rte_free(mem);
1151 err_fdir_mem_alloc:
1152         rte_free(fdir_info->fdir_flow_pool.pool);
1153 err_fdir_bitmap_flow_alloc:
1154         rte_free(fdir_info->fdir_filter_array);
1155 err_fdir_filter_array_alloc:
1156         rte_free(fdir_info->hash_map);
1157 err_fdir_hash_map_alloc:
1158         rte_hash_free(fdir_info->hash_table);
1159
1160         return ret;
1161 }
1162
1163 static void
1164 i40e_init_customized_info(struct i40e_pf *pf)
1165 {
1166         int i;
1167
1168         /* Initialize customized pctype */
1169         for (i = I40E_CUSTOMIZED_GTPC; i < I40E_CUSTOMIZED_MAX; i++) {
1170                 pf->customized_pctype[i].index = i;
1171                 pf->customized_pctype[i].pctype = I40E_FILTER_PCTYPE_INVALID;
1172                 pf->customized_pctype[i].valid = false;
1173         }
1174
1175         pf->gtp_support = false;
1176         pf->esp_support = false;
1177 }
1178
1179 static void
1180 i40e_init_filter_invalidation(struct i40e_pf *pf)
1181 {
1182         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
1183         struct i40e_fdir_info *fdir_info = &pf->fdir;
1184         uint32_t glqf_ctl_reg = 0;
1185
1186         glqf_ctl_reg = i40e_read_rx_ctl(hw, I40E_GLQF_CTL);
1187         if (!pf->support_multi_driver) {
1188                 fdir_info->fdir_invalprio = 1;
1189                 glqf_ctl_reg |= I40E_GLQF_CTL_INVALPRIO_MASK;
1190                 PMD_DRV_LOG(INFO, "FDIR INVALPRIO set to guaranteed first");
1191                 i40e_write_rx_ctl(hw, I40E_GLQF_CTL, glqf_ctl_reg);
1192         } else {
1193                 if (glqf_ctl_reg & I40E_GLQF_CTL_INVALPRIO_MASK) {
1194                         fdir_info->fdir_invalprio = 1;
1195                         PMD_DRV_LOG(INFO, "FDIR INVALPRIO is: guaranteed first");
1196                 } else {
1197                         fdir_info->fdir_invalprio = 0;
1198                         PMD_DRV_LOG(INFO, "FDIR INVALPRIO is: shared first");
1199                 }
1200         }
1201 }
1202
1203 void
1204 i40e_init_queue_region_conf(struct rte_eth_dev *dev)
1205 {
1206         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1207         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1208         struct i40e_queue_regions *info = &pf->queue_region;
1209         uint16_t i;
1210
1211         for (i = 0; i < I40E_PFQF_HREGION_MAX_INDEX; i++)
1212                 i40e_write_rx_ctl(hw, I40E_PFQF_HREGION(i), 0);
1213
1214         memset(info, 0, sizeof(struct i40e_queue_regions));
1215 }
1216
1217 static int
1218 i40e_parse_multi_drv_handler(__rte_unused const char *key,
1219                                const char *value,
1220                                void *opaque)
1221 {
1222         struct i40e_pf *pf;
1223         unsigned long support_multi_driver;
1224         char *end;
1225
1226         pf = (struct i40e_pf *)opaque;
1227
1228         errno = 0;
1229         support_multi_driver = strtoul(value, &end, 10);
1230         if (errno != 0 || end == value || *end != 0) {
1231                 PMD_DRV_LOG(WARNING, "Wrong global configuration");
1232                 return -(EINVAL);
1233         }
1234
1235         if (support_multi_driver == 1 || support_multi_driver == 0)
1236                 pf->support_multi_driver = (bool)support_multi_driver;
1237         else
1238                 PMD_DRV_LOG(WARNING, "%s must be 1 or 0,",
1239                             "enable global configuration by default."
1240                             ETH_I40E_SUPPORT_MULTI_DRIVER);
1241         return 0;
1242 }
1243
1244 static int
1245 i40e_support_multi_driver(struct rte_eth_dev *dev)
1246 {
1247         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1248         struct rte_kvargs *kvlist;
1249         int kvargs_count;
1250
1251         /* Enable global configuration by default */
1252         pf->support_multi_driver = false;
1253
1254         if (!dev->device->devargs)
1255                 return 0;
1256
1257         kvlist = rte_kvargs_parse(dev->device->devargs->args, valid_keys);
1258         if (!kvlist)
1259                 return -EINVAL;
1260
1261         kvargs_count = rte_kvargs_count(kvlist, ETH_I40E_SUPPORT_MULTI_DRIVER);
1262         if (!kvargs_count) {
1263                 rte_kvargs_free(kvlist);
1264                 return 0;
1265         }
1266
1267         if (kvargs_count > 1)
1268                 PMD_DRV_LOG(WARNING, "More than one argument \"%s\" and only "
1269                             "the first invalid or last valid one is used !",
1270                             ETH_I40E_SUPPORT_MULTI_DRIVER);
1271
1272         if (rte_kvargs_process(kvlist, ETH_I40E_SUPPORT_MULTI_DRIVER,
1273                                i40e_parse_multi_drv_handler, pf) < 0) {
1274                 rte_kvargs_free(kvlist);
1275                 return -EINVAL;
1276         }
1277
1278         rte_kvargs_free(kvlist);
1279         return 0;
1280 }
1281
1282 static int
1283 i40e_aq_debug_write_global_register(struct i40e_hw *hw,
1284                                     uint32_t reg_addr, uint64_t reg_val,
1285                                     struct i40e_asq_cmd_details *cmd_details)
1286 {
1287         uint64_t ori_reg_val;
1288         struct rte_eth_dev *dev;
1289         int ret;
1290
1291         ret = i40e_aq_debug_read_register(hw, reg_addr, &ori_reg_val, NULL);
1292         if (ret != I40E_SUCCESS) {
1293                 PMD_DRV_LOG(ERR,
1294                             "Fail to debug read from 0x%08x",
1295                             reg_addr);
1296                 return -EIO;
1297         }
1298         dev = ((struct i40e_adapter *)hw->back)->eth_dev;
1299
1300         if (ori_reg_val != reg_val)
1301                 PMD_DRV_LOG(WARNING,
1302                             "i40e device %s changed global register [0x%08x]."
1303                             " original: 0x%"PRIx64", after: 0x%"PRIx64,
1304                             dev->device->name, reg_addr, ori_reg_val, reg_val);
1305
1306         return i40e_aq_debug_write_register(hw, reg_addr, reg_val, cmd_details);
1307 }
1308
1309 static int
1310 i40e_parse_latest_vec_handler(__rte_unused const char *key,
1311                                 const char *value,
1312                                 void *opaque)
1313 {
1314         struct i40e_adapter *ad = opaque;
1315         int use_latest_vec;
1316
1317         use_latest_vec = atoi(value);
1318
1319         if (use_latest_vec != 0 && use_latest_vec != 1)
1320                 PMD_DRV_LOG(WARNING, "Value should be 0 or 1, set it as 1!");
1321
1322         ad->use_latest_vec = (uint8_t)use_latest_vec;
1323
1324         return 0;
1325 }
1326
1327 static int
1328 i40e_use_latest_vec(struct rte_eth_dev *dev)
1329 {
1330         struct i40e_adapter *ad =
1331                 I40E_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
1332         struct rte_kvargs *kvlist;
1333         int kvargs_count;
1334
1335         ad->use_latest_vec = false;
1336
1337         if (!dev->device->devargs)
1338                 return 0;
1339
1340         kvlist = rte_kvargs_parse(dev->device->devargs->args, valid_keys);
1341         if (!kvlist)
1342                 return -EINVAL;
1343
1344         kvargs_count = rte_kvargs_count(kvlist, ETH_I40E_USE_LATEST_VEC);
1345         if (!kvargs_count) {
1346                 rte_kvargs_free(kvlist);
1347                 return 0;
1348         }
1349
1350         if (kvargs_count > 1)
1351                 PMD_DRV_LOG(WARNING, "More than one argument \"%s\" and only "
1352                             "the first invalid or last valid one is used !",
1353                             ETH_I40E_USE_LATEST_VEC);
1354
1355         if (rte_kvargs_process(kvlist, ETH_I40E_USE_LATEST_VEC,
1356                                 i40e_parse_latest_vec_handler, ad) < 0) {
1357                 rte_kvargs_free(kvlist);
1358                 return -EINVAL;
1359         }
1360
1361         rte_kvargs_free(kvlist);
1362         return 0;
1363 }
1364
1365 static int
1366 read_vf_msg_config(__rte_unused const char *key,
1367                                const char *value,
1368                                void *opaque)
1369 {
1370         struct i40e_vf_msg_cfg *cfg = opaque;
1371
1372         if (sscanf(value, "%u@%u:%u", &cfg->max_msg, &cfg->period,
1373                         &cfg->ignore_second) != 3) {
1374                 memset(cfg, 0, sizeof(*cfg));
1375                 PMD_DRV_LOG(ERR, "format error! example: "
1376                                 "%s=60@120:180", ETH_I40E_VF_MSG_CFG);
1377                 return -EINVAL;
1378         }
1379
1380         /*
1381          * If the message validation function been enabled, the 'period'
1382          * and 'ignore_second' must greater than 0.
1383          */
1384         if (cfg->max_msg && (!cfg->period || !cfg->ignore_second)) {
1385                 memset(cfg, 0, sizeof(*cfg));
1386                 PMD_DRV_LOG(ERR, "%s error! the second and third"
1387                                 " number must be greater than 0!",
1388                                 ETH_I40E_VF_MSG_CFG);
1389                 return -EINVAL;
1390         }
1391
1392         return 0;
1393 }
1394
1395 static int
1396 i40e_parse_vf_msg_config(struct rte_eth_dev *dev,
1397                 struct i40e_vf_msg_cfg *msg_cfg)
1398 {
1399         struct rte_kvargs *kvlist;
1400         int kvargs_count;
1401         int ret = 0;
1402
1403         memset(msg_cfg, 0, sizeof(*msg_cfg));
1404
1405         if (!dev->device->devargs)
1406                 return ret;
1407
1408         kvlist = rte_kvargs_parse(dev->device->devargs->args, valid_keys);
1409         if (!kvlist)
1410                 return -EINVAL;
1411
1412         kvargs_count = rte_kvargs_count(kvlist, ETH_I40E_VF_MSG_CFG);
1413         if (!kvargs_count)
1414                 goto free_end;
1415
1416         if (kvargs_count > 1) {
1417                 PMD_DRV_LOG(ERR, "More than one argument \"%s\"!",
1418                                 ETH_I40E_VF_MSG_CFG);
1419                 ret = -EINVAL;
1420                 goto free_end;
1421         }
1422
1423         if (rte_kvargs_process(kvlist, ETH_I40E_VF_MSG_CFG,
1424                         read_vf_msg_config, msg_cfg) < 0)
1425                 ret = -EINVAL;
1426
1427 free_end:
1428         rte_kvargs_free(kvlist);
1429         return ret;
1430 }
1431
1432 #define I40E_ALARM_INTERVAL 50000 /* us */
1433
1434 static int
1435 eth_i40e_dev_init(struct rte_eth_dev *dev, void *init_params __rte_unused)
1436 {
1437         struct rte_pci_device *pci_dev;
1438         struct rte_intr_handle *intr_handle;
1439         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1440         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1441         struct i40e_vsi *vsi;
1442         int ret;
1443         uint32_t len, val;
1444         uint8_t aq_fail = 0;
1445
1446         PMD_INIT_FUNC_TRACE();
1447
1448         dev->dev_ops = &i40e_eth_dev_ops;
1449         dev->rx_pkt_burst = i40e_recv_pkts;
1450         dev->tx_pkt_burst = i40e_xmit_pkts;
1451         dev->tx_pkt_prepare = i40e_prep_pkts;
1452
1453         /* for secondary processes, we don't initialise any further as primary
1454          * has already done this work. Only check we don't need a different
1455          * RX function */
1456         if (rte_eal_process_type() != RTE_PROC_PRIMARY){
1457                 i40e_set_rx_function(dev);
1458                 i40e_set_tx_function(dev);
1459                 return 0;
1460         }
1461         i40e_set_default_ptype_table(dev);
1462         pci_dev = RTE_ETH_DEV_TO_PCI(dev);
1463         intr_handle = &pci_dev->intr_handle;
1464
1465         rte_eth_copy_pci_info(dev, pci_dev);
1466
1467         pf->adapter = I40E_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
1468         pf->adapter->eth_dev = dev;
1469         pf->dev_data = dev->data;
1470
1471         hw->back = I40E_PF_TO_ADAPTER(pf);
1472         hw->hw_addr = (uint8_t *)(pci_dev->mem_resource[0].addr);
1473         if (!hw->hw_addr) {
1474                 PMD_INIT_LOG(ERR,
1475                         "Hardware is not available, as address is NULL");
1476                 return -ENODEV;
1477         }
1478
1479         hw->vendor_id = pci_dev->id.vendor_id;
1480         hw->device_id = pci_dev->id.device_id;
1481         hw->subsystem_vendor_id = pci_dev->id.subsystem_vendor_id;
1482         hw->subsystem_device_id = pci_dev->id.subsystem_device_id;
1483         hw->bus.device = pci_dev->addr.devid;
1484         hw->bus.func = pci_dev->addr.function;
1485         hw->adapter_stopped = 0;
1486         hw->adapter_closed = 0;
1487
1488         /* Init switch device pointer */
1489         hw->switch_dev = NULL;
1490
1491         /*
1492          * Switch Tag value should not be identical to either the First Tag
1493          * or Second Tag values. So set something other than common Ethertype
1494          * for internal switching.
1495          */
1496         hw->switch_tag = 0xffff;
1497
1498         val = I40E_READ_REG(hw, I40E_GL_FWSTS);
1499         if (val & I40E_GL_FWSTS_FWS1B_MASK) {
1500                 PMD_INIT_LOG(ERR, "\nERROR: "
1501                         "Firmware recovery mode detected. Limiting functionality.\n"
1502                         "Refer to the Intel(R) Ethernet Adapters and Devices "
1503                         "User Guide for details on firmware recovery mode.");
1504                 return -EIO;
1505         }
1506
1507         i40e_parse_vf_msg_config(dev, &pf->vf_msg_cfg);
1508         /* Check if need to support multi-driver */
1509         i40e_support_multi_driver(dev);
1510         /* Check if users want the latest supported vec path */
1511         i40e_use_latest_vec(dev);
1512
1513         /* Make sure all is clean before doing PF reset */
1514         i40e_clear_hw(hw);
1515
1516         /* Reset here to make sure all is clean for each PF */
1517         ret = i40e_pf_reset(hw);
1518         if (ret) {
1519                 PMD_INIT_LOG(ERR, "Failed to reset pf: %d", ret);
1520                 return ret;
1521         }
1522
1523         /* Initialize the shared code (base driver) */
1524         ret = i40e_init_shared_code(hw);
1525         if (ret) {
1526                 PMD_INIT_LOG(ERR, "Failed to init shared code (base driver): %d", ret);
1527                 return ret;
1528         }
1529
1530         /* Initialize the parameters for adminq */
1531         i40e_init_adminq_parameter(hw);
1532         ret = i40e_init_adminq(hw);
1533         if (ret != I40E_SUCCESS) {
1534                 PMD_INIT_LOG(ERR, "Failed to init adminq: %d", ret);
1535                 return -EIO;
1536         }
1537         /* Firmware of SFP x722 does not support adminq option */
1538         if (hw->device_id == I40E_DEV_ID_SFP_X722)
1539                 hw->flags &= ~I40E_HW_FLAG_802_1AD_CAPABLE;
1540
1541         PMD_INIT_LOG(INFO, "FW %d.%d API %d.%d NVM %02d.%02d.%02d eetrack %04x",
1542                      hw->aq.fw_maj_ver, hw->aq.fw_min_ver,
1543                      hw->aq.api_maj_ver, hw->aq.api_min_ver,
1544                      ((hw->nvm.version >> 12) & 0xf),
1545                      ((hw->nvm.version >> 4) & 0xff),
1546                      (hw->nvm.version & 0xf), hw->nvm.eetrack);
1547
1548         /* Initialize the hardware */
1549         i40e_hw_init(dev);
1550
1551         i40e_config_automask(pf);
1552
1553         i40e_set_default_pctype_table(dev);
1554
1555         /*
1556          * To work around the NVM issue, initialize registers
1557          * for packet type of QinQ by software.
1558          * It should be removed once issues are fixed in NVM.
1559          */
1560         if (!pf->support_multi_driver)
1561                 i40e_GLQF_reg_init(hw);
1562
1563         /* Initialize the input set for filters (hash and fd) to default value */
1564         i40e_filter_input_set_init(pf);
1565
1566         /* initialise the L3_MAP register */
1567         if (!pf->support_multi_driver) {
1568                 ret = i40e_aq_debug_write_global_register(hw,
1569                                                    I40E_GLQF_L3_MAP(40),
1570                                                    0x00000028,  NULL);
1571                 if (ret)
1572                         PMD_INIT_LOG(ERR, "Failed to write L3 MAP register %d",
1573                                      ret);
1574                 PMD_INIT_LOG(DEBUG,
1575                              "Global register 0x%08x is changed with 0x28",
1576                              I40E_GLQF_L3_MAP(40));
1577         }
1578
1579         /* Need the special FW version to support floating VEB */
1580         config_floating_veb(dev);
1581         /* Clear PXE mode */
1582         i40e_clear_pxe_mode(hw);
1583         i40e_dev_sync_phy_type(hw);
1584
1585         /*
1586          * On X710, performance number is far from the expectation on recent
1587          * firmware versions. The fix for this issue may not be integrated in
1588          * the following firmware version. So the workaround in software driver
1589          * is needed. It needs to modify the initial values of 3 internal only
1590          * registers. Note that the workaround can be removed when it is fixed
1591          * in firmware in the future.
1592          */
1593         i40e_configure_registers(hw);
1594
1595         /* Get hw capabilities */
1596         ret = i40e_get_cap(hw);
1597         if (ret != I40E_SUCCESS) {
1598                 PMD_INIT_LOG(ERR, "Failed to get capabilities: %d", ret);
1599                 goto err_get_capabilities;
1600         }
1601
1602         /* Initialize parameters for PF */
1603         ret = i40e_pf_parameter_init(dev);
1604         if (ret != 0) {
1605                 PMD_INIT_LOG(ERR, "Failed to do parameter init: %d", ret);
1606                 goto err_parameter_init;
1607         }
1608
1609         /* Initialize the queue management */
1610         ret = i40e_res_pool_init(&pf->qp_pool, 0, hw->func_caps.num_tx_qp);
1611         if (ret < 0) {
1612                 PMD_INIT_LOG(ERR, "Failed to init queue pool");
1613                 goto err_qp_pool_init;
1614         }
1615         ret = i40e_res_pool_init(&pf->msix_pool, 1,
1616                                 hw->func_caps.num_msix_vectors - 1);
1617         if (ret < 0) {
1618                 PMD_INIT_LOG(ERR, "Failed to init MSIX pool");
1619                 goto err_msix_pool_init;
1620         }
1621
1622         /* Initialize lan hmc */
1623         ret = i40e_init_lan_hmc(hw, hw->func_caps.num_tx_qp,
1624                                 hw->func_caps.num_rx_qp, 0, 0);
1625         if (ret != I40E_SUCCESS) {
1626                 PMD_INIT_LOG(ERR, "Failed to init lan hmc: %d", ret);
1627                 goto err_init_lan_hmc;
1628         }
1629
1630         /* Configure lan hmc */
1631         ret = i40e_configure_lan_hmc(hw, I40E_HMC_MODEL_DIRECT_ONLY);
1632         if (ret != I40E_SUCCESS) {
1633                 PMD_INIT_LOG(ERR, "Failed to configure lan hmc: %d", ret);
1634                 goto err_configure_lan_hmc;
1635         }
1636
1637         /* Get and check the mac address */
1638         i40e_get_mac_addr(hw, hw->mac.addr);
1639         if (i40e_validate_mac_addr(hw->mac.addr) != I40E_SUCCESS) {
1640                 PMD_INIT_LOG(ERR, "mac address is not valid");
1641                 ret = -EIO;
1642                 goto err_get_mac_addr;
1643         }
1644         /* Copy the permanent MAC address */
1645         rte_ether_addr_copy((struct rte_ether_addr *)hw->mac.addr,
1646                         (struct rte_ether_addr *)hw->mac.perm_addr);
1647
1648         /* Disable flow control */
1649         hw->fc.requested_mode = I40E_FC_NONE;
1650         i40e_set_fc(hw, &aq_fail, TRUE);
1651
1652         /* Set the global registers with default ether type value */
1653         if (!pf->support_multi_driver) {
1654                 ret = i40e_vlan_tpid_set(dev, ETH_VLAN_TYPE_OUTER,
1655                                          RTE_ETHER_TYPE_VLAN);
1656                 if (ret != I40E_SUCCESS) {
1657                         PMD_INIT_LOG(ERR,
1658                                      "Failed to set the default outer "
1659                                      "VLAN ether type");
1660                         goto err_setup_pf_switch;
1661                 }
1662         }
1663
1664         /* PF setup, which includes VSI setup */
1665         ret = i40e_pf_setup(pf);
1666         if (ret) {
1667                 PMD_INIT_LOG(ERR, "Failed to setup pf switch: %d", ret);
1668                 goto err_setup_pf_switch;
1669         }
1670
1671         vsi = pf->main_vsi;
1672
1673         /* Disable double vlan by default */
1674         i40e_vsi_config_double_vlan(vsi, FALSE);
1675
1676         /* Disable S-TAG identification when floating_veb is disabled */
1677         if (!pf->floating_veb) {
1678                 ret = I40E_READ_REG(hw, I40E_PRT_L2TAGSEN);
1679                 if (ret & I40E_L2_TAGS_S_TAG_MASK) {
1680                         ret &= ~I40E_L2_TAGS_S_TAG_MASK;
1681                         I40E_WRITE_REG(hw, I40E_PRT_L2TAGSEN, ret);
1682                 }
1683         }
1684
1685         if (!vsi->max_macaddrs)
1686                 len = RTE_ETHER_ADDR_LEN;
1687         else
1688                 len = RTE_ETHER_ADDR_LEN * vsi->max_macaddrs;
1689
1690         /* Should be after VSI initialized */
1691         dev->data->mac_addrs = rte_zmalloc("i40e", len, 0);
1692         if (!dev->data->mac_addrs) {
1693                 PMD_INIT_LOG(ERR,
1694                         "Failed to allocated memory for storing mac address");
1695                 goto err_mac_alloc;
1696         }
1697         rte_ether_addr_copy((struct rte_ether_addr *)hw->mac.perm_addr,
1698                                         &dev->data->mac_addrs[0]);
1699
1700         /* Pass the information to the rte_eth_dev_close() that it should also
1701          * release the private port resources.
1702          */
1703         dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
1704
1705         /* Init dcb to sw mode by default */
1706         ret = i40e_dcb_init_configure(dev, TRUE);
1707         if (ret != I40E_SUCCESS) {
1708                 PMD_INIT_LOG(INFO, "Failed to init dcb.");
1709                 pf->flags &= ~I40E_FLAG_DCB;
1710         }
1711         /* Update HW struct after DCB configuration */
1712         i40e_get_cap(hw);
1713
1714         /* initialize pf host driver to setup SRIOV resource if applicable */
1715         i40e_pf_host_init(dev);
1716
1717         /* register callback func to eal lib */
1718         rte_intr_callback_register(intr_handle,
1719                                    i40e_dev_interrupt_handler, dev);
1720
1721         /* configure and enable device interrupt */
1722         i40e_pf_config_irq0(hw, TRUE);
1723         i40e_pf_enable_irq0(hw);
1724
1725         /* enable uio intr after callback register */
1726         rte_intr_enable(intr_handle);
1727
1728         /* By default disable flexible payload in global configuration */
1729         if (!pf->support_multi_driver)
1730                 i40e_flex_payload_reg_set_default(hw);
1731
1732         /*
1733          * Add an ethertype filter to drop all flow control frames transmitted
1734          * from VSIs. By doing so, we stop VF from sending out PAUSE or PFC
1735          * frames to wire.
1736          */
1737         i40e_add_tx_flow_control_drop_filter(pf);
1738
1739         /* Set the max frame size to 0x2600 by default,
1740          * in case other drivers changed the default value.
1741          */
1742         i40e_aq_set_mac_config(hw, I40E_FRAME_SIZE_MAX, TRUE, false, 0, NULL);
1743
1744         /* initialize mirror rule list */
1745         TAILQ_INIT(&pf->mirror_list);
1746
1747         /* initialize RSS rule list */
1748         TAILQ_INIT(&pf->rss_config_list);
1749
1750         /* initialize Traffic Manager configuration */
1751         i40e_tm_conf_init(dev);
1752
1753         /* Initialize customized information */
1754         i40e_init_customized_info(pf);
1755
1756         /* Initialize the filter invalidation configuration */
1757         i40e_init_filter_invalidation(pf);
1758
1759         ret = i40e_init_ethtype_filter_list(dev);
1760         if (ret < 0)
1761                 goto err_init_ethtype_filter_list;
1762         ret = i40e_init_tunnel_filter_list(dev);
1763         if (ret < 0)
1764                 goto err_init_tunnel_filter_list;
1765         ret = i40e_init_fdir_filter_list(dev);
1766         if (ret < 0)
1767                 goto err_init_fdir_filter_list;
1768
1769         /* initialize queue region configuration */
1770         i40e_init_queue_region_conf(dev);
1771
1772         /* initialize RSS configuration from rte_flow */
1773         memset(&pf->rss_info, 0,
1774                 sizeof(struct i40e_rte_flow_rss_conf));
1775
1776         /* reset all stats of the device, including pf and main vsi */
1777         i40e_dev_stats_reset(dev);
1778
1779         return 0;
1780
1781 err_init_fdir_filter_list:
1782         rte_free(pf->tunnel.hash_table);
1783         rte_free(pf->tunnel.hash_map);
1784 err_init_tunnel_filter_list:
1785         rte_free(pf->ethertype.hash_table);
1786         rte_free(pf->ethertype.hash_map);
1787 err_init_ethtype_filter_list:
1788         rte_free(dev->data->mac_addrs);
1789         dev->data->mac_addrs = NULL;
1790 err_mac_alloc:
1791         i40e_vsi_release(pf->main_vsi);
1792 err_setup_pf_switch:
1793 err_get_mac_addr:
1794 err_configure_lan_hmc:
1795         (void)i40e_shutdown_lan_hmc(hw);
1796 err_init_lan_hmc:
1797         i40e_res_pool_destroy(&pf->msix_pool);
1798 err_msix_pool_init:
1799         i40e_res_pool_destroy(&pf->qp_pool);
1800 err_qp_pool_init:
1801 err_parameter_init:
1802 err_get_capabilities:
1803         (void)i40e_shutdown_adminq(hw);
1804
1805         return ret;
1806 }
1807
1808 static void
1809 i40e_rm_ethtype_filter_list(struct i40e_pf *pf)
1810 {
1811         struct i40e_ethertype_filter *p_ethertype;
1812         struct i40e_ethertype_rule *ethertype_rule;
1813
1814         ethertype_rule = &pf->ethertype;
1815         /* Remove all ethertype filter rules and hash */
1816         if (ethertype_rule->hash_map)
1817                 rte_free(ethertype_rule->hash_map);
1818         if (ethertype_rule->hash_table)
1819                 rte_hash_free(ethertype_rule->hash_table);
1820
1821         while ((p_ethertype = TAILQ_FIRST(&ethertype_rule->ethertype_list))) {
1822                 TAILQ_REMOVE(&ethertype_rule->ethertype_list,
1823                              p_ethertype, rules);
1824                 rte_free(p_ethertype);
1825         }
1826 }
1827
1828 static void
1829 i40e_rm_tunnel_filter_list(struct i40e_pf *pf)
1830 {
1831         struct i40e_tunnel_filter *p_tunnel;
1832         struct i40e_tunnel_rule *tunnel_rule;
1833
1834         tunnel_rule = &pf->tunnel;
1835         /* Remove all tunnel director rules and hash */
1836         if (tunnel_rule->hash_map)
1837                 rte_free(tunnel_rule->hash_map);
1838         if (tunnel_rule->hash_table)
1839                 rte_hash_free(tunnel_rule->hash_table);
1840
1841         while ((p_tunnel = TAILQ_FIRST(&tunnel_rule->tunnel_list))) {
1842                 TAILQ_REMOVE(&tunnel_rule->tunnel_list, p_tunnel, rules);
1843                 rte_free(p_tunnel);
1844         }
1845 }
1846
1847 static void
1848 i40e_rm_fdir_filter_list(struct i40e_pf *pf)
1849 {
1850         struct i40e_fdir_filter *p_fdir;
1851         struct i40e_fdir_info *fdir_info;
1852
1853         fdir_info = &pf->fdir;
1854
1855         /* Remove all flow director rules */
1856         while ((p_fdir = TAILQ_FIRST(&fdir_info->fdir_list)))
1857                 TAILQ_REMOVE(&fdir_info->fdir_list, p_fdir, rules);
1858 }
1859
1860 static void
1861 i40e_fdir_memory_cleanup(struct i40e_pf *pf)
1862 {
1863         struct i40e_fdir_info *fdir_info;
1864
1865         fdir_info = &pf->fdir;
1866
1867         /* flow director memory cleanup */
1868         if (fdir_info->hash_map)
1869                 rte_free(fdir_info->hash_map);
1870         if (fdir_info->hash_table)
1871                 rte_hash_free(fdir_info->hash_table);
1872         if (fdir_info->fdir_flow_pool.bitmap)
1873                 rte_bitmap_free(fdir_info->fdir_flow_pool.bitmap);
1874         if (fdir_info->fdir_flow_pool.pool)
1875                 rte_free(fdir_info->fdir_flow_pool.pool);
1876         if (fdir_info->fdir_filter_array)
1877                 rte_free(fdir_info->fdir_filter_array);
1878 }
1879
1880 void i40e_flex_payload_reg_set_default(struct i40e_hw *hw)
1881 {
1882         /*
1883          * Disable by default flexible payload
1884          * for corresponding L2/L3/L4 layers.
1885          */
1886         I40E_WRITE_GLB_REG(hw, I40E_GLQF_ORT(33), 0x00000000);
1887         I40E_WRITE_GLB_REG(hw, I40E_GLQF_ORT(34), 0x00000000);
1888         I40E_WRITE_GLB_REG(hw, I40E_GLQF_ORT(35), 0x00000000);
1889 }
1890
1891 static int
1892 eth_i40e_dev_uninit(struct rte_eth_dev *dev)
1893 {
1894         struct i40e_hw *hw;
1895
1896         PMD_INIT_FUNC_TRACE();
1897
1898         if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1899                 return 0;
1900
1901         hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1902
1903         if (hw->adapter_closed == 0)
1904                 i40e_dev_close(dev);
1905
1906         return 0;
1907 }
1908
1909 static int
1910 i40e_dev_configure(struct rte_eth_dev *dev)
1911 {
1912         struct i40e_adapter *ad =
1913                 I40E_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
1914         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
1915         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1916         enum rte_eth_rx_mq_mode mq_mode = dev->data->dev_conf.rxmode.mq_mode;
1917         int i, ret;
1918
1919         ret = i40e_dev_sync_phy_type(hw);
1920         if (ret)
1921                 return ret;
1922
1923         /* Initialize to TRUE. If any of Rx queues doesn't meet the
1924          * bulk allocation or vector Rx preconditions we will reset it.
1925          */
1926         ad->rx_bulk_alloc_allowed = true;
1927         ad->rx_vec_allowed = true;
1928         ad->tx_simple_allowed = true;
1929         ad->tx_vec_allowed = true;
1930
1931         if (dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_RSS_FLAG)
1932                 dev->data->dev_conf.rxmode.offloads |= DEV_RX_OFFLOAD_RSS_HASH;
1933
1934         /* Only legacy filter API needs the following fdir config. So when the
1935          * legacy filter API is deprecated, the following codes should also be
1936          * removed.
1937          */
1938         if (dev->data->dev_conf.fdir_conf.mode == RTE_FDIR_MODE_PERFECT) {
1939                 ret = i40e_fdir_setup(pf);
1940                 if (ret != I40E_SUCCESS) {
1941                         PMD_DRV_LOG(ERR, "Failed to setup flow director.");
1942                         return -ENOTSUP;
1943                 }
1944                 ret = i40e_fdir_configure(dev);
1945                 if (ret < 0) {
1946                         PMD_DRV_LOG(ERR, "failed to configure fdir.");
1947                         goto err;
1948                 }
1949         } else
1950                 i40e_fdir_teardown(pf);
1951
1952         ret = i40e_dev_init_vlan(dev);
1953         if (ret < 0)
1954                 goto err;
1955
1956         /* VMDQ setup.
1957          *  Needs to move VMDQ setting out of i40e_pf_config_mq_rx() as VMDQ and
1958          *  RSS setting have different requirements.
1959          *  General PMD driver call sequence are NIC init, configure,
1960          *  rx/tx_queue_setup and dev_start. In rx/tx_queue_setup() function, it
1961          *  will try to lookup the VSI that specific queue belongs to if VMDQ
1962          *  applicable. So, VMDQ setting has to be done before
1963          *  rx/tx_queue_setup(). This function is good  to place vmdq_setup.
1964          *  For RSS setting, it will try to calculate actual configured RX queue
1965          *  number, which will be available after rx_queue_setup(). dev_start()
1966          *  function is good to place RSS setup.
1967          */
1968         if (mq_mode & ETH_MQ_RX_VMDQ_FLAG) {
1969                 ret = i40e_vmdq_setup(dev);
1970                 if (ret)
1971                         goto err;
1972         }
1973
1974         if (mq_mode & ETH_MQ_RX_DCB_FLAG) {
1975                 ret = i40e_dcb_setup(dev);
1976                 if (ret) {
1977                         PMD_DRV_LOG(ERR, "failed to configure DCB.");
1978                         goto err_dcb;
1979                 }
1980         }
1981
1982         TAILQ_INIT(&pf->flow_list);
1983
1984         return 0;
1985
1986 err_dcb:
1987         /* need to release vmdq resource if exists */
1988         for (i = 0; i < pf->nb_cfg_vmdq_vsi; i++) {
1989                 i40e_vsi_release(pf->vmdq[i].vsi);
1990                 pf->vmdq[i].vsi = NULL;
1991         }
1992         rte_free(pf->vmdq);
1993         pf->vmdq = NULL;
1994 err:
1995         /* Need to release fdir resource if exists.
1996          * Only legacy filter API needs the following fdir config. So when the
1997          * legacy filter API is deprecated, the following code should also be
1998          * removed.
1999          */
2000         i40e_fdir_teardown(pf);
2001         return ret;
2002 }
2003
2004 void
2005 i40e_vsi_queues_unbind_intr(struct i40e_vsi *vsi)
2006 {
2007         struct rte_eth_dev *dev = vsi->adapter->eth_dev;
2008         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2009         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2010         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
2011         uint16_t msix_vect = vsi->msix_intr;
2012         uint16_t i;
2013
2014         for (i = 0; i < vsi->nb_qps; i++) {
2015                 I40E_WRITE_REG(hw, I40E_QINT_TQCTL(vsi->base_queue + i), 0);
2016                 I40E_WRITE_REG(hw, I40E_QINT_RQCTL(vsi->base_queue + i), 0);
2017                 rte_wmb();
2018         }
2019
2020         if (vsi->type != I40E_VSI_SRIOV) {
2021                 if (!rte_intr_allow_others(intr_handle)) {
2022                         I40E_WRITE_REG(hw, I40E_PFINT_LNKLST0,
2023                                        I40E_PFINT_LNKLST0_FIRSTQ_INDX_MASK);
2024                         I40E_WRITE_REG(hw,
2025                                        I40E_PFINT_ITR0(I40E_ITR_INDEX_DEFAULT),
2026                                        0);
2027                 } else {
2028                         I40E_WRITE_REG(hw, I40E_PFINT_LNKLSTN(msix_vect - 1),
2029                                        I40E_PFINT_LNKLSTN_FIRSTQ_INDX_MASK);
2030                         I40E_WRITE_REG(hw,
2031                                        I40E_PFINT_ITRN(I40E_ITR_INDEX_DEFAULT,
2032                                                        msix_vect - 1), 0);
2033                 }
2034         } else {
2035                 uint32_t reg;
2036                 reg = (hw->func_caps.num_msix_vectors_vf - 1) *
2037                         vsi->user_param + (msix_vect - 1);
2038
2039                 I40E_WRITE_REG(hw, I40E_VPINT_LNKLSTN(reg),
2040                                I40E_VPINT_LNKLSTN_FIRSTQ_INDX_MASK);
2041         }
2042         I40E_WRITE_FLUSH(hw);
2043 }
2044
2045 static void
2046 __vsi_queues_bind_intr(struct i40e_vsi *vsi, uint16_t msix_vect,
2047                        int base_queue, int nb_queue,
2048                        uint16_t itr_idx)
2049 {
2050         int i;
2051         uint32_t val;
2052         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
2053         struct i40e_pf *pf = I40E_VSI_TO_PF(vsi);
2054
2055         /* Bind all RX queues to allocated MSIX interrupt */
2056         for (i = 0; i < nb_queue; i++) {
2057                 val = (msix_vect << I40E_QINT_RQCTL_MSIX_INDX_SHIFT) |
2058                         itr_idx << I40E_QINT_RQCTL_ITR_INDX_SHIFT |
2059                         ((base_queue + i + 1) <<
2060                          I40E_QINT_RQCTL_NEXTQ_INDX_SHIFT) |
2061                         (0 << I40E_QINT_RQCTL_NEXTQ_TYPE_SHIFT) |
2062                         I40E_QINT_RQCTL_CAUSE_ENA_MASK;
2063
2064                 if (i == nb_queue - 1)
2065                         val |= I40E_QINT_RQCTL_NEXTQ_INDX_MASK;
2066                 I40E_WRITE_REG(hw, I40E_QINT_RQCTL(base_queue + i), val);
2067         }
2068
2069         /* Write first RX queue to Link list register as the head element */
2070         if (vsi->type != I40E_VSI_SRIOV) {
2071                 uint16_t interval =
2072                         i40e_calc_itr_interval(1, pf->support_multi_driver);
2073
2074                 if (msix_vect == I40E_MISC_VEC_ID) {
2075                         I40E_WRITE_REG(hw, I40E_PFINT_LNKLST0,
2076                                        (base_queue <<
2077                                         I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT) |
2078                                        (0x0 <<
2079                                         I40E_PFINT_LNKLST0_FIRSTQ_TYPE_SHIFT));
2080                         I40E_WRITE_REG(hw,
2081                                        I40E_PFINT_ITR0(I40E_ITR_INDEX_DEFAULT),
2082                                        interval);
2083                 } else {
2084                         I40E_WRITE_REG(hw, I40E_PFINT_LNKLSTN(msix_vect - 1),
2085                                        (base_queue <<
2086                                         I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT) |
2087                                        (0x0 <<
2088                                         I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_SHIFT));
2089                         I40E_WRITE_REG(hw,
2090                                        I40E_PFINT_ITRN(I40E_ITR_INDEX_DEFAULT,
2091                                                        msix_vect - 1),
2092                                        interval);
2093                 }
2094         } else {
2095                 uint32_t reg;
2096
2097                 if (msix_vect == I40E_MISC_VEC_ID) {
2098                         I40E_WRITE_REG(hw,
2099                                        I40E_VPINT_LNKLST0(vsi->user_param),
2100                                        (base_queue <<
2101                                         I40E_VPINT_LNKLST0_FIRSTQ_INDX_SHIFT) |
2102                                        (0x0 <<
2103                                         I40E_VPINT_LNKLST0_FIRSTQ_TYPE_SHIFT));
2104                 } else {
2105                         /* num_msix_vectors_vf needs to minus irq0 */
2106                         reg = (hw->func_caps.num_msix_vectors_vf - 1) *
2107                                 vsi->user_param + (msix_vect - 1);
2108
2109                         I40E_WRITE_REG(hw, I40E_VPINT_LNKLSTN(reg),
2110                                        (base_queue <<
2111                                         I40E_VPINT_LNKLSTN_FIRSTQ_INDX_SHIFT) |
2112                                        (0x0 <<
2113                                         I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_SHIFT));
2114                 }
2115         }
2116
2117         I40E_WRITE_FLUSH(hw);
2118 }
2119
2120 int
2121 i40e_vsi_queues_bind_intr(struct i40e_vsi *vsi, uint16_t itr_idx)
2122 {
2123         struct rte_eth_dev *dev = vsi->adapter->eth_dev;
2124         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2125         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2126         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
2127         uint16_t msix_vect = vsi->msix_intr;
2128         uint16_t nb_msix = RTE_MIN(vsi->nb_msix, intr_handle->nb_efd);
2129         uint16_t queue_idx = 0;
2130         int record = 0;
2131         int i;
2132
2133         for (i = 0; i < vsi->nb_qps; i++) {
2134                 I40E_WRITE_REG(hw, I40E_QINT_TQCTL(vsi->base_queue + i), 0);
2135                 I40E_WRITE_REG(hw, I40E_QINT_RQCTL(vsi->base_queue + i), 0);
2136         }
2137
2138         /* VF bind interrupt */
2139         if (vsi->type == I40E_VSI_SRIOV) {
2140                 if (vsi->nb_msix == 0) {
2141                         PMD_DRV_LOG(ERR, "No msix resource");
2142                         return -EINVAL;
2143                 }
2144                 __vsi_queues_bind_intr(vsi, msix_vect,
2145                                        vsi->base_queue, vsi->nb_qps,
2146                                        itr_idx);
2147                 return 0;
2148         }
2149
2150         /* PF & VMDq bind interrupt */
2151         if (rte_intr_dp_is_en(intr_handle)) {
2152                 if (vsi->type == I40E_VSI_MAIN) {
2153                         queue_idx = 0;
2154                         record = 1;
2155                 } else if (vsi->type == I40E_VSI_VMDQ2) {
2156                         struct i40e_vsi *main_vsi =
2157                                 I40E_DEV_PRIVATE_TO_MAIN_VSI(vsi->adapter);
2158                         queue_idx = vsi->base_queue - main_vsi->nb_qps;
2159                         record = 1;
2160                 }
2161         }
2162
2163         for (i = 0; i < vsi->nb_used_qps; i++) {
2164                 if (vsi->nb_msix == 0) {
2165                         PMD_DRV_LOG(ERR, "No msix resource");
2166                         return -EINVAL;
2167                 } else if (nb_msix <= 1) {
2168                         if (!rte_intr_allow_others(intr_handle))
2169                                 /* allow to share MISC_VEC_ID */
2170                                 msix_vect = I40E_MISC_VEC_ID;
2171
2172                         /* no enough msix_vect, map all to one */
2173                         __vsi_queues_bind_intr(vsi, msix_vect,
2174                                                vsi->base_queue + i,
2175                                                vsi->nb_used_qps - i,
2176                                                itr_idx);
2177                         for (; !!record && i < vsi->nb_used_qps; i++)
2178                                 intr_handle->intr_vec[queue_idx + i] =
2179                                         msix_vect;
2180                         break;
2181                 }
2182                 /* 1:1 queue/msix_vect mapping */
2183                 __vsi_queues_bind_intr(vsi, msix_vect,
2184                                        vsi->base_queue + i, 1,
2185                                        itr_idx);
2186                 if (!!record)
2187                         intr_handle->intr_vec[queue_idx + i] = msix_vect;
2188
2189                 msix_vect++;
2190                 nb_msix--;
2191         }
2192
2193         return 0;
2194 }
2195
2196 void
2197 i40e_vsi_enable_queues_intr(struct i40e_vsi *vsi)
2198 {
2199         struct rte_eth_dev *dev = vsi->adapter->eth_dev;
2200         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2201         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2202         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
2203         struct i40e_pf *pf = I40E_VSI_TO_PF(vsi);
2204         uint16_t msix_intr, i;
2205
2206         if (rte_intr_allow_others(intr_handle) && !pf->support_multi_driver)
2207                 for (i = 0; i < vsi->nb_msix; i++) {
2208                         msix_intr = vsi->msix_intr + i;
2209                         I40E_WRITE_REG(hw, I40E_PFINT_DYN_CTLN(msix_intr - 1),
2210                                 I40E_PFINT_DYN_CTLN_INTENA_MASK |
2211                                 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
2212                                 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK);
2213                 }
2214         else
2215                 I40E_WRITE_REG(hw, I40E_PFINT_DYN_CTL0,
2216                                I40E_PFINT_DYN_CTL0_INTENA_MASK |
2217                                I40E_PFINT_DYN_CTL0_CLEARPBA_MASK |
2218                                I40E_PFINT_DYN_CTL0_ITR_INDX_MASK);
2219
2220         I40E_WRITE_FLUSH(hw);
2221 }
2222
2223 void
2224 i40e_vsi_disable_queues_intr(struct i40e_vsi *vsi)
2225 {
2226         struct rte_eth_dev *dev = vsi->adapter->eth_dev;
2227         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2228         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2229         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
2230         struct i40e_pf *pf = I40E_VSI_TO_PF(vsi);
2231         uint16_t msix_intr, i;
2232
2233         if (rte_intr_allow_others(intr_handle) && !pf->support_multi_driver)
2234                 for (i = 0; i < vsi->nb_msix; i++) {
2235                         msix_intr = vsi->msix_intr + i;
2236                         I40E_WRITE_REG(hw, I40E_PFINT_DYN_CTLN(msix_intr - 1),
2237                                        I40E_PFINT_DYN_CTLN_ITR_INDX_MASK);
2238                 }
2239         else
2240                 I40E_WRITE_REG(hw, I40E_PFINT_DYN_CTL0,
2241                                I40E_PFINT_DYN_CTL0_ITR_INDX_MASK);
2242
2243         I40E_WRITE_FLUSH(hw);
2244 }
2245
2246 static inline uint8_t
2247 i40e_parse_link_speeds(uint16_t link_speeds)
2248 {
2249         uint8_t link_speed = I40E_LINK_SPEED_UNKNOWN;
2250
2251         if (link_speeds & ETH_LINK_SPEED_40G)
2252                 link_speed |= I40E_LINK_SPEED_40GB;
2253         if (link_speeds & ETH_LINK_SPEED_25G)
2254                 link_speed |= I40E_LINK_SPEED_25GB;
2255         if (link_speeds & ETH_LINK_SPEED_20G)
2256                 link_speed |= I40E_LINK_SPEED_20GB;
2257         if (link_speeds & ETH_LINK_SPEED_10G)
2258                 link_speed |= I40E_LINK_SPEED_10GB;
2259         if (link_speeds & ETH_LINK_SPEED_1G)
2260                 link_speed |= I40E_LINK_SPEED_1GB;
2261         if (link_speeds & ETH_LINK_SPEED_100M)
2262                 link_speed |= I40E_LINK_SPEED_100MB;
2263
2264         return link_speed;
2265 }
2266
2267 static int
2268 i40e_phy_conf_link(struct i40e_hw *hw,
2269                    uint8_t abilities,
2270                    uint8_t force_speed,
2271                    bool is_up)
2272 {
2273         enum i40e_status_code status;
2274         struct i40e_aq_get_phy_abilities_resp phy_ab;
2275         struct i40e_aq_set_phy_config phy_conf;
2276         enum i40e_aq_phy_type cnt;
2277         uint8_t avail_speed;
2278         uint32_t phy_type_mask = 0;
2279
2280         const uint8_t mask = I40E_AQ_PHY_FLAG_PAUSE_TX |
2281                         I40E_AQ_PHY_FLAG_PAUSE_RX |
2282                         I40E_AQ_PHY_FLAG_PAUSE_RX |
2283                         I40E_AQ_PHY_FLAG_LOW_POWER;
2284         int ret = -ENOTSUP;
2285
2286         /* To get phy capabilities of available speeds. */
2287         status = i40e_aq_get_phy_capabilities(hw, false, true, &phy_ab,
2288                                               NULL);
2289         if (status) {
2290                 PMD_DRV_LOG(ERR, "Failed to get PHY capabilities: %d\n",
2291                                 status);
2292                 return ret;
2293         }
2294         avail_speed = phy_ab.link_speed;
2295
2296         /* To get the current phy config. */
2297         status = i40e_aq_get_phy_capabilities(hw, false, false, &phy_ab,
2298                                               NULL);
2299         if (status) {
2300                 PMD_DRV_LOG(ERR, "Failed to get the current PHY config: %d\n",
2301                                 status);
2302                 return ret;
2303         }
2304
2305         /* If link needs to go up and it is in autoneg mode the speed is OK,
2306          * no need to set up again.
2307          */
2308         if (is_up && phy_ab.phy_type != 0 &&
2309                      abilities & I40E_AQ_PHY_AN_ENABLED &&
2310                      phy_ab.link_speed != 0)
2311                 return I40E_SUCCESS;
2312
2313         memset(&phy_conf, 0, sizeof(phy_conf));
2314
2315         /* bits 0-2 use the values from get_phy_abilities_resp */
2316         abilities &= ~mask;
2317         abilities |= phy_ab.abilities & mask;
2318
2319         phy_conf.abilities = abilities;
2320
2321         /* If link needs to go up, but the force speed is not supported,
2322          * Warn users and config the default available speeds.
2323          */
2324         if (is_up && !(force_speed & avail_speed)) {
2325                 PMD_DRV_LOG(WARNING, "Invalid speed setting, set to default!\n");
2326                 phy_conf.link_speed = avail_speed;
2327         } else {
2328                 phy_conf.link_speed = is_up ? force_speed : avail_speed;
2329         }
2330
2331         /* PHY type mask needs to include each type except PHY type extension */
2332         for (cnt = I40E_PHY_TYPE_SGMII; cnt < I40E_PHY_TYPE_25GBASE_KR; cnt++)
2333                 phy_type_mask |= 1 << cnt;
2334
2335         /* use get_phy_abilities_resp value for the rest */
2336         phy_conf.phy_type = is_up ? cpu_to_le32(phy_type_mask) : 0;
2337         phy_conf.phy_type_ext = is_up ? (I40E_AQ_PHY_TYPE_EXT_25G_KR |
2338                 I40E_AQ_PHY_TYPE_EXT_25G_CR | I40E_AQ_PHY_TYPE_EXT_25G_SR |
2339                 I40E_AQ_PHY_TYPE_EXT_25G_LR) : 0;
2340         phy_conf.fec_config = phy_ab.fec_cfg_curr_mod_ext_info;
2341         phy_conf.eee_capability = phy_ab.eee_capability;
2342         phy_conf.eeer = phy_ab.eeer_val;
2343         phy_conf.low_power_ctrl = phy_ab.d3_lpan;
2344
2345         PMD_DRV_LOG(DEBUG, "\tCurrent: abilities %x, link_speed %x",
2346                     phy_ab.abilities, phy_ab.link_speed);
2347         PMD_DRV_LOG(DEBUG, "\tConfig:  abilities %x, link_speed %x",
2348                     phy_conf.abilities, phy_conf.link_speed);
2349
2350         status = i40e_aq_set_phy_config(hw, &phy_conf, NULL);
2351         if (status)
2352                 return ret;
2353
2354         return I40E_SUCCESS;
2355 }
2356
2357 static int
2358 i40e_apply_link_speed(struct rte_eth_dev *dev)
2359 {
2360         uint8_t speed;
2361         uint8_t abilities = 0;
2362         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2363         struct rte_eth_conf *conf = &dev->data->dev_conf;
2364
2365         abilities |= I40E_AQ_PHY_ENABLE_ATOMIC_LINK |
2366                      I40E_AQ_PHY_LINK_ENABLED;
2367
2368         if (conf->link_speeds == ETH_LINK_SPEED_AUTONEG) {
2369                 conf->link_speeds = ETH_LINK_SPEED_40G |
2370                                     ETH_LINK_SPEED_25G |
2371                                     ETH_LINK_SPEED_20G |
2372                                     ETH_LINK_SPEED_10G |
2373                                     ETH_LINK_SPEED_1G |
2374                                     ETH_LINK_SPEED_100M;
2375
2376                 abilities |= I40E_AQ_PHY_AN_ENABLED;
2377         } else {
2378                 abilities &= ~I40E_AQ_PHY_AN_ENABLED;
2379         }
2380         speed = i40e_parse_link_speeds(conf->link_speeds);
2381
2382         return i40e_phy_conf_link(hw, abilities, speed, true);
2383 }
2384
2385 static int
2386 i40e_dev_start(struct rte_eth_dev *dev)
2387 {
2388         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
2389         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2390         struct i40e_vsi *main_vsi = pf->main_vsi;
2391         int ret, i;
2392         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2393         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2394         uint32_t intr_vector = 0;
2395         struct i40e_vsi *vsi;
2396         uint16_t nb_rxq, nb_txq;
2397
2398         hw->adapter_stopped = 0;
2399
2400         rte_intr_disable(intr_handle);
2401
2402         if ((rte_intr_cap_multiple(intr_handle) ||
2403              !RTE_ETH_DEV_SRIOV(dev).active) &&
2404             dev->data->dev_conf.intr_conf.rxq != 0) {
2405                 intr_vector = dev->data->nb_rx_queues;
2406                 ret = rte_intr_efd_enable(intr_handle, intr_vector);
2407                 if (ret)
2408                         return ret;
2409         }
2410
2411         if (rte_intr_dp_is_en(intr_handle) && !intr_handle->intr_vec) {
2412                 intr_handle->intr_vec =
2413                         rte_zmalloc("intr_vec",
2414                                     dev->data->nb_rx_queues * sizeof(int),
2415                                     0);
2416                 if (!intr_handle->intr_vec) {
2417                         PMD_INIT_LOG(ERR,
2418                                 "Failed to allocate %d rx_queues intr_vec",
2419                                 dev->data->nb_rx_queues);
2420                         return -ENOMEM;
2421                 }
2422         }
2423
2424         /* Initialize VSI */
2425         ret = i40e_dev_rxtx_init(pf);
2426         if (ret != I40E_SUCCESS) {
2427                 PMD_DRV_LOG(ERR, "Failed to init rx/tx queues");
2428                 return ret;
2429         }
2430
2431         /* Map queues with MSIX interrupt */
2432         main_vsi->nb_used_qps = dev->data->nb_rx_queues -
2433                 pf->nb_cfg_vmdq_vsi * RTE_LIBRTE_I40E_QUEUE_NUM_PER_VM;
2434         ret = i40e_vsi_queues_bind_intr(main_vsi, I40E_ITR_INDEX_DEFAULT);
2435         if (ret < 0)
2436                 return ret;
2437         i40e_vsi_enable_queues_intr(main_vsi);
2438
2439         /* Map VMDQ VSI queues with MSIX interrupt */
2440         for (i = 0; i < pf->nb_cfg_vmdq_vsi; i++) {
2441                 pf->vmdq[i].vsi->nb_used_qps = RTE_LIBRTE_I40E_QUEUE_NUM_PER_VM;
2442                 ret = i40e_vsi_queues_bind_intr(pf->vmdq[i].vsi,
2443                                                 I40E_ITR_INDEX_DEFAULT);
2444                 if (ret < 0)
2445                         return ret;
2446                 i40e_vsi_enable_queues_intr(pf->vmdq[i].vsi);
2447         }
2448
2449         /* Enable all queues which have been configured */
2450         for (nb_rxq = 0; nb_rxq < dev->data->nb_rx_queues; nb_rxq++) {
2451                 ret = i40e_dev_rx_queue_start(dev, nb_rxq);
2452                 if (ret)
2453                         goto rx_err;
2454         }
2455
2456         for (nb_txq = 0; nb_txq < dev->data->nb_tx_queues; nb_txq++) {
2457                 ret = i40e_dev_tx_queue_start(dev, nb_txq);
2458                 if (ret)
2459                         goto tx_err;
2460         }
2461
2462         /* Enable receiving broadcast packets */
2463         ret = i40e_aq_set_vsi_broadcast(hw, main_vsi->seid, true, NULL);
2464         if (ret != I40E_SUCCESS)
2465                 PMD_DRV_LOG(INFO, "fail to set vsi broadcast");
2466
2467         for (i = 0; i < pf->nb_cfg_vmdq_vsi; i++) {
2468                 ret = i40e_aq_set_vsi_broadcast(hw, pf->vmdq[i].vsi->seid,
2469                                                 true, NULL);
2470                 if (ret != I40E_SUCCESS)
2471                         PMD_DRV_LOG(INFO, "fail to set vsi broadcast");
2472         }
2473
2474         /* Enable the VLAN promiscuous mode. */
2475         if (pf->vfs) {
2476                 for (i = 0; i < pf->vf_num; i++) {
2477                         vsi = pf->vfs[i].vsi;
2478                         i40e_aq_set_vsi_vlan_promisc(hw, vsi->seid,
2479                                                      true, NULL);
2480                 }
2481         }
2482
2483         /* Enable mac loopback mode */
2484         if (dev->data->dev_conf.lpbk_mode == I40E_AQ_LB_MODE_NONE ||
2485             dev->data->dev_conf.lpbk_mode == I40E_AQ_LB_PHY_LOCAL) {
2486                 ret = i40e_aq_set_lb_modes(hw, dev->data->dev_conf.lpbk_mode, NULL);
2487                 if (ret != I40E_SUCCESS) {
2488                         PMD_DRV_LOG(ERR, "fail to set loopback link");
2489                         goto tx_err;
2490                 }
2491         }
2492
2493         /* Apply link configure */
2494         ret = i40e_apply_link_speed(dev);
2495         if (I40E_SUCCESS != ret) {
2496                 PMD_DRV_LOG(ERR, "Fail to apply link setting");
2497                 goto tx_err;
2498         }
2499
2500         if (!rte_intr_allow_others(intr_handle)) {
2501                 rte_intr_callback_unregister(intr_handle,
2502                                              i40e_dev_interrupt_handler,
2503                                              (void *)dev);
2504                 /* configure and enable device interrupt */
2505                 i40e_pf_config_irq0(hw, FALSE);
2506                 i40e_pf_enable_irq0(hw);
2507
2508                 if (dev->data->dev_conf.intr_conf.lsc != 0)
2509                         PMD_INIT_LOG(INFO,
2510                                 "lsc won't enable because of no intr multiplex");
2511         } else {
2512                 ret = i40e_aq_set_phy_int_mask(hw,
2513                                                ~(I40E_AQ_EVENT_LINK_UPDOWN |
2514                                                I40E_AQ_EVENT_MODULE_QUAL_FAIL |
2515                                                I40E_AQ_EVENT_MEDIA_NA), NULL);
2516                 if (ret != I40E_SUCCESS)
2517                         PMD_DRV_LOG(WARNING, "Fail to set phy mask");
2518
2519                 /* Call get_link_info aq commond to enable/disable LSE */
2520                 i40e_dev_link_update(dev, 0);
2521         }
2522
2523         if (dev->data->dev_conf.intr_conf.rxq == 0) {
2524                 rte_eal_alarm_set(I40E_ALARM_INTERVAL,
2525                                   i40e_dev_alarm_handler, dev);
2526         } else {
2527                 /* enable uio intr after callback register */
2528                 rte_intr_enable(intr_handle);
2529         }
2530
2531         i40e_filter_restore(pf);
2532
2533         if (pf->tm_conf.root && !pf->tm_conf.committed)
2534                 PMD_DRV_LOG(WARNING,
2535                             "please call hierarchy_commit() "
2536                             "before starting the port");
2537
2538         return I40E_SUCCESS;
2539
2540 tx_err:
2541         for (i = 0; i < nb_txq; i++)
2542                 i40e_dev_tx_queue_stop(dev, i);
2543 rx_err:
2544         for (i = 0; i < nb_rxq; i++)
2545                 i40e_dev_rx_queue_stop(dev, i);
2546
2547         return ret;
2548 }
2549
2550 static void
2551 i40e_dev_stop(struct rte_eth_dev *dev)
2552 {
2553         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
2554         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2555         struct i40e_vsi *main_vsi = pf->main_vsi;
2556         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2557         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2558         int i;
2559
2560         if (hw->adapter_stopped == 1)
2561                 return;
2562
2563         if (dev->data->dev_conf.intr_conf.rxq == 0) {
2564                 rte_eal_alarm_cancel(i40e_dev_alarm_handler, dev);
2565                 rte_intr_enable(intr_handle);
2566         }
2567
2568         /* Disable all queues */
2569         for (i = 0; i < dev->data->nb_tx_queues; i++)
2570                 i40e_dev_tx_queue_stop(dev, i);
2571
2572         for (i = 0; i < dev->data->nb_rx_queues; i++)
2573                 i40e_dev_rx_queue_stop(dev, i);
2574
2575         /* un-map queues with interrupt registers */
2576         i40e_vsi_disable_queues_intr(main_vsi);
2577         i40e_vsi_queues_unbind_intr(main_vsi);
2578
2579         for (i = 0; i < pf->nb_cfg_vmdq_vsi; i++) {
2580                 i40e_vsi_disable_queues_intr(pf->vmdq[i].vsi);
2581                 i40e_vsi_queues_unbind_intr(pf->vmdq[i].vsi);
2582         }
2583
2584         /* Clear all queues and release memory */
2585         i40e_dev_clear_queues(dev);
2586
2587         /* Set link down */
2588         i40e_dev_set_link_down(dev);
2589
2590         if (!rte_intr_allow_others(intr_handle))
2591                 /* resume to the default handler */
2592                 rte_intr_callback_register(intr_handle,
2593                                            i40e_dev_interrupt_handler,
2594                                            (void *)dev);
2595
2596         /* Clean datapath event and queue/vec mapping */
2597         rte_intr_efd_disable(intr_handle);
2598         if (intr_handle->intr_vec) {
2599                 rte_free(intr_handle->intr_vec);
2600                 intr_handle->intr_vec = NULL;
2601         }
2602
2603         /* reset hierarchy commit */
2604         pf->tm_conf.committed = false;
2605
2606         hw->adapter_stopped = 1;
2607
2608         pf->adapter->rss_reta_updated = 0;
2609 }
2610
2611 static void
2612 i40e_dev_close(struct rte_eth_dev *dev)
2613 {
2614         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
2615         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2616         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2617         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2618         struct i40e_mirror_rule *p_mirror;
2619         struct i40e_filter_control_settings settings;
2620         struct rte_flow *p_flow;
2621         uint32_t reg;
2622         int i;
2623         int ret;
2624         uint8_t aq_fail = 0;
2625         int retries = 0;
2626
2627         PMD_INIT_FUNC_TRACE();
2628
2629         ret = rte_eth_switch_domain_free(pf->switch_domain_id);
2630         if (ret)
2631                 PMD_INIT_LOG(WARNING, "failed to free switch domain: %d", ret);
2632
2633
2634         i40e_dev_stop(dev);
2635
2636         /* Remove all mirror rules */
2637         while ((p_mirror = TAILQ_FIRST(&pf->mirror_list))) {
2638                 ret = i40e_aq_del_mirror_rule(hw,
2639                                               pf->main_vsi->veb->seid,
2640                                               p_mirror->rule_type,
2641                                               p_mirror->entries,
2642                                               p_mirror->num_entries,
2643                                               p_mirror->id);
2644                 if (ret < 0)
2645                         PMD_DRV_LOG(ERR, "failed to remove mirror rule: "
2646                                     "status = %d, aq_err = %d.", ret,
2647                                     hw->aq.asq_last_status);
2648
2649                 /* remove mirror software resource anyway */
2650                 TAILQ_REMOVE(&pf->mirror_list, p_mirror, rules);
2651                 rte_free(p_mirror);
2652                 pf->nb_mirror_rule--;
2653         }
2654
2655         i40e_dev_free_queues(dev);
2656
2657         /* Disable interrupt */
2658         i40e_pf_disable_irq0(hw);
2659         rte_intr_disable(intr_handle);
2660
2661         /*
2662          * Only legacy filter API needs the following fdir config. So when the
2663          * legacy filter API is deprecated, the following code should also be
2664          * removed.
2665          */
2666         i40e_fdir_teardown(pf);
2667
2668         /* shutdown and destroy the HMC */
2669         i40e_shutdown_lan_hmc(hw);
2670
2671         for (i = 0; i < pf->nb_cfg_vmdq_vsi; i++) {
2672                 i40e_vsi_release(pf->vmdq[i].vsi);
2673                 pf->vmdq[i].vsi = NULL;
2674         }
2675         rte_free(pf->vmdq);
2676         pf->vmdq = NULL;
2677
2678         /* release all the existing VSIs and VEBs */
2679         i40e_vsi_release(pf->main_vsi);
2680
2681         /* shutdown the adminq */
2682         i40e_aq_queue_shutdown(hw, true);
2683         i40e_shutdown_adminq(hw);
2684
2685         i40e_res_pool_destroy(&pf->qp_pool);
2686         i40e_res_pool_destroy(&pf->msix_pool);
2687
2688         /* Disable flexible payload in global configuration */
2689         if (!pf->support_multi_driver)
2690                 i40e_flex_payload_reg_set_default(hw);
2691
2692         /* force a PF reset to clean anything leftover */
2693         reg = I40E_READ_REG(hw, I40E_PFGEN_CTRL);
2694         I40E_WRITE_REG(hw, I40E_PFGEN_CTRL,
2695                         (reg | I40E_PFGEN_CTRL_PFSWR_MASK));
2696         I40E_WRITE_FLUSH(hw);
2697
2698         dev->dev_ops = NULL;
2699         dev->rx_pkt_burst = NULL;
2700         dev->tx_pkt_burst = NULL;
2701
2702         /* Clear PXE mode */
2703         i40e_clear_pxe_mode(hw);
2704
2705         /* Unconfigure filter control */
2706         memset(&settings, 0, sizeof(settings));
2707         ret = i40e_set_filter_control(hw, &settings);
2708         if (ret)
2709                 PMD_INIT_LOG(WARNING, "setup_pf_filter_control failed: %d",
2710                                         ret);
2711
2712         /* Disable flow control */
2713         hw->fc.requested_mode = I40E_FC_NONE;
2714         i40e_set_fc(hw, &aq_fail, TRUE);
2715
2716         /* uninitialize pf host driver */
2717         i40e_pf_host_uninit(dev);
2718
2719         do {
2720                 ret = rte_intr_callback_unregister(intr_handle,
2721                                 i40e_dev_interrupt_handler, dev);
2722                 if (ret >= 0 || ret == -ENOENT) {
2723                         break;
2724                 } else if (ret != -EAGAIN) {
2725                         PMD_INIT_LOG(ERR,
2726                                  "intr callback unregister failed: %d",
2727                                  ret);
2728                 }
2729                 i40e_msec_delay(500);
2730         } while (retries++ < 5);
2731
2732         i40e_rm_ethtype_filter_list(pf);
2733         i40e_rm_tunnel_filter_list(pf);
2734         i40e_rm_fdir_filter_list(pf);
2735
2736         /* Remove all flows */
2737         while ((p_flow = TAILQ_FIRST(&pf->flow_list))) {
2738                 TAILQ_REMOVE(&pf->flow_list, p_flow, node);
2739                 /* Do not free FDIR flows since they are static allocated */
2740                 if (p_flow->filter_type != RTE_ETH_FILTER_FDIR)
2741                         rte_free(p_flow);
2742         }
2743
2744         /* release the fdir static allocated memory */
2745         i40e_fdir_memory_cleanup(pf);
2746
2747         /* Remove all Traffic Manager configuration */
2748         i40e_tm_conf_uninit(dev);
2749
2750         hw->adapter_closed = 1;
2751 }
2752
2753 /*
2754  * Reset PF device only to re-initialize resources in PMD layer
2755  */
2756 static int
2757 i40e_dev_reset(struct rte_eth_dev *dev)
2758 {
2759         int ret;
2760
2761         /* When a DPDK PMD PF begin to reset PF port, it should notify all
2762          * its VF to make them align with it. The detailed notification
2763          * mechanism is PMD specific. As to i40e PF, it is rather complex.
2764          * To avoid unexpected behavior in VF, currently reset of PF with
2765          * SR-IOV activation is not supported. It might be supported later.
2766          */
2767         if (dev->data->sriov.active)
2768                 return -ENOTSUP;
2769
2770         ret = eth_i40e_dev_uninit(dev);
2771         if (ret)
2772                 return ret;
2773
2774         ret = eth_i40e_dev_init(dev, NULL);
2775
2776         return ret;
2777 }
2778
2779 static int
2780 i40e_dev_promiscuous_enable(struct rte_eth_dev *dev)
2781 {
2782         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
2783         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2784         struct i40e_vsi *vsi = pf->main_vsi;
2785         int status;
2786
2787         status = i40e_aq_set_vsi_unicast_promiscuous(hw, vsi->seid,
2788                                                      true, NULL, true);
2789         if (status != I40E_SUCCESS) {
2790                 PMD_DRV_LOG(ERR, "Failed to enable unicast promiscuous");
2791                 return -EAGAIN;
2792         }
2793
2794         status = i40e_aq_set_vsi_multicast_promiscuous(hw, vsi->seid,
2795                                                         TRUE, NULL);
2796         if (status != I40E_SUCCESS) {
2797                 PMD_DRV_LOG(ERR, "Failed to enable multicast promiscuous");
2798                 /* Rollback unicast promiscuous mode */
2799                 i40e_aq_set_vsi_unicast_promiscuous(hw, vsi->seid,
2800                                                     false, NULL, true);
2801                 return -EAGAIN;
2802         }
2803
2804         return 0;
2805 }
2806
2807 static int
2808 i40e_dev_promiscuous_disable(struct rte_eth_dev *dev)
2809 {
2810         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
2811         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2812         struct i40e_vsi *vsi = pf->main_vsi;
2813         int status;
2814
2815         status = i40e_aq_set_vsi_unicast_promiscuous(hw, vsi->seid,
2816                                                      false, NULL, true);
2817         if (status != I40E_SUCCESS) {
2818                 PMD_DRV_LOG(ERR, "Failed to disable unicast promiscuous");
2819                 return -EAGAIN;
2820         }
2821
2822         /* must remain in all_multicast mode */
2823         if (dev->data->all_multicast == 1)
2824                 return 0;
2825
2826         status = i40e_aq_set_vsi_multicast_promiscuous(hw, vsi->seid,
2827                                                         false, NULL);
2828         if (status != I40E_SUCCESS) {
2829                 PMD_DRV_LOG(ERR, "Failed to disable multicast promiscuous");
2830                 /* Rollback unicast promiscuous mode */
2831                 i40e_aq_set_vsi_unicast_promiscuous(hw, vsi->seid,
2832                                                     true, NULL, true);
2833                 return -EAGAIN;
2834         }
2835
2836         return 0;
2837 }
2838
2839 static int
2840 i40e_dev_allmulticast_enable(struct rte_eth_dev *dev)
2841 {
2842         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
2843         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2844         struct i40e_vsi *vsi = pf->main_vsi;
2845         int ret;
2846
2847         ret = i40e_aq_set_vsi_multicast_promiscuous(hw, vsi->seid, TRUE, NULL);
2848         if (ret != I40E_SUCCESS) {
2849                 PMD_DRV_LOG(ERR, "Failed to enable multicast promiscuous");
2850                 return -EAGAIN;
2851         }
2852
2853         return 0;
2854 }
2855
2856 static int
2857 i40e_dev_allmulticast_disable(struct rte_eth_dev *dev)
2858 {
2859         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
2860         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2861         struct i40e_vsi *vsi = pf->main_vsi;
2862         int ret;
2863
2864         if (dev->data->promiscuous == 1)
2865                 return 0; /* must remain in all_multicast mode */
2866
2867         ret = i40e_aq_set_vsi_multicast_promiscuous(hw,
2868                                 vsi->seid, FALSE, NULL);
2869         if (ret != I40E_SUCCESS) {
2870                 PMD_DRV_LOG(ERR, "Failed to disable multicast promiscuous");
2871                 return -EAGAIN;
2872         }
2873
2874         return 0;
2875 }
2876
2877 /*
2878  * Set device link up.
2879  */
2880 static int
2881 i40e_dev_set_link_up(struct rte_eth_dev *dev)
2882 {
2883         /* re-apply link speed setting */
2884         return i40e_apply_link_speed(dev);
2885 }
2886
2887 /*
2888  * Set device link down.
2889  */
2890 static int
2891 i40e_dev_set_link_down(struct rte_eth_dev *dev)
2892 {
2893         uint8_t speed = I40E_LINK_SPEED_UNKNOWN;
2894         uint8_t abilities = 0;
2895         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2896
2897         abilities = I40E_AQ_PHY_ENABLE_ATOMIC_LINK;
2898         return i40e_phy_conf_link(hw, abilities, speed, false);
2899 }
2900
2901 static __rte_always_inline void
2902 update_link_reg(struct i40e_hw *hw, struct rte_eth_link *link)
2903 {
2904 /* Link status registers and values*/
2905 #define I40E_PRTMAC_LINKSTA             0x001E2420
2906 #define I40E_REG_LINK_UP                0x40000080
2907 #define I40E_PRTMAC_MACC                0x001E24E0
2908 #define I40E_REG_MACC_25GB              0x00020000
2909 #define I40E_REG_SPEED_MASK             0x38000000
2910 #define I40E_REG_SPEED_0                0x00000000
2911 #define I40E_REG_SPEED_1                0x08000000
2912 #define I40E_REG_SPEED_2                0x10000000
2913 #define I40E_REG_SPEED_3                0x18000000
2914 #define I40E_REG_SPEED_4                0x20000000
2915         uint32_t link_speed;
2916         uint32_t reg_val;
2917
2918         reg_val = I40E_READ_REG(hw, I40E_PRTMAC_LINKSTA);
2919         link_speed = reg_val & I40E_REG_SPEED_MASK;
2920         reg_val &= I40E_REG_LINK_UP;
2921         link->link_status = (reg_val == I40E_REG_LINK_UP) ? 1 : 0;
2922
2923         if (unlikely(link->link_status == 0))
2924                 return;
2925
2926         /* Parse the link status */
2927         switch (link_speed) {
2928         case I40E_REG_SPEED_0:
2929                 link->link_speed = ETH_SPEED_NUM_100M;
2930                 break;
2931         case I40E_REG_SPEED_1:
2932                 link->link_speed = ETH_SPEED_NUM_1G;
2933                 break;
2934         case I40E_REG_SPEED_2:
2935                 if (hw->mac.type == I40E_MAC_X722)
2936                         link->link_speed = ETH_SPEED_NUM_2_5G;
2937                 else
2938                         link->link_speed = ETH_SPEED_NUM_10G;
2939                 break;
2940         case I40E_REG_SPEED_3:
2941                 if (hw->mac.type == I40E_MAC_X722) {
2942                         link->link_speed = ETH_SPEED_NUM_5G;
2943                 } else {
2944                         reg_val = I40E_READ_REG(hw, I40E_PRTMAC_MACC);
2945
2946                         if (reg_val & I40E_REG_MACC_25GB)
2947                                 link->link_speed = ETH_SPEED_NUM_25G;
2948                         else
2949                                 link->link_speed = ETH_SPEED_NUM_40G;
2950                 }
2951                 break;
2952         case I40E_REG_SPEED_4:
2953                 if (hw->mac.type == I40E_MAC_X722)
2954                         link->link_speed = ETH_SPEED_NUM_10G;
2955                 else
2956                         link->link_speed = ETH_SPEED_NUM_20G;
2957                 break;
2958         default:
2959                 PMD_DRV_LOG(ERR, "Unknown link speed info %u", link_speed);
2960                 break;
2961         }
2962 }
2963
2964 static __rte_always_inline void
2965 update_link_aq(struct i40e_hw *hw, struct rte_eth_link *link,
2966         bool enable_lse, int wait_to_complete)
2967 {
2968 #define CHECK_INTERVAL             100  /* 100ms */
2969 #define MAX_REPEAT_TIME            10  /* 1s (10 * 100ms) in total */
2970         uint32_t rep_cnt = MAX_REPEAT_TIME;
2971         struct i40e_link_status link_status;
2972         int status;
2973
2974         memset(&link_status, 0, sizeof(link_status));
2975
2976         do {
2977                 memset(&link_status, 0, sizeof(link_status));
2978
2979                 /* Get link status information from hardware */
2980                 status = i40e_aq_get_link_info(hw, enable_lse,
2981                                                 &link_status, NULL);
2982                 if (unlikely(status != I40E_SUCCESS)) {
2983                         link->link_speed = ETH_SPEED_NUM_NONE;
2984                         link->link_duplex = ETH_LINK_FULL_DUPLEX;
2985                         PMD_DRV_LOG(ERR, "Failed to get link info");
2986                         return;
2987                 }
2988
2989                 link->link_status = link_status.link_info & I40E_AQ_LINK_UP;
2990                 if (!wait_to_complete || link->link_status)
2991                         break;
2992
2993                 rte_delay_ms(CHECK_INTERVAL);
2994         } while (--rep_cnt);
2995
2996         /* Parse the link status */
2997         switch (link_status.link_speed) {
2998         case I40E_LINK_SPEED_100MB:
2999                 link->link_speed = ETH_SPEED_NUM_100M;
3000                 break;
3001         case I40E_LINK_SPEED_1GB:
3002                 link->link_speed = ETH_SPEED_NUM_1G;
3003                 break;
3004         case I40E_LINK_SPEED_10GB:
3005                 link->link_speed = ETH_SPEED_NUM_10G;
3006                 break;
3007         case I40E_LINK_SPEED_20GB:
3008                 link->link_speed = ETH_SPEED_NUM_20G;
3009                 break;
3010         case I40E_LINK_SPEED_25GB:
3011                 link->link_speed = ETH_SPEED_NUM_25G;
3012                 break;
3013         case I40E_LINK_SPEED_40GB:
3014                 link->link_speed = ETH_SPEED_NUM_40G;
3015                 break;
3016         default:
3017                 link->link_speed = ETH_SPEED_NUM_NONE;
3018                 break;
3019         }
3020 }
3021
3022 int
3023 i40e_dev_link_update(struct rte_eth_dev *dev,
3024                      int wait_to_complete)
3025 {
3026         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3027         struct rte_eth_link link;
3028         bool enable_lse = dev->data->dev_conf.intr_conf.lsc ? true : false;
3029         int ret;
3030
3031         memset(&link, 0, sizeof(link));
3032
3033         /* i40e uses full duplex only */
3034         link.link_duplex = ETH_LINK_FULL_DUPLEX;
3035         link.link_autoneg = !(dev->data->dev_conf.link_speeds &
3036                         ETH_LINK_SPEED_FIXED);
3037
3038         if (!wait_to_complete && !enable_lse)
3039                 update_link_reg(hw, &link);
3040         else
3041                 update_link_aq(hw, &link, enable_lse, wait_to_complete);
3042
3043         if (hw->switch_dev)
3044                 rte_eth_linkstatus_get(hw->switch_dev, &link);
3045
3046         ret = rte_eth_linkstatus_set(dev, &link);
3047         i40e_notify_all_vfs_link_status(dev);
3048
3049         return ret;
3050 }
3051
3052 /* Get all the statistics of a VSI */
3053 void
3054 i40e_update_vsi_stats(struct i40e_vsi *vsi)
3055 {
3056         struct i40e_eth_stats *oes = &vsi->eth_stats_offset;
3057         struct i40e_eth_stats *nes = &vsi->eth_stats;
3058         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
3059         int idx = rte_le_to_cpu_16(vsi->info.stat_counter_idx);
3060
3061         i40e_stat_update_48(hw, I40E_GLV_GORCH(idx), I40E_GLV_GORCL(idx),
3062                             vsi->offset_loaded, &oes->rx_bytes,
3063                             &nes->rx_bytes);
3064         i40e_stat_update_48(hw, I40E_GLV_UPRCH(idx), I40E_GLV_UPRCL(idx),
3065                             vsi->offset_loaded, &oes->rx_unicast,
3066                             &nes->rx_unicast);
3067         i40e_stat_update_48(hw, I40E_GLV_MPRCH(idx), I40E_GLV_MPRCL(idx),
3068                             vsi->offset_loaded, &oes->rx_multicast,
3069                             &nes->rx_multicast);
3070         i40e_stat_update_48(hw, I40E_GLV_BPRCH(idx), I40E_GLV_BPRCL(idx),
3071                             vsi->offset_loaded, &oes->rx_broadcast,
3072                             &nes->rx_broadcast);
3073         /* exclude CRC bytes */
3074         nes->rx_bytes -= (nes->rx_unicast + nes->rx_multicast +
3075                 nes->rx_broadcast) * RTE_ETHER_CRC_LEN;
3076
3077         i40e_stat_update_32(hw, I40E_GLV_RDPC(idx), vsi->offset_loaded,
3078                             &oes->rx_discards, &nes->rx_discards);
3079         /* GLV_REPC not supported */
3080         /* GLV_RMPC not supported */
3081         i40e_stat_update_32(hw, I40E_GLV_RUPP(idx), vsi->offset_loaded,
3082                             &oes->rx_unknown_protocol,
3083                             &nes->rx_unknown_protocol);
3084         i40e_stat_update_48(hw, I40E_GLV_GOTCH(idx), I40E_GLV_GOTCL(idx),
3085                             vsi->offset_loaded, &oes->tx_bytes,
3086                             &nes->tx_bytes);
3087         i40e_stat_update_48(hw, I40E_GLV_UPTCH(idx), I40E_GLV_UPTCL(idx),
3088                             vsi->offset_loaded, &oes->tx_unicast,
3089                             &nes->tx_unicast);
3090         i40e_stat_update_48(hw, I40E_GLV_MPTCH(idx), I40E_GLV_MPTCL(idx),
3091                             vsi->offset_loaded, &oes->tx_multicast,
3092                             &nes->tx_multicast);
3093         i40e_stat_update_48(hw, I40E_GLV_BPTCH(idx), I40E_GLV_BPTCL(idx),
3094                             vsi->offset_loaded,  &oes->tx_broadcast,
3095                             &nes->tx_broadcast);
3096         /* GLV_TDPC not supported */
3097         i40e_stat_update_32(hw, I40E_GLV_TEPC(idx), vsi->offset_loaded,
3098                             &oes->tx_errors, &nes->tx_errors);
3099         vsi->offset_loaded = true;
3100
3101         PMD_DRV_LOG(DEBUG, "***************** VSI[%u] stats start *******************",
3102                     vsi->vsi_id);
3103         PMD_DRV_LOG(DEBUG, "rx_bytes:            %"PRIu64"", nes->rx_bytes);
3104         PMD_DRV_LOG(DEBUG, "rx_unicast:          %"PRIu64"", nes->rx_unicast);
3105         PMD_DRV_LOG(DEBUG, "rx_multicast:        %"PRIu64"", nes->rx_multicast);
3106         PMD_DRV_LOG(DEBUG, "rx_broadcast:        %"PRIu64"", nes->rx_broadcast);
3107         PMD_DRV_LOG(DEBUG, "rx_discards:         %"PRIu64"", nes->rx_discards);
3108         PMD_DRV_LOG(DEBUG, "rx_unknown_protocol: %"PRIu64"",
3109                     nes->rx_unknown_protocol);
3110         PMD_DRV_LOG(DEBUG, "tx_bytes:            %"PRIu64"", nes->tx_bytes);
3111         PMD_DRV_LOG(DEBUG, "tx_unicast:          %"PRIu64"", nes->tx_unicast);
3112         PMD_DRV_LOG(DEBUG, "tx_multicast:        %"PRIu64"", nes->tx_multicast);
3113         PMD_DRV_LOG(DEBUG, "tx_broadcast:        %"PRIu64"", nes->tx_broadcast);
3114         PMD_DRV_LOG(DEBUG, "tx_discards:         %"PRIu64"", nes->tx_discards);
3115         PMD_DRV_LOG(DEBUG, "tx_errors:           %"PRIu64"", nes->tx_errors);
3116         PMD_DRV_LOG(DEBUG, "***************** VSI[%u] stats end *******************",
3117                     vsi->vsi_id);
3118 }
3119
3120 static void
3121 i40e_read_stats_registers(struct i40e_pf *pf, struct i40e_hw *hw)
3122 {
3123         unsigned int i;
3124         struct i40e_hw_port_stats *ns = &pf->stats; /* new stats */
3125         struct i40e_hw_port_stats *os = &pf->stats_offset; /* old stats */
3126
3127         /* Get rx/tx bytes of internal transfer packets */
3128         i40e_stat_update_48(hw, I40E_GLV_GORCH(hw->port),
3129                         I40E_GLV_GORCL(hw->port),
3130                         pf->offset_loaded,
3131                         &pf->internal_stats_offset.rx_bytes,
3132                         &pf->internal_stats.rx_bytes);
3133
3134         i40e_stat_update_48(hw, I40E_GLV_GOTCH(hw->port),
3135                         I40E_GLV_GOTCL(hw->port),
3136                         pf->offset_loaded,
3137                         &pf->internal_stats_offset.tx_bytes,
3138                         &pf->internal_stats.tx_bytes);
3139         /* Get total internal rx packet count */
3140         i40e_stat_update_48(hw, I40E_GLV_UPRCH(hw->port),
3141                             I40E_GLV_UPRCL(hw->port),
3142                             pf->offset_loaded,
3143                             &pf->internal_stats_offset.rx_unicast,
3144                             &pf->internal_stats.rx_unicast);
3145         i40e_stat_update_48(hw, I40E_GLV_MPRCH(hw->port),
3146                             I40E_GLV_MPRCL(hw->port),
3147                             pf->offset_loaded,
3148                             &pf->internal_stats_offset.rx_multicast,
3149                             &pf->internal_stats.rx_multicast);
3150         i40e_stat_update_48(hw, I40E_GLV_BPRCH(hw->port),
3151                             I40E_GLV_BPRCL(hw->port),
3152                             pf->offset_loaded,
3153                             &pf->internal_stats_offset.rx_broadcast,
3154                             &pf->internal_stats.rx_broadcast);
3155         /* Get total internal tx packet count */
3156         i40e_stat_update_48(hw, I40E_GLV_UPTCH(hw->port),
3157                             I40E_GLV_UPTCL(hw->port),
3158                             pf->offset_loaded,
3159                             &pf->internal_stats_offset.tx_unicast,
3160                             &pf->internal_stats.tx_unicast);
3161         i40e_stat_update_48(hw, I40E_GLV_MPTCH(hw->port),
3162                             I40E_GLV_MPTCL(hw->port),
3163                             pf->offset_loaded,
3164                             &pf->internal_stats_offset.tx_multicast,
3165                             &pf->internal_stats.tx_multicast);
3166         i40e_stat_update_48(hw, I40E_GLV_BPTCH(hw->port),
3167                             I40E_GLV_BPTCL(hw->port),
3168                             pf->offset_loaded,
3169                             &pf->internal_stats_offset.tx_broadcast,
3170                             &pf->internal_stats.tx_broadcast);
3171
3172         /* exclude CRC size */
3173         pf->internal_stats.rx_bytes -= (pf->internal_stats.rx_unicast +
3174                 pf->internal_stats.rx_multicast +
3175                 pf->internal_stats.rx_broadcast) * RTE_ETHER_CRC_LEN;
3176
3177         /* Get statistics of struct i40e_eth_stats */
3178         i40e_stat_update_48(hw, I40E_GLPRT_GORCH(hw->port),
3179                             I40E_GLPRT_GORCL(hw->port),
3180                             pf->offset_loaded, &os->eth.rx_bytes,
3181                             &ns->eth.rx_bytes);
3182         i40e_stat_update_48(hw, I40E_GLPRT_UPRCH(hw->port),
3183                             I40E_GLPRT_UPRCL(hw->port),
3184                             pf->offset_loaded, &os->eth.rx_unicast,
3185                             &ns->eth.rx_unicast);
3186         i40e_stat_update_48(hw, I40E_GLPRT_MPRCH(hw->port),
3187                             I40E_GLPRT_MPRCL(hw->port),
3188                             pf->offset_loaded, &os->eth.rx_multicast,
3189                             &ns->eth.rx_multicast);
3190         i40e_stat_update_48(hw, I40E_GLPRT_BPRCH(hw->port),
3191                             I40E_GLPRT_BPRCL(hw->port),
3192                             pf->offset_loaded, &os->eth.rx_broadcast,
3193                             &ns->eth.rx_broadcast);
3194         /* Workaround: CRC size should not be included in byte statistics,
3195          * so subtract RTE_ETHER_CRC_LEN from the byte counter for each rx
3196          * packet.
3197          */
3198         ns->eth.rx_bytes -= (ns->eth.rx_unicast + ns->eth.rx_multicast +
3199                 ns->eth.rx_broadcast) * RTE_ETHER_CRC_LEN;
3200
3201         /* exclude internal rx bytes
3202          * Workaround: it is possible I40E_GLV_GORCH[H/L] is updated before
3203          * I40E_GLPRT_GORCH[H/L], so there is a small window that cause negative
3204          * value.
3205          * same to I40E_GLV_UPRC[H/L], I40E_GLV_MPRC[H/L], I40E_GLV_BPRC[H/L].
3206          */
3207         if (ns->eth.rx_bytes < pf->internal_stats.rx_bytes)
3208                 ns->eth.rx_bytes = 0;
3209         else
3210                 ns->eth.rx_bytes -= pf->internal_stats.rx_bytes;
3211
3212         if (ns->eth.rx_unicast < pf->internal_stats.rx_unicast)
3213                 ns->eth.rx_unicast = 0;
3214         else
3215                 ns->eth.rx_unicast -= pf->internal_stats.rx_unicast;
3216
3217         if (ns->eth.rx_multicast < pf->internal_stats.rx_multicast)
3218                 ns->eth.rx_multicast = 0;
3219         else
3220                 ns->eth.rx_multicast -= pf->internal_stats.rx_multicast;
3221
3222         if (ns->eth.rx_broadcast < pf->internal_stats.rx_broadcast)
3223                 ns->eth.rx_broadcast = 0;
3224         else
3225                 ns->eth.rx_broadcast -= pf->internal_stats.rx_broadcast;
3226
3227         i40e_stat_update_32(hw, I40E_GLPRT_RDPC(hw->port),
3228                             pf->offset_loaded, &os->eth.rx_discards,
3229                             &ns->eth.rx_discards);
3230         /* GLPRT_REPC not supported */
3231         /* GLPRT_RMPC not supported */
3232         i40e_stat_update_32(hw, I40E_GLPRT_RUPP(hw->port),
3233                             pf->offset_loaded,
3234                             &os->eth.rx_unknown_protocol,
3235                             &ns->eth.rx_unknown_protocol);
3236         i40e_stat_update_48(hw, I40E_GLPRT_GOTCH(hw->port),
3237                             I40E_GLPRT_GOTCL(hw->port),
3238                             pf->offset_loaded, &os->eth.tx_bytes,
3239                             &ns->eth.tx_bytes);
3240         i40e_stat_update_48(hw, I40E_GLPRT_UPTCH(hw->port),
3241                             I40E_GLPRT_UPTCL(hw->port),
3242                             pf->offset_loaded, &os->eth.tx_unicast,
3243                             &ns->eth.tx_unicast);
3244         i40e_stat_update_48(hw, I40E_GLPRT_MPTCH(hw->port),
3245                             I40E_GLPRT_MPTCL(hw->port),
3246                             pf->offset_loaded, &os->eth.tx_multicast,
3247                             &ns->eth.tx_multicast);
3248         i40e_stat_update_48(hw, I40E_GLPRT_BPTCH(hw->port),
3249                             I40E_GLPRT_BPTCL(hw->port),
3250                             pf->offset_loaded, &os->eth.tx_broadcast,
3251                             &ns->eth.tx_broadcast);
3252         ns->eth.tx_bytes -= (ns->eth.tx_unicast + ns->eth.tx_multicast +
3253                 ns->eth.tx_broadcast) * RTE_ETHER_CRC_LEN;
3254
3255         /* exclude internal tx bytes
3256          * Workaround: it is possible I40E_GLV_GOTCH[H/L] is updated before
3257          * I40E_GLPRT_GOTCH[H/L], so there is a small window that cause negative
3258          * value.
3259          * same to I40E_GLV_UPTC[H/L], I40E_GLV_MPTC[H/L], I40E_GLV_BPTC[H/L].
3260          */
3261         if (ns->eth.tx_bytes < pf->internal_stats.tx_bytes)
3262                 ns->eth.tx_bytes = 0;
3263         else
3264                 ns->eth.tx_bytes -= pf->internal_stats.tx_bytes;
3265
3266         if (ns->eth.tx_unicast < pf->internal_stats.tx_unicast)
3267                 ns->eth.tx_unicast = 0;
3268         else
3269                 ns->eth.tx_unicast -= pf->internal_stats.tx_unicast;
3270
3271         if (ns->eth.tx_multicast < pf->internal_stats.tx_multicast)
3272                 ns->eth.tx_multicast = 0;
3273         else
3274                 ns->eth.tx_multicast -= pf->internal_stats.tx_multicast;
3275
3276         if (ns->eth.tx_broadcast < pf->internal_stats.tx_broadcast)
3277                 ns->eth.tx_broadcast = 0;
3278         else
3279                 ns->eth.tx_broadcast -= pf->internal_stats.tx_broadcast;
3280
3281         /* GLPRT_TEPC not supported */
3282
3283         /* additional port specific stats */
3284         i40e_stat_update_32(hw, I40E_GLPRT_TDOLD(hw->port),
3285                             pf->offset_loaded, &os->tx_dropped_link_down,
3286                             &ns->tx_dropped_link_down);
3287         i40e_stat_update_32(hw, I40E_GLPRT_CRCERRS(hw->port),
3288                             pf->offset_loaded, &os->crc_errors,
3289                             &ns->crc_errors);
3290         i40e_stat_update_32(hw, I40E_GLPRT_ILLERRC(hw->port),
3291                             pf->offset_loaded, &os->illegal_bytes,
3292                             &ns->illegal_bytes);
3293         /* GLPRT_ERRBC not supported */
3294         i40e_stat_update_32(hw, I40E_GLPRT_MLFC(hw->port),
3295                             pf->offset_loaded, &os->mac_local_faults,
3296                             &ns->mac_local_faults);
3297         i40e_stat_update_32(hw, I40E_GLPRT_MRFC(hw->port),
3298                             pf->offset_loaded, &os->mac_remote_faults,
3299                             &ns->mac_remote_faults);
3300         i40e_stat_update_32(hw, I40E_GLPRT_RLEC(hw->port),
3301                             pf->offset_loaded, &os->rx_length_errors,
3302                             &ns->rx_length_errors);
3303         i40e_stat_update_32(hw, I40E_GLPRT_LXONRXC(hw->port),
3304                             pf->offset_loaded, &os->link_xon_rx,
3305                             &ns->link_xon_rx);
3306         i40e_stat_update_32(hw, I40E_GLPRT_LXOFFRXC(hw->port),
3307                             pf->offset_loaded, &os->link_xoff_rx,
3308                             &ns->link_xoff_rx);
3309         for (i = 0; i < 8; i++) {
3310                 i40e_stat_update_32(hw, I40E_GLPRT_PXONRXC(hw->port, i),
3311                                     pf->offset_loaded,
3312                                     &os->priority_xon_rx[i],
3313                                     &ns->priority_xon_rx[i]);
3314                 i40e_stat_update_32(hw, I40E_GLPRT_PXOFFRXC(hw->port, i),
3315                                     pf->offset_loaded,
3316                                     &os->priority_xoff_rx[i],
3317                                     &ns->priority_xoff_rx[i]);
3318         }
3319         i40e_stat_update_32(hw, I40E_GLPRT_LXONTXC(hw->port),
3320                             pf->offset_loaded, &os->link_xon_tx,
3321                             &ns->link_xon_tx);
3322         i40e_stat_update_32(hw, I40E_GLPRT_LXOFFTXC(hw->port),
3323                             pf->offset_loaded, &os->link_xoff_tx,
3324                             &ns->link_xoff_tx);
3325         for (i = 0; i < 8; i++) {
3326                 i40e_stat_update_32(hw, I40E_GLPRT_PXONTXC(hw->port, i),
3327                                     pf->offset_loaded,
3328                                     &os->priority_xon_tx[i],
3329                                     &ns->priority_xon_tx[i]);
3330                 i40e_stat_update_32(hw, I40E_GLPRT_PXOFFTXC(hw->port, i),
3331                                     pf->offset_loaded,
3332                                     &os->priority_xoff_tx[i],
3333                                     &ns->priority_xoff_tx[i]);
3334                 i40e_stat_update_32(hw, I40E_GLPRT_RXON2OFFCNT(hw->port, i),
3335                                     pf->offset_loaded,
3336                                     &os->priority_xon_2_xoff[i],
3337                                     &ns->priority_xon_2_xoff[i]);
3338         }
3339         i40e_stat_update_48(hw, I40E_GLPRT_PRC64H(hw->port),
3340                             I40E_GLPRT_PRC64L(hw->port),
3341                             pf->offset_loaded, &os->rx_size_64,
3342                             &ns->rx_size_64);
3343         i40e_stat_update_48(hw, I40E_GLPRT_PRC127H(hw->port),
3344                             I40E_GLPRT_PRC127L(hw->port),
3345                             pf->offset_loaded, &os->rx_size_127,
3346                             &ns->rx_size_127);
3347         i40e_stat_update_48(hw, I40E_GLPRT_PRC255H(hw->port),
3348                             I40E_GLPRT_PRC255L(hw->port),
3349                             pf->offset_loaded, &os->rx_size_255,
3350                             &ns->rx_size_255);
3351         i40e_stat_update_48(hw, I40E_GLPRT_PRC511H(hw->port),
3352                             I40E_GLPRT_PRC511L(hw->port),
3353                             pf->offset_loaded, &os->rx_size_511,
3354                             &ns->rx_size_511);
3355         i40e_stat_update_48(hw, I40E_GLPRT_PRC1023H(hw->port),
3356                             I40E_GLPRT_PRC1023L(hw->port),
3357                             pf->offset_loaded, &os->rx_size_1023,
3358                             &ns->rx_size_1023);
3359         i40e_stat_update_48(hw, I40E_GLPRT_PRC1522H(hw->port),
3360                             I40E_GLPRT_PRC1522L(hw->port),
3361                             pf->offset_loaded, &os->rx_size_1522,
3362                             &ns->rx_size_1522);
3363         i40e_stat_update_48(hw, I40E_GLPRT_PRC9522H(hw->port),
3364                             I40E_GLPRT_PRC9522L(hw->port),
3365                             pf->offset_loaded, &os->rx_size_big,
3366                             &ns->rx_size_big);
3367         i40e_stat_update_32(hw, I40E_GLPRT_RUC(hw->port),
3368                             pf->offset_loaded, &os->rx_undersize,
3369                             &ns->rx_undersize);
3370         i40e_stat_update_32(hw, I40E_GLPRT_RFC(hw->port),
3371                             pf->offset_loaded, &os->rx_fragments,
3372                             &ns->rx_fragments);
3373         i40e_stat_update_32(hw, I40E_GLPRT_ROC(hw->port),
3374                             pf->offset_loaded, &os->rx_oversize,
3375                             &ns->rx_oversize);
3376         i40e_stat_update_32(hw, I40E_GLPRT_RJC(hw->port),
3377                             pf->offset_loaded, &os->rx_jabber,
3378                             &ns->rx_jabber);
3379         i40e_stat_update_48(hw, I40E_GLPRT_PTC64H(hw->port),
3380                             I40E_GLPRT_PTC64L(hw->port),
3381                             pf->offset_loaded, &os->tx_size_64,
3382                             &ns->tx_size_64);
3383         i40e_stat_update_48(hw, I40E_GLPRT_PTC127H(hw->port),
3384                             I40E_GLPRT_PTC127L(hw->port),
3385                             pf->offset_loaded, &os->tx_size_127,
3386                             &ns->tx_size_127);
3387         i40e_stat_update_48(hw, I40E_GLPRT_PTC255H(hw->port),
3388                             I40E_GLPRT_PTC255L(hw->port),
3389                             pf->offset_loaded, &os->tx_size_255,
3390                             &ns->tx_size_255);
3391         i40e_stat_update_48(hw, I40E_GLPRT_PTC511H(hw->port),
3392                             I40E_GLPRT_PTC511L(hw->port),
3393                             pf->offset_loaded, &os->tx_size_511,
3394                             &ns->tx_size_511);
3395         i40e_stat_update_48(hw, I40E_GLPRT_PTC1023H(hw->port),
3396                             I40E_GLPRT_PTC1023L(hw->port),
3397                             pf->offset_loaded, &os->tx_size_1023,
3398                             &ns->tx_size_1023);
3399         i40e_stat_update_48(hw, I40E_GLPRT_PTC1522H(hw->port),
3400                             I40E_GLPRT_PTC1522L(hw->port),
3401                             pf->offset_loaded, &os->tx_size_1522,
3402                             &ns->tx_size_1522);
3403         i40e_stat_update_48(hw, I40E_GLPRT_PTC9522H(hw->port),
3404                             I40E_GLPRT_PTC9522L(hw->port),
3405                             pf->offset_loaded, &os->tx_size_big,
3406                             &ns->tx_size_big);
3407         i40e_stat_update_32(hw, I40E_GLQF_PCNT(pf->fdir.match_counter_index),
3408                            pf->offset_loaded,
3409                            &os->fd_sb_match, &ns->fd_sb_match);
3410         /* GLPRT_MSPDC not supported */
3411         /* GLPRT_XEC not supported */
3412
3413         pf->offset_loaded = true;
3414
3415         if (pf->main_vsi)
3416                 i40e_update_vsi_stats(pf->main_vsi);
3417 }
3418
3419 /* Get all statistics of a port */
3420 static int
3421 i40e_dev_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
3422 {
3423         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
3424         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3425         struct i40e_hw_port_stats *ns = &pf->stats; /* new stats */
3426         struct i40e_vsi *vsi;
3427         unsigned i;
3428
3429         /* call read registers - updates values, now write them to struct */
3430         i40e_read_stats_registers(pf, hw);
3431
3432         stats->ipackets = pf->main_vsi->eth_stats.rx_unicast +
3433                         pf->main_vsi->eth_stats.rx_multicast +
3434                         pf->main_vsi->eth_stats.rx_broadcast -
3435                         pf->main_vsi->eth_stats.rx_discards;
3436         stats->opackets = ns->eth.tx_unicast +
3437                         ns->eth.tx_multicast +
3438                         ns->eth.tx_broadcast;
3439         stats->ibytes   = pf->main_vsi->eth_stats.rx_bytes;
3440         stats->obytes   = ns->eth.tx_bytes;
3441         stats->oerrors  = ns->eth.tx_errors +
3442                         pf->main_vsi->eth_stats.tx_errors;
3443
3444         /* Rx Errors */
3445         stats->imissed  = ns->eth.rx_discards +
3446                         pf->main_vsi->eth_stats.rx_discards;
3447         stats->ierrors  = ns->crc_errors +
3448                         ns->rx_length_errors + ns->rx_undersize +
3449                         ns->rx_oversize + ns->rx_fragments + ns->rx_jabber;
3450
3451         if (pf->vfs) {
3452                 for (i = 0; i < pf->vf_num; i++) {
3453                         vsi = pf->vfs[i].vsi;
3454                         i40e_update_vsi_stats(vsi);
3455
3456                         stats->ipackets += (vsi->eth_stats.rx_unicast +
3457                                         vsi->eth_stats.rx_multicast +
3458                                         vsi->eth_stats.rx_broadcast -
3459                                         vsi->eth_stats.rx_discards);
3460                         stats->ibytes   += vsi->eth_stats.rx_bytes;
3461                         stats->oerrors  += vsi->eth_stats.tx_errors;
3462                         stats->imissed  += vsi->eth_stats.rx_discards;
3463                 }
3464         }
3465
3466         PMD_DRV_LOG(DEBUG, "***************** PF stats start *******************");
3467         PMD_DRV_LOG(DEBUG, "rx_bytes:            %"PRIu64"", ns->eth.rx_bytes);
3468         PMD_DRV_LOG(DEBUG, "rx_unicast:          %"PRIu64"", ns->eth.rx_unicast);
3469         PMD_DRV_LOG(DEBUG, "rx_multicast:        %"PRIu64"", ns->eth.rx_multicast);
3470         PMD_DRV_LOG(DEBUG, "rx_broadcast:        %"PRIu64"", ns->eth.rx_broadcast);
3471         PMD_DRV_LOG(DEBUG, "rx_discards:         %"PRIu64"", ns->eth.rx_discards);
3472         PMD_DRV_LOG(DEBUG, "rx_unknown_protocol: %"PRIu64"",
3473                     ns->eth.rx_unknown_protocol);
3474         PMD_DRV_LOG(DEBUG, "tx_bytes:            %"PRIu64"", ns->eth.tx_bytes);
3475         PMD_DRV_LOG(DEBUG, "tx_unicast:          %"PRIu64"", ns->eth.tx_unicast);
3476         PMD_DRV_LOG(DEBUG, "tx_multicast:        %"PRIu64"", ns->eth.tx_multicast);
3477         PMD_DRV_LOG(DEBUG, "tx_broadcast:        %"PRIu64"", ns->eth.tx_broadcast);
3478         PMD_DRV_LOG(DEBUG, "tx_discards:         %"PRIu64"", ns->eth.tx_discards);
3479         PMD_DRV_LOG(DEBUG, "tx_errors:           %"PRIu64"", ns->eth.tx_errors);
3480
3481         PMD_DRV_LOG(DEBUG, "tx_dropped_link_down:     %"PRIu64"",
3482                     ns->tx_dropped_link_down);
3483         PMD_DRV_LOG(DEBUG, "crc_errors:               %"PRIu64"", ns->crc_errors);
3484         PMD_DRV_LOG(DEBUG, "illegal_bytes:            %"PRIu64"",
3485                     ns->illegal_bytes);
3486         PMD_DRV_LOG(DEBUG, "error_bytes:              %"PRIu64"", ns->error_bytes);
3487         PMD_DRV_LOG(DEBUG, "mac_local_faults:         %"PRIu64"",
3488                     ns->mac_local_faults);
3489         PMD_DRV_LOG(DEBUG, "mac_remote_faults:        %"PRIu64"",
3490                     ns->mac_remote_faults);
3491         PMD_DRV_LOG(DEBUG, "rx_length_errors:         %"PRIu64"",
3492                     ns->rx_length_errors);
3493         PMD_DRV_LOG(DEBUG, "link_xon_rx:              %"PRIu64"", ns->link_xon_rx);
3494         PMD_DRV_LOG(DEBUG, "link_xoff_rx:             %"PRIu64"", ns->link_xoff_rx);
3495         for (i = 0; i < 8; i++) {
3496                 PMD_DRV_LOG(DEBUG, "priority_xon_rx[%d]:      %"PRIu64"",
3497                                 i, ns->priority_xon_rx[i]);
3498                 PMD_DRV_LOG(DEBUG, "priority_xoff_rx[%d]:     %"PRIu64"",
3499                                 i, ns->priority_xoff_rx[i]);
3500         }
3501         PMD_DRV_LOG(DEBUG, "link_xon_tx:              %"PRIu64"", ns->link_xon_tx);
3502         PMD_DRV_LOG(DEBUG, "link_xoff_tx:             %"PRIu64"", ns->link_xoff_tx);
3503         for (i = 0; i < 8; i++) {
3504                 PMD_DRV_LOG(DEBUG, "priority_xon_tx[%d]:      %"PRIu64"",
3505                                 i, ns->priority_xon_tx[i]);
3506                 PMD_DRV_LOG(DEBUG, "priority_xoff_tx[%d]:     %"PRIu64"",
3507                                 i, ns->priority_xoff_tx[i]);
3508                 PMD_DRV_LOG(DEBUG, "priority_xon_2_xoff[%d]:  %"PRIu64"",
3509                                 i, ns->priority_xon_2_xoff[i]);
3510         }
3511         PMD_DRV_LOG(DEBUG, "rx_size_64:               %"PRIu64"", ns->rx_size_64);
3512         PMD_DRV_LOG(DEBUG, "rx_size_127:              %"PRIu64"", ns->rx_size_127);
3513         PMD_DRV_LOG(DEBUG, "rx_size_255:              %"PRIu64"", ns->rx_size_255);
3514         PMD_DRV_LOG(DEBUG, "rx_size_511:              %"PRIu64"", ns->rx_size_511);
3515         PMD_DRV_LOG(DEBUG, "rx_size_1023:             %"PRIu64"", ns->rx_size_1023);
3516         PMD_DRV_LOG(DEBUG, "rx_size_1522:             %"PRIu64"", ns->rx_size_1522);
3517         PMD_DRV_LOG(DEBUG, "rx_size_big:              %"PRIu64"", ns->rx_size_big);
3518         PMD_DRV_LOG(DEBUG, "rx_undersize:             %"PRIu64"", ns->rx_undersize);
3519         PMD_DRV_LOG(DEBUG, "rx_fragments:             %"PRIu64"", ns->rx_fragments);
3520         PMD_DRV_LOG(DEBUG, "rx_oversize:              %"PRIu64"", ns->rx_oversize);
3521         PMD_DRV_LOG(DEBUG, "rx_jabber:                %"PRIu64"", ns->rx_jabber);
3522         PMD_DRV_LOG(DEBUG, "tx_size_64:               %"PRIu64"", ns->tx_size_64);
3523         PMD_DRV_LOG(DEBUG, "tx_size_127:              %"PRIu64"", ns->tx_size_127);
3524         PMD_DRV_LOG(DEBUG, "tx_size_255:              %"PRIu64"", ns->tx_size_255);
3525         PMD_DRV_LOG(DEBUG, "tx_size_511:              %"PRIu64"", ns->tx_size_511);
3526         PMD_DRV_LOG(DEBUG, "tx_size_1023:             %"PRIu64"", ns->tx_size_1023);
3527         PMD_DRV_LOG(DEBUG, "tx_size_1522:             %"PRIu64"", ns->tx_size_1522);
3528         PMD_DRV_LOG(DEBUG, "tx_size_big:              %"PRIu64"", ns->tx_size_big);
3529         PMD_DRV_LOG(DEBUG, "mac_short_packet_dropped: %"PRIu64"",
3530                         ns->mac_short_packet_dropped);
3531         PMD_DRV_LOG(DEBUG, "checksum_error:           %"PRIu64"",
3532                     ns->checksum_error);
3533         PMD_DRV_LOG(DEBUG, "fdir_match:               %"PRIu64"", ns->fd_sb_match);
3534         PMD_DRV_LOG(DEBUG, "***************** PF stats end ********************");
3535         return 0;
3536 }
3537
3538 /* Reset the statistics */
3539 static int
3540 i40e_dev_stats_reset(struct rte_eth_dev *dev)
3541 {
3542         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
3543         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3544
3545         /* Mark PF and VSI stats to update the offset, aka "reset" */
3546         pf->offset_loaded = false;
3547         if (pf->main_vsi)
3548                 pf->main_vsi->offset_loaded = false;
3549
3550         /* read the stats, reading current register values into offset */
3551         i40e_read_stats_registers(pf, hw);
3552
3553         return 0;
3554 }
3555
3556 static uint32_t
3557 i40e_xstats_calc_num(void)
3558 {
3559         return I40E_NB_ETH_XSTATS + I40E_NB_HW_PORT_XSTATS +
3560                 (I40E_NB_RXQ_PRIO_XSTATS * 8) +
3561                 (I40E_NB_TXQ_PRIO_XSTATS * 8);
3562 }
3563
3564 static int i40e_dev_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
3565                                      struct rte_eth_xstat_name *xstats_names,
3566                                      __rte_unused unsigned limit)
3567 {
3568         unsigned count = 0;
3569         unsigned i, prio;
3570
3571         if (xstats_names == NULL)
3572                 return i40e_xstats_calc_num();
3573
3574         /* Note: limit checked in rte_eth_xstats_names() */
3575
3576         /* Get stats from i40e_eth_stats struct */
3577         for (i = 0; i < I40E_NB_ETH_XSTATS; i++) {
3578                 strlcpy(xstats_names[count].name,
3579                         rte_i40e_stats_strings[i].name,
3580                         sizeof(xstats_names[count].name));
3581                 count++;
3582         }
3583
3584         /* Get individiual stats from i40e_hw_port struct */
3585         for (i = 0; i < I40E_NB_HW_PORT_XSTATS; i++) {
3586                 strlcpy(xstats_names[count].name,
3587                         rte_i40e_hw_port_strings[i].name,
3588                         sizeof(xstats_names[count].name));
3589                 count++;
3590         }
3591
3592         for (i = 0; i < I40E_NB_RXQ_PRIO_XSTATS; i++) {
3593                 for (prio = 0; prio < 8; prio++) {
3594                         snprintf(xstats_names[count].name,
3595                                  sizeof(xstats_names[count].name),
3596                                  "rx_priority%u_%s", prio,
3597                                  rte_i40e_rxq_prio_strings[i].name);
3598                         count++;
3599                 }
3600         }
3601
3602         for (i = 0; i < I40E_NB_TXQ_PRIO_XSTATS; i++) {
3603                 for (prio = 0; prio < 8; prio++) {
3604                         snprintf(xstats_names[count].name,
3605                                  sizeof(xstats_names[count].name),
3606                                  "tx_priority%u_%s", prio,
3607                                  rte_i40e_txq_prio_strings[i].name);
3608                         count++;
3609                 }
3610         }
3611         return count;
3612 }
3613
3614 static int
3615 i40e_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
3616                     unsigned n)
3617 {
3618         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
3619         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3620         unsigned i, count, prio;
3621         struct i40e_hw_port_stats *hw_stats = &pf->stats;
3622
3623         count = i40e_xstats_calc_num();
3624         if (n < count)
3625                 return count;
3626
3627         i40e_read_stats_registers(pf, hw);
3628
3629         if (xstats == NULL)
3630                 return 0;
3631
3632         count = 0;
3633
3634         /* Get stats from i40e_eth_stats struct */
3635         for (i = 0; i < I40E_NB_ETH_XSTATS; i++) {
3636                 xstats[count].value = *(uint64_t *)(((char *)&hw_stats->eth) +
3637                         rte_i40e_stats_strings[i].offset);
3638                 xstats[count].id = count;
3639                 count++;
3640         }
3641
3642         /* Get individiual stats from i40e_hw_port struct */
3643         for (i = 0; i < I40E_NB_HW_PORT_XSTATS; i++) {
3644                 xstats[count].value = *(uint64_t *)(((char *)hw_stats) +
3645                         rte_i40e_hw_port_strings[i].offset);
3646                 xstats[count].id = count;
3647                 count++;
3648         }
3649
3650         for (i = 0; i < I40E_NB_RXQ_PRIO_XSTATS; i++) {
3651                 for (prio = 0; prio < 8; prio++) {
3652                         xstats[count].value =
3653                                 *(uint64_t *)(((char *)hw_stats) +
3654                                 rte_i40e_rxq_prio_strings[i].offset +
3655                                 (sizeof(uint64_t) * prio));
3656                         xstats[count].id = count;
3657                         count++;
3658                 }
3659         }
3660
3661         for (i = 0; i < I40E_NB_TXQ_PRIO_XSTATS; i++) {
3662                 for (prio = 0; prio < 8; prio++) {
3663                         xstats[count].value =
3664                                 *(uint64_t *)(((char *)hw_stats) +
3665                                 rte_i40e_txq_prio_strings[i].offset +
3666                                 (sizeof(uint64_t) * prio));
3667                         xstats[count].id = count;
3668                         count++;
3669                 }
3670         }
3671
3672         return count;
3673 }
3674
3675 static int
3676 i40e_fw_version_get(struct rte_eth_dev *dev, char *fw_version, size_t fw_size)
3677 {
3678         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3679         u32 full_ver;
3680         u8 ver, patch;
3681         u16 build;
3682         int ret;
3683
3684         full_ver = hw->nvm.oem_ver;
3685         ver = (u8)(full_ver >> 24);
3686         build = (u16)((full_ver >> 8) & 0xffff);
3687         patch = (u8)(full_ver & 0xff);
3688
3689         ret = snprintf(fw_version, fw_size,
3690                  "%d.%d%d 0x%08x %d.%d.%d",
3691                  ((hw->nvm.version >> 12) & 0xf),
3692                  ((hw->nvm.version >> 4) & 0xff),
3693                  (hw->nvm.version & 0xf), hw->nvm.eetrack,
3694                  ver, build, patch);
3695
3696         ret += 1; /* add the size of '\0' */
3697         if (fw_size < (u32)ret)
3698                 return ret;
3699         else
3700                 return 0;
3701 }
3702
3703 /*
3704  * When using NVM 6.01(for X710 XL710 XXV710)/3.33(for X722) or later,
3705  * the Rx data path does not hang if the FW LLDP is stopped.
3706  * return true if lldp need to stop
3707  * return false if we cannot disable the LLDP to avoid Rx data path blocking.
3708  */
3709 static bool
3710 i40e_need_stop_lldp(struct rte_eth_dev *dev)
3711 {
3712         double nvm_ver;
3713         char ver_str[64] = {0};
3714         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3715
3716         i40e_fw_version_get(dev, ver_str, 64);
3717         nvm_ver = atof(ver_str);
3718         if ((hw->mac.type == I40E_MAC_X722 ||
3719              hw->mac.type == I40E_MAC_X722_VF) &&
3720              ((uint32_t)(nvm_ver * 1000) >= (uint32_t)(3.33 * 1000)))
3721                 return true;
3722         else if ((uint32_t)(nvm_ver * 1000) >= (uint32_t)(6.01 * 1000))
3723                 return true;
3724
3725         return false;
3726 }
3727
3728 static int
3729 i40e_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info)
3730 {
3731         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
3732         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3733         struct i40e_vsi *vsi = pf->main_vsi;
3734         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
3735
3736         dev_info->max_rx_queues = vsi->nb_qps;
3737         dev_info->max_tx_queues = vsi->nb_qps;
3738         dev_info->min_rx_bufsize = I40E_BUF_SIZE_MIN;
3739         dev_info->max_rx_pktlen = I40E_FRAME_SIZE_MAX;
3740         dev_info->max_mac_addrs = vsi->max_macaddrs;
3741         dev_info->max_vfs = pci_dev->max_vfs;
3742         dev_info->max_mtu = dev_info->max_rx_pktlen - I40E_ETH_OVERHEAD;
3743         dev_info->min_mtu = RTE_ETHER_MIN_MTU;
3744         dev_info->rx_queue_offload_capa = 0;
3745         dev_info->rx_offload_capa =
3746                 DEV_RX_OFFLOAD_VLAN_STRIP |
3747                 DEV_RX_OFFLOAD_QINQ_STRIP |
3748                 DEV_RX_OFFLOAD_IPV4_CKSUM |
3749                 DEV_RX_OFFLOAD_UDP_CKSUM |
3750                 DEV_RX_OFFLOAD_TCP_CKSUM |
3751                 DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM |
3752                 DEV_RX_OFFLOAD_KEEP_CRC |
3753                 DEV_RX_OFFLOAD_SCATTER |
3754                 DEV_RX_OFFLOAD_VLAN_EXTEND |
3755                 DEV_RX_OFFLOAD_VLAN_FILTER |
3756                 DEV_RX_OFFLOAD_JUMBO_FRAME |
3757                 DEV_RX_OFFLOAD_RSS_HASH;
3758
3759         dev_info->tx_queue_offload_capa = DEV_TX_OFFLOAD_MBUF_FAST_FREE;
3760         dev_info->tx_offload_capa =
3761                 DEV_TX_OFFLOAD_VLAN_INSERT |
3762                 DEV_TX_OFFLOAD_QINQ_INSERT |
3763                 DEV_TX_OFFLOAD_IPV4_CKSUM |
3764                 DEV_TX_OFFLOAD_UDP_CKSUM |
3765                 DEV_TX_OFFLOAD_TCP_CKSUM |
3766                 DEV_TX_OFFLOAD_SCTP_CKSUM |
3767                 DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
3768                 DEV_TX_OFFLOAD_TCP_TSO |
3769                 DEV_TX_OFFLOAD_VXLAN_TNL_TSO |
3770                 DEV_TX_OFFLOAD_GRE_TNL_TSO |
3771                 DEV_TX_OFFLOAD_IPIP_TNL_TSO |
3772                 DEV_TX_OFFLOAD_GENEVE_TNL_TSO |
3773                 DEV_TX_OFFLOAD_MULTI_SEGS |
3774                 dev_info->tx_queue_offload_capa;
3775         dev_info->dev_capa =
3776                 RTE_ETH_DEV_CAPA_RUNTIME_RX_QUEUE_SETUP |
3777                 RTE_ETH_DEV_CAPA_RUNTIME_TX_QUEUE_SETUP;
3778
3779         dev_info->hash_key_size = (I40E_PFQF_HKEY_MAX_INDEX + 1) *
3780                                                 sizeof(uint32_t);
3781         dev_info->reta_size = pf->hash_lut_size;
3782         dev_info->flow_type_rss_offloads = pf->adapter->flow_types_mask;
3783
3784         dev_info->default_rxconf = (struct rte_eth_rxconf) {
3785                 .rx_thresh = {
3786                         .pthresh = I40E_DEFAULT_RX_PTHRESH,
3787                         .hthresh = I40E_DEFAULT_RX_HTHRESH,
3788                         .wthresh = I40E_DEFAULT_RX_WTHRESH,
3789                 },
3790                 .rx_free_thresh = I40E_DEFAULT_RX_FREE_THRESH,
3791                 .rx_drop_en = 0,
3792                 .offloads = 0,
3793         };
3794
3795         dev_info->default_txconf = (struct rte_eth_txconf) {
3796                 .tx_thresh = {
3797                         .pthresh = I40E_DEFAULT_TX_PTHRESH,
3798                         .hthresh = I40E_DEFAULT_TX_HTHRESH,
3799                         .wthresh = I40E_DEFAULT_TX_WTHRESH,
3800                 },
3801                 .tx_free_thresh = I40E_DEFAULT_TX_FREE_THRESH,
3802                 .tx_rs_thresh = I40E_DEFAULT_TX_RSBIT_THRESH,
3803                 .offloads = 0,
3804         };
3805
3806         dev_info->rx_desc_lim = (struct rte_eth_desc_lim) {
3807                 .nb_max = I40E_MAX_RING_DESC,
3808                 .nb_min = I40E_MIN_RING_DESC,
3809                 .nb_align = I40E_ALIGN_RING_DESC,
3810         };
3811
3812         dev_info->tx_desc_lim = (struct rte_eth_desc_lim) {
3813                 .nb_max = I40E_MAX_RING_DESC,
3814                 .nb_min = I40E_MIN_RING_DESC,
3815                 .nb_align = I40E_ALIGN_RING_DESC,
3816                 .nb_seg_max = I40E_TX_MAX_SEG,
3817                 .nb_mtu_seg_max = I40E_TX_MAX_MTU_SEG,
3818         };
3819
3820         if (pf->flags & I40E_FLAG_VMDQ) {
3821                 dev_info->max_vmdq_pools = pf->max_nb_vmdq_vsi;
3822                 dev_info->vmdq_queue_base = dev_info->max_rx_queues;
3823                 dev_info->vmdq_queue_num = pf->vmdq_nb_qps *
3824                                                 pf->max_nb_vmdq_vsi;
3825                 dev_info->vmdq_pool_base = I40E_VMDQ_POOL_BASE;
3826                 dev_info->max_rx_queues += dev_info->vmdq_queue_num;
3827                 dev_info->max_tx_queues += dev_info->vmdq_queue_num;
3828         }
3829
3830         if (I40E_PHY_TYPE_SUPPORT_40G(hw->phy.phy_types)) {
3831                 /* For XL710 */
3832                 dev_info->speed_capa = ETH_LINK_SPEED_40G;
3833                 dev_info->default_rxportconf.nb_queues = 2;
3834                 dev_info->default_txportconf.nb_queues = 2;
3835                 if (dev->data->nb_rx_queues == 1)
3836                         dev_info->default_rxportconf.ring_size = 2048;
3837                 else
3838                         dev_info->default_rxportconf.ring_size = 1024;
3839                 if (dev->data->nb_tx_queues == 1)
3840                         dev_info->default_txportconf.ring_size = 1024;
3841                 else
3842                         dev_info->default_txportconf.ring_size = 512;
3843
3844         } else if (I40E_PHY_TYPE_SUPPORT_25G(hw->phy.phy_types)) {
3845                 /* For XXV710 */
3846                 dev_info->speed_capa = ETH_LINK_SPEED_25G;
3847                 dev_info->default_rxportconf.nb_queues = 1;
3848                 dev_info->default_txportconf.nb_queues = 1;
3849                 dev_info->default_rxportconf.ring_size = 256;
3850                 dev_info->default_txportconf.ring_size = 256;
3851         } else {
3852                 /* For X710 */
3853                 dev_info->speed_capa = ETH_LINK_SPEED_1G | ETH_LINK_SPEED_10G;
3854                 dev_info->default_rxportconf.nb_queues = 1;
3855                 dev_info->default_txportconf.nb_queues = 1;
3856                 if (dev->data->dev_conf.link_speeds & ETH_LINK_SPEED_10G) {
3857                         dev_info->default_rxportconf.ring_size = 512;
3858                         dev_info->default_txportconf.ring_size = 256;
3859                 } else {
3860                         dev_info->default_rxportconf.ring_size = 256;
3861                         dev_info->default_txportconf.ring_size = 256;
3862                 }
3863         }
3864         dev_info->default_rxportconf.burst_size = 32;
3865         dev_info->default_txportconf.burst_size = 32;
3866
3867         return 0;
3868 }
3869
3870 static int
3871 i40e_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
3872 {
3873         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
3874         struct i40e_vsi *vsi = pf->main_vsi;
3875         PMD_INIT_FUNC_TRACE();
3876
3877         if (on)
3878                 return i40e_vsi_add_vlan(vsi, vlan_id);
3879         else
3880                 return i40e_vsi_delete_vlan(vsi, vlan_id);
3881 }
3882
3883 static int
3884 i40e_vlan_tpid_set_by_registers(struct rte_eth_dev *dev,
3885                                 enum rte_vlan_type vlan_type,
3886                                 uint16_t tpid, int qinq)
3887 {
3888         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3889         uint64_t reg_r = 0;
3890         uint64_t reg_w = 0;
3891         uint16_t reg_id = 3;
3892         int ret;
3893
3894         if (qinq) {
3895                 if (vlan_type == ETH_VLAN_TYPE_OUTER)
3896                         reg_id = 2;
3897         }
3898
3899         ret = i40e_aq_debug_read_register(hw, I40E_GL_SWT_L2TAGCTRL(reg_id),
3900                                           &reg_r, NULL);
3901         if (ret != I40E_SUCCESS) {
3902                 PMD_DRV_LOG(ERR,
3903                            "Fail to debug read from I40E_GL_SWT_L2TAGCTRL[%d]",
3904                            reg_id);
3905                 return -EIO;
3906         }
3907         PMD_DRV_LOG(DEBUG,
3908                     "Debug read from I40E_GL_SWT_L2TAGCTRL[%d]: 0x%08"PRIx64,
3909                     reg_id, reg_r);
3910
3911         reg_w = reg_r & (~(I40E_GL_SWT_L2TAGCTRL_ETHERTYPE_MASK));
3912         reg_w |= ((uint64_t)tpid << I40E_GL_SWT_L2TAGCTRL_ETHERTYPE_SHIFT);
3913         if (reg_r == reg_w) {
3914                 PMD_DRV_LOG(DEBUG, "No need to write");
3915                 return 0;
3916         }
3917
3918         ret = i40e_aq_debug_write_global_register(hw,
3919                                            I40E_GL_SWT_L2TAGCTRL(reg_id),
3920                                            reg_w, NULL);
3921         if (ret != I40E_SUCCESS) {
3922                 PMD_DRV_LOG(ERR,
3923                             "Fail to debug write to I40E_GL_SWT_L2TAGCTRL[%d]",
3924                             reg_id);
3925                 return -EIO;
3926         }
3927         PMD_DRV_LOG(DEBUG,
3928                     "Global register 0x%08x is changed with value 0x%08x",
3929                     I40E_GL_SWT_L2TAGCTRL(reg_id), (uint32_t)reg_w);
3930
3931         return 0;
3932 }
3933
3934 static int
3935 i40e_vlan_tpid_set(struct rte_eth_dev *dev,
3936                    enum rte_vlan_type vlan_type,
3937                    uint16_t tpid)
3938 {
3939         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3940         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
3941         int qinq = dev->data->dev_conf.rxmode.offloads &
3942                    DEV_RX_OFFLOAD_VLAN_EXTEND;
3943         int ret = 0;
3944
3945         if ((vlan_type != ETH_VLAN_TYPE_INNER &&
3946              vlan_type != ETH_VLAN_TYPE_OUTER) ||
3947             (!qinq && vlan_type == ETH_VLAN_TYPE_INNER)) {
3948                 PMD_DRV_LOG(ERR,
3949                             "Unsupported vlan type.");
3950                 return -EINVAL;
3951         }
3952
3953         if (pf->support_multi_driver) {
3954                 PMD_DRV_LOG(ERR, "Setting TPID is not supported.");
3955                 return -ENOTSUP;
3956         }
3957
3958         /* 802.1ad frames ability is added in NVM API 1.7*/
3959         if (hw->flags & I40E_HW_FLAG_802_1AD_CAPABLE) {
3960                 if (qinq) {
3961                         if (vlan_type == ETH_VLAN_TYPE_OUTER)
3962                                 hw->first_tag = rte_cpu_to_le_16(tpid);
3963                         else if (vlan_type == ETH_VLAN_TYPE_INNER)
3964                                 hw->second_tag = rte_cpu_to_le_16(tpid);
3965                 } else {
3966                         if (vlan_type == ETH_VLAN_TYPE_OUTER)
3967                                 hw->second_tag = rte_cpu_to_le_16(tpid);
3968                 }
3969                 ret = i40e_aq_set_switch_config(hw, 0, 0, 0, NULL);
3970                 if (ret != I40E_SUCCESS) {
3971                         PMD_DRV_LOG(ERR,
3972                                     "Set switch config failed aq_err: %d",
3973                                     hw->aq.asq_last_status);
3974                         ret = -EIO;
3975                 }
3976         } else
3977                 /* If NVM API < 1.7, keep the register setting */
3978                 ret = i40e_vlan_tpid_set_by_registers(dev, vlan_type,
3979                                                       tpid, qinq);
3980
3981         return ret;
3982 }
3983
3984 static int
3985 i40e_vlan_offload_set(struct rte_eth_dev *dev, int mask)
3986 {
3987         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
3988         struct i40e_vsi *vsi = pf->main_vsi;
3989         struct rte_eth_rxmode *rxmode;
3990
3991         rxmode = &dev->data->dev_conf.rxmode;
3992         if (mask & ETH_VLAN_FILTER_MASK) {
3993                 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
3994                         i40e_vsi_config_vlan_filter(vsi, TRUE);
3995                 else
3996                         i40e_vsi_config_vlan_filter(vsi, FALSE);
3997         }
3998
3999         if (mask & ETH_VLAN_STRIP_MASK) {
4000                 /* Enable or disable VLAN stripping */
4001                 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP)
4002                         i40e_vsi_config_vlan_stripping(vsi, TRUE);
4003                 else
4004                         i40e_vsi_config_vlan_stripping(vsi, FALSE);
4005         }
4006
4007         if (mask & ETH_VLAN_EXTEND_MASK) {
4008                 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_EXTEND) {
4009                         i40e_vsi_config_double_vlan(vsi, TRUE);
4010                         /* Set global registers with default ethertype. */
4011                         i40e_vlan_tpid_set(dev, ETH_VLAN_TYPE_OUTER,
4012                                            RTE_ETHER_TYPE_VLAN);
4013                         i40e_vlan_tpid_set(dev, ETH_VLAN_TYPE_INNER,
4014                                            RTE_ETHER_TYPE_VLAN);
4015                 }
4016                 else
4017                         i40e_vsi_config_double_vlan(vsi, FALSE);
4018         }
4019
4020         return 0;
4021 }
4022
4023 static void
4024 i40e_vlan_strip_queue_set(__rte_unused struct rte_eth_dev *dev,
4025                           __rte_unused uint16_t queue,
4026                           __rte_unused int on)
4027 {
4028         PMD_INIT_FUNC_TRACE();
4029 }
4030
4031 static int
4032 i40e_vlan_pvid_set(struct rte_eth_dev *dev, uint16_t pvid, int on)
4033 {
4034         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
4035         struct i40e_vsi *vsi = pf->main_vsi;
4036         struct rte_eth_dev_data *data = I40E_VSI_TO_DEV_DATA(vsi);
4037         struct i40e_vsi_vlan_pvid_info info;
4038
4039         memset(&info, 0, sizeof(info));
4040         info.on = on;
4041         if (info.on)
4042                 info.config.pvid = pvid;
4043         else {
4044                 info.config.reject.tagged =
4045                                 data->dev_conf.txmode.hw_vlan_reject_tagged;
4046                 info.config.reject.untagged =
4047                                 data->dev_conf.txmode.hw_vlan_reject_untagged;
4048         }
4049
4050         return i40e_vsi_vlan_pvid_set(vsi, &info);
4051 }
4052
4053 static int
4054 i40e_dev_led_on(struct rte_eth_dev *dev)
4055 {
4056         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4057         uint32_t mode = i40e_led_get(hw);
4058
4059         if (mode == 0)
4060                 i40e_led_set(hw, 0xf, true); /* 0xf means led always true */
4061
4062         return 0;
4063 }
4064
4065 static int
4066 i40e_dev_led_off(struct rte_eth_dev *dev)
4067 {
4068         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4069         uint32_t mode = i40e_led_get(hw);
4070
4071         if (mode != 0)
4072                 i40e_led_set(hw, 0, false);
4073
4074         return 0;
4075 }
4076
4077 static int
4078 i40e_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
4079 {
4080         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4081         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
4082
4083         fc_conf->pause_time = pf->fc_conf.pause_time;
4084
4085         /* read out from register, in case they are modified by other port */
4086         pf->fc_conf.high_water[I40E_MAX_TRAFFIC_CLASS] =
4087                 I40E_READ_REG(hw, I40E_GLRPB_GHW) >> I40E_KILOSHIFT;
4088         pf->fc_conf.low_water[I40E_MAX_TRAFFIC_CLASS] =
4089                 I40E_READ_REG(hw, I40E_GLRPB_GLW) >> I40E_KILOSHIFT;
4090
4091         fc_conf->high_water =  pf->fc_conf.high_water[I40E_MAX_TRAFFIC_CLASS];
4092         fc_conf->low_water = pf->fc_conf.low_water[I40E_MAX_TRAFFIC_CLASS];
4093
4094          /* Return current mode according to actual setting*/
4095         switch (hw->fc.current_mode) {
4096         case I40E_FC_FULL:
4097                 fc_conf->mode = RTE_FC_FULL;
4098                 break;
4099         case I40E_FC_TX_PAUSE:
4100                 fc_conf->mode = RTE_FC_TX_PAUSE;
4101                 break;
4102         case I40E_FC_RX_PAUSE:
4103                 fc_conf->mode = RTE_FC_RX_PAUSE;
4104                 break;
4105         case I40E_FC_NONE:
4106         default:
4107                 fc_conf->mode = RTE_FC_NONE;
4108         };
4109
4110         return 0;
4111 }
4112
4113 static int
4114 i40e_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
4115 {
4116         uint32_t mflcn_reg, fctrl_reg, reg;
4117         uint32_t max_high_water;
4118         uint8_t i, aq_failure;
4119         int err;
4120         struct i40e_hw *hw;
4121         struct i40e_pf *pf;
4122         enum i40e_fc_mode rte_fcmode_2_i40e_fcmode[] = {
4123                 [RTE_FC_NONE] = I40E_FC_NONE,
4124                 [RTE_FC_RX_PAUSE] = I40E_FC_RX_PAUSE,
4125                 [RTE_FC_TX_PAUSE] = I40E_FC_TX_PAUSE,
4126                 [RTE_FC_FULL] = I40E_FC_FULL
4127         };
4128
4129         /* high_water field in the rte_eth_fc_conf using the kilobytes unit */
4130
4131         max_high_water = I40E_RXPBSIZE >> I40E_KILOSHIFT;
4132         if ((fc_conf->high_water > max_high_water) ||
4133                         (fc_conf->high_water < fc_conf->low_water)) {
4134                 PMD_INIT_LOG(ERR,
4135                         "Invalid high/low water setup value in KB, High_water must be <= %d.",
4136                         max_high_water);
4137                 return -EINVAL;
4138         }
4139
4140         hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4141         pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
4142         hw->fc.requested_mode = rte_fcmode_2_i40e_fcmode[fc_conf->mode];
4143
4144         pf->fc_conf.pause_time = fc_conf->pause_time;
4145         pf->fc_conf.high_water[I40E_MAX_TRAFFIC_CLASS] = fc_conf->high_water;
4146         pf->fc_conf.low_water[I40E_MAX_TRAFFIC_CLASS] = fc_conf->low_water;
4147
4148         PMD_INIT_FUNC_TRACE();
4149
4150         /* All the link flow control related enable/disable register
4151          * configuration is handle by the F/W
4152          */
4153         err = i40e_set_fc(hw, &aq_failure, true);
4154         if (err < 0)
4155                 return -ENOSYS;
4156
4157         if (I40E_PHY_TYPE_SUPPORT_40G(hw->phy.phy_types)) {
4158                 /* Configure flow control refresh threshold,
4159                  * the value for stat_tx_pause_refresh_timer[8]
4160                  * is used for global pause operation.
4161                  */
4162
4163                 I40E_WRITE_REG(hw,
4164                                I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER(8),
4165                                pf->fc_conf.pause_time);
4166
4167                 /* configure the timer value included in transmitted pause
4168                  * frame,
4169                  * the value for stat_tx_pause_quanta[8] is used for global
4170                  * pause operation
4171                  */
4172                 I40E_WRITE_REG(hw, I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA(8),
4173                                pf->fc_conf.pause_time);
4174
4175                 fctrl_reg = I40E_READ_REG(hw,
4176                                           I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL);
4177
4178                 if (fc_conf->mac_ctrl_frame_fwd != 0)
4179                         fctrl_reg |= I40E_PRTMAC_FWD_CTRL;
4180                 else
4181                         fctrl_reg &= ~I40E_PRTMAC_FWD_CTRL;
4182
4183                 I40E_WRITE_REG(hw, I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL,
4184                                fctrl_reg);
4185         } else {
4186                 /* Configure pause time (2 TCs per register) */
4187                 reg = (uint32_t)pf->fc_conf.pause_time * (uint32_t)0x00010001;
4188                 for (i = 0; i < I40E_MAX_TRAFFIC_CLASS / 2; i++)
4189                         I40E_WRITE_REG(hw, I40E_PRTDCB_FCTTVN(i), reg);
4190
4191                 /* Configure flow control refresh threshold value */
4192                 I40E_WRITE_REG(hw, I40E_PRTDCB_FCRTV,
4193                                pf->fc_conf.pause_time / 2);
4194
4195                 mflcn_reg = I40E_READ_REG(hw, I40E_PRTDCB_MFLCN);
4196
4197                 /* set or clear MFLCN.PMCF & MFLCN.DPF bits
4198                  *depending on configuration
4199                  */
4200                 if (fc_conf->mac_ctrl_frame_fwd != 0) {
4201                         mflcn_reg |= I40E_PRTDCB_MFLCN_PMCF_MASK;
4202                         mflcn_reg &= ~I40E_PRTDCB_MFLCN_DPF_MASK;
4203                 } else {
4204                         mflcn_reg &= ~I40E_PRTDCB_MFLCN_PMCF_MASK;
4205                         mflcn_reg |= I40E_PRTDCB_MFLCN_DPF_MASK;
4206                 }
4207
4208                 I40E_WRITE_REG(hw, I40E_PRTDCB_MFLCN, mflcn_reg);
4209         }
4210
4211         if (!pf->support_multi_driver) {
4212                 /* config water marker both based on the packets and bytes */
4213                 I40E_WRITE_GLB_REG(hw, I40E_GLRPB_PHW,
4214                                  (pf->fc_conf.high_water[I40E_MAX_TRAFFIC_CLASS]
4215                                  << I40E_KILOSHIFT) / I40E_PACKET_AVERAGE_SIZE);
4216                 I40E_WRITE_GLB_REG(hw, I40E_GLRPB_PLW,
4217                                   (pf->fc_conf.low_water[I40E_MAX_TRAFFIC_CLASS]
4218                                  << I40E_KILOSHIFT) / I40E_PACKET_AVERAGE_SIZE);
4219                 I40E_WRITE_GLB_REG(hw, I40E_GLRPB_GHW,
4220                                   pf->fc_conf.high_water[I40E_MAX_TRAFFIC_CLASS]
4221                                   << I40E_KILOSHIFT);
4222                 I40E_WRITE_GLB_REG(hw, I40E_GLRPB_GLW,
4223                                    pf->fc_conf.low_water[I40E_MAX_TRAFFIC_CLASS]
4224                                    << I40E_KILOSHIFT);
4225         } else {
4226                 PMD_DRV_LOG(ERR,
4227                             "Water marker configuration is not supported.");
4228         }
4229
4230         I40E_WRITE_FLUSH(hw);
4231
4232         return 0;
4233 }
4234
4235 static int
4236 i40e_priority_flow_ctrl_set(__rte_unused struct rte_eth_dev *dev,
4237                             __rte_unused struct rte_eth_pfc_conf *pfc_conf)
4238 {
4239         PMD_INIT_FUNC_TRACE();
4240
4241         return -ENOSYS;
4242 }
4243
4244 /* Add a MAC address, and update filters */
4245 static int
4246 i40e_macaddr_add(struct rte_eth_dev *dev,
4247                  struct rte_ether_addr *mac_addr,
4248                  __rte_unused uint32_t index,
4249                  uint32_t pool)
4250 {
4251         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
4252         struct i40e_mac_filter_info mac_filter;
4253         struct i40e_vsi *vsi;
4254         struct rte_eth_rxmode *rxmode = &dev->data->dev_conf.rxmode;
4255         int ret;
4256
4257         /* If VMDQ not enabled or configured, return */
4258         if (pool != 0 && (!(pf->flags & I40E_FLAG_VMDQ) ||
4259                           !pf->nb_cfg_vmdq_vsi)) {
4260                 PMD_DRV_LOG(ERR, "VMDQ not %s, can't set mac to pool %u",
4261                         pf->flags & I40E_FLAG_VMDQ ? "configured" : "enabled",
4262                         pool);
4263                 return -ENOTSUP;
4264         }
4265
4266         if (pool > pf->nb_cfg_vmdq_vsi) {
4267                 PMD_DRV_LOG(ERR, "Pool number %u invalid. Max pool is %u",
4268                                 pool, pf->nb_cfg_vmdq_vsi);
4269                 return -EINVAL;
4270         }
4271
4272         rte_memcpy(&mac_filter.mac_addr, mac_addr, RTE_ETHER_ADDR_LEN);
4273         if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
4274                 mac_filter.filter_type = RTE_MACVLAN_PERFECT_MATCH;
4275         else
4276                 mac_filter.filter_type = RTE_MAC_PERFECT_MATCH;
4277
4278         if (pool == 0)
4279                 vsi = pf->main_vsi;
4280         else
4281                 vsi = pf->vmdq[pool - 1].vsi;
4282
4283         ret = i40e_vsi_add_mac(vsi, &mac_filter);
4284         if (ret != I40E_SUCCESS) {
4285                 PMD_DRV_LOG(ERR, "Failed to add MACVLAN filter");
4286                 return -ENODEV;
4287         }
4288         return 0;
4289 }
4290
4291 /* Remove a MAC address, and update filters */
4292 static void
4293 i40e_macaddr_remove(struct rte_eth_dev *dev, uint32_t index)
4294 {
4295         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
4296         struct i40e_vsi *vsi;
4297         struct rte_eth_dev_data *data = dev->data;
4298         struct rte_ether_addr *macaddr;
4299         int ret;
4300         uint32_t i;
4301         uint64_t pool_sel;
4302
4303         macaddr = &(data->mac_addrs[index]);
4304
4305         pool_sel = dev->data->mac_pool_sel[index];
4306
4307         for (i = 0; i < sizeof(pool_sel) * CHAR_BIT; i++) {
4308                 if (pool_sel & (1ULL << i)) {
4309                         if (i == 0)
4310                                 vsi = pf->main_vsi;
4311                         else {
4312                                 /* No VMDQ pool enabled or configured */
4313                                 if (!(pf->flags & I40E_FLAG_VMDQ) ||
4314                                         (i > pf->nb_cfg_vmdq_vsi)) {
4315                                         PMD_DRV_LOG(ERR,
4316                                                 "No VMDQ pool enabled/configured");
4317                                         return;
4318                                 }
4319                                 vsi = pf->vmdq[i - 1].vsi;
4320                         }
4321                         ret = i40e_vsi_delete_mac(vsi, macaddr);
4322
4323                         if (ret) {
4324                                 PMD_DRV_LOG(ERR, "Failed to remove MACVLAN filter");
4325                                 return;
4326                         }
4327                 }
4328         }
4329 }
4330
4331 /* Set perfect match or hash match of MAC and VLAN for a VF */
4332 static int
4333 i40e_vf_mac_filter_set(struct i40e_pf *pf,
4334                  struct rte_eth_mac_filter *filter,
4335                  bool add)
4336 {
4337         struct i40e_hw *hw;
4338         struct i40e_mac_filter_info mac_filter;
4339         struct rte_ether_addr old_mac;
4340         struct rte_ether_addr *new_mac;
4341         struct i40e_pf_vf *vf = NULL;
4342         uint16_t vf_id;
4343         int ret;
4344
4345         if (pf == NULL) {
4346                 PMD_DRV_LOG(ERR, "Invalid PF argument.");
4347                 return -EINVAL;
4348         }
4349         hw = I40E_PF_TO_HW(pf);
4350
4351         if (filter == NULL) {
4352                 PMD_DRV_LOG(ERR, "Invalid mac filter argument.");
4353                 return -EINVAL;
4354         }
4355
4356         new_mac = &filter->mac_addr;
4357
4358         if (rte_is_zero_ether_addr(new_mac)) {
4359                 PMD_DRV_LOG(ERR, "Invalid ethernet address.");
4360                 return -EINVAL;
4361         }
4362
4363         vf_id = filter->dst_id;
4364
4365         if (vf_id > pf->vf_num - 1 || !pf->vfs) {
4366                 PMD_DRV_LOG(ERR, "Invalid argument.");
4367                 return -EINVAL;
4368         }
4369         vf = &pf->vfs[vf_id];
4370
4371         if (add && rte_is_same_ether_addr(new_mac, &pf->dev_addr)) {
4372                 PMD_DRV_LOG(INFO, "Ignore adding permanent MAC address.");
4373                 return -EINVAL;
4374         }
4375
4376         if (add) {
4377                 rte_memcpy(&old_mac, hw->mac.addr, RTE_ETHER_ADDR_LEN);
4378                 rte_memcpy(hw->mac.addr, new_mac->addr_bytes,
4379                                 RTE_ETHER_ADDR_LEN);
4380                 rte_memcpy(&mac_filter.mac_addr, &filter->mac_addr,
4381                                  RTE_ETHER_ADDR_LEN);
4382
4383                 mac_filter.filter_type = filter->filter_type;
4384                 ret = i40e_vsi_add_mac(vf->vsi, &mac_filter);
4385                 if (ret != I40E_SUCCESS) {
4386                         PMD_DRV_LOG(ERR, "Failed to add MAC filter.");
4387                         return -1;
4388                 }
4389                 rte_ether_addr_copy(new_mac, &pf->dev_addr);
4390         } else {
4391                 rte_memcpy(hw->mac.addr, hw->mac.perm_addr,
4392                                 RTE_ETHER_ADDR_LEN);
4393                 ret = i40e_vsi_delete_mac(vf->vsi, &filter->mac_addr);
4394                 if (ret != I40E_SUCCESS) {
4395                         PMD_DRV_LOG(ERR, "Failed to delete MAC filter.");
4396                         return -1;
4397                 }
4398
4399                 /* Clear device address as it has been removed */
4400                 if (rte_is_same_ether_addr(&pf->dev_addr, new_mac))
4401                         memset(&pf->dev_addr, 0, sizeof(struct rte_ether_addr));
4402         }
4403
4404         return 0;
4405 }
4406
4407 /* MAC filter handle */
4408 static int
4409 i40e_mac_filter_handle(struct rte_eth_dev *dev, enum rte_filter_op filter_op,
4410                 void *arg)
4411 {
4412         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
4413         struct rte_eth_mac_filter *filter;
4414         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
4415         int ret = I40E_NOT_SUPPORTED;
4416
4417         filter = (struct rte_eth_mac_filter *)(arg);
4418
4419         switch (filter_op) {
4420         case RTE_ETH_FILTER_NOP:
4421                 ret = I40E_SUCCESS;
4422                 break;
4423         case RTE_ETH_FILTER_ADD:
4424                 i40e_pf_disable_irq0(hw);
4425                 if (filter->is_vf)
4426                         ret = i40e_vf_mac_filter_set(pf, filter, 1);
4427                 i40e_pf_enable_irq0(hw);
4428                 break;
4429         case RTE_ETH_FILTER_DELETE:
4430                 i40e_pf_disable_irq0(hw);
4431                 if (filter->is_vf)
4432                         ret = i40e_vf_mac_filter_set(pf, filter, 0);
4433                 i40e_pf_enable_irq0(hw);
4434                 break;
4435         default:
4436                 PMD_DRV_LOG(ERR, "unknown operation %u", filter_op);
4437                 ret = I40E_ERR_PARAM;
4438                 break;
4439         }
4440
4441         return ret;
4442 }
4443
4444 static int
4445 i40e_get_rss_lut(struct i40e_vsi *vsi, uint8_t *lut, uint16_t lut_size)
4446 {
4447         struct i40e_pf *pf = I40E_VSI_TO_PF(vsi);
4448         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
4449         uint32_t reg;
4450         int ret;
4451
4452         if (!lut)
4453                 return -EINVAL;
4454
4455         if (pf->flags & I40E_FLAG_RSS_AQ_CAPABLE) {
4456                 ret = i40e_aq_get_rss_lut(hw, vsi->vsi_id,
4457                                           vsi->type != I40E_VSI_SRIOV,
4458                                           lut, lut_size);
4459                 if (ret) {
4460                         PMD_DRV_LOG(ERR, "Failed to get RSS lookup table");
4461                         return ret;
4462                 }
4463         } else {
4464                 uint32_t *lut_dw = (uint32_t *)lut;
4465                 uint16_t i, lut_size_dw = lut_size / 4;
4466
4467                 if (vsi->type == I40E_VSI_SRIOV) {
4468                         for (i = 0; i <= lut_size_dw; i++) {
4469                                 reg = I40E_VFQF_HLUT1(i, vsi->user_param);
4470                                 lut_dw[i] = i40e_read_rx_ctl(hw, reg);
4471                         }
4472                 } else {
4473                         for (i = 0; i < lut_size_dw; i++)
4474                                 lut_dw[i] = I40E_READ_REG(hw,
4475                                                           I40E_PFQF_HLUT(i));
4476                 }
4477         }
4478
4479         return 0;
4480 }
4481
4482 int
4483 i40e_set_rss_lut(struct i40e_vsi *vsi, uint8_t *lut, uint16_t lut_size)
4484 {
4485         struct i40e_pf *pf;
4486         struct i40e_hw *hw;
4487         int ret;
4488
4489         if (!vsi || !lut)
4490                 return -EINVAL;
4491
4492         pf = I40E_VSI_TO_PF(vsi);
4493         hw = I40E_VSI_TO_HW(vsi);
4494
4495         if (pf->flags & I40E_FLAG_RSS_AQ_CAPABLE) {
4496                 ret = i40e_aq_set_rss_lut(hw, vsi->vsi_id,
4497                                           vsi->type != I40E_VSI_SRIOV,
4498                                           lut, lut_size);
4499                 if (ret) {
4500                         PMD_DRV_LOG(ERR, "Failed to set RSS lookup table");
4501                         return ret;
4502                 }
4503         } else {
4504                 uint32_t *lut_dw = (uint32_t *)lut;
4505                 uint16_t i, lut_size_dw = lut_size / 4;
4506
4507                 if (vsi->type == I40E_VSI_SRIOV) {
4508                         for (i = 0; i < lut_size_dw; i++)
4509                                 I40E_WRITE_REG(
4510                                         hw,
4511                                         I40E_VFQF_HLUT1(i, vsi->user_param),
4512                                         lut_dw[i]);
4513                 } else {
4514                         for (i = 0; i < lut_size_dw; i++)
4515                                 I40E_WRITE_REG(hw, I40E_PFQF_HLUT(i),
4516                                                lut_dw[i]);
4517                 }
4518                 I40E_WRITE_FLUSH(hw);
4519         }
4520
4521         return 0;
4522 }
4523
4524 static int
4525 i40e_dev_rss_reta_update(struct rte_eth_dev *dev,
4526                          struct rte_eth_rss_reta_entry64 *reta_conf,
4527                          uint16_t reta_size)
4528 {
4529         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
4530         uint16_t i, lut_size = pf->hash_lut_size;
4531         uint16_t idx, shift;
4532         uint8_t *lut;
4533         int ret;
4534
4535         if (reta_size != lut_size ||
4536                 reta_size > ETH_RSS_RETA_SIZE_512) {
4537                 PMD_DRV_LOG(ERR,
4538                         "The size of hash lookup table configured (%d) doesn't match the number hardware can supported (%d)",
4539                         reta_size, lut_size);
4540                 return -EINVAL;
4541         }
4542
4543         lut = rte_zmalloc("i40e_rss_lut", reta_size, 0);
4544         if (!lut) {
4545                 PMD_DRV_LOG(ERR, "No memory can be allocated");
4546                 return -ENOMEM;
4547         }
4548         ret = i40e_get_rss_lut(pf->main_vsi, lut, reta_size);
4549         if (ret)
4550                 goto out;
4551         for (i = 0; i < reta_size; i++) {
4552                 idx = i / RTE_RETA_GROUP_SIZE;
4553                 shift = i % RTE_RETA_GROUP_SIZE;
4554                 if (reta_conf[idx].mask & (1ULL << shift))
4555                         lut[i] = reta_conf[idx].reta[shift];
4556         }
4557         ret = i40e_set_rss_lut(pf->main_vsi, lut, reta_size);
4558
4559         pf->adapter->rss_reta_updated = 1;
4560
4561 out:
4562         rte_free(lut);
4563
4564         return ret;
4565 }
4566
4567 static int
4568 i40e_dev_rss_reta_query(struct rte_eth_dev *dev,
4569                         struct rte_eth_rss_reta_entry64 *reta_conf,
4570                         uint16_t reta_size)
4571 {
4572         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
4573         uint16_t i, lut_size = pf->hash_lut_size;
4574         uint16_t idx, shift;
4575         uint8_t *lut;
4576         int ret;
4577
4578         if (reta_size != lut_size ||
4579                 reta_size > ETH_RSS_RETA_SIZE_512) {
4580                 PMD_DRV_LOG(ERR,
4581                         "The size of hash lookup table configured (%d) doesn't match the number hardware can supported (%d)",
4582                         reta_size, lut_size);
4583                 return -EINVAL;
4584         }
4585
4586         lut = rte_zmalloc("i40e_rss_lut", reta_size, 0);
4587         if (!lut) {
4588                 PMD_DRV_LOG(ERR, "No memory can be allocated");
4589                 return -ENOMEM;
4590         }
4591
4592         ret = i40e_get_rss_lut(pf->main_vsi, lut, reta_size);
4593         if (ret)
4594                 goto out;
4595         for (i = 0; i < reta_size; i++) {
4596                 idx = i / RTE_RETA_GROUP_SIZE;
4597                 shift = i % RTE_RETA_GROUP_SIZE;
4598                 if (reta_conf[idx].mask & (1ULL << shift))
4599                         reta_conf[idx].reta[shift] = lut[i];
4600         }
4601
4602 out:
4603         rte_free(lut);
4604
4605         return ret;
4606 }
4607
4608 /**
4609  * i40e_allocate_dma_mem_d - specific memory alloc for shared code (base driver)
4610  * @hw:   pointer to the HW structure
4611  * @mem:  pointer to mem struct to fill out
4612  * @size: size of memory requested
4613  * @alignment: what to align the allocation to
4614  **/
4615 enum i40e_status_code
4616 i40e_allocate_dma_mem_d(__rte_unused struct i40e_hw *hw,
4617                         struct i40e_dma_mem *mem,
4618                         u64 size,
4619                         u32 alignment)
4620 {
4621         const struct rte_memzone *mz = NULL;
4622         char z_name[RTE_MEMZONE_NAMESIZE];
4623
4624         if (!mem)
4625                 return I40E_ERR_PARAM;
4626
4627         snprintf(z_name, sizeof(z_name), "i40e_dma_%"PRIu64, rte_rand());
4628         mz = rte_memzone_reserve_bounded(z_name, size, SOCKET_ID_ANY,
4629                         RTE_MEMZONE_IOVA_CONTIG, alignment, RTE_PGSIZE_2M);
4630         if (!mz)
4631                 return I40E_ERR_NO_MEMORY;
4632
4633         mem->size = size;
4634         mem->va = mz->addr;
4635         mem->pa = mz->iova;
4636         mem->zone = (const void *)mz;
4637         PMD_DRV_LOG(DEBUG,
4638                 "memzone %s allocated with physical address: %"PRIu64,
4639                 mz->name, mem->pa);
4640
4641         return I40E_SUCCESS;
4642 }
4643
4644 /**
4645  * i40e_free_dma_mem_d - specific memory free for shared code (base driver)
4646  * @hw:   pointer to the HW structure
4647  * @mem:  ptr to mem struct to free
4648  **/
4649 enum i40e_status_code
4650 i40e_free_dma_mem_d(__rte_unused struct i40e_hw *hw,
4651                     struct i40e_dma_mem *mem)
4652 {
4653         if (!mem)
4654                 return I40E_ERR_PARAM;
4655
4656         PMD_DRV_LOG(DEBUG,
4657                 "memzone %s to be freed with physical address: %"PRIu64,
4658                 ((const struct rte_memzone *)mem->zone)->name, mem->pa);
4659         rte_memzone_free((const struct rte_memzone *)mem->zone);
4660         mem->zone = NULL;
4661         mem->va = NULL;
4662         mem->pa = (u64)0;
4663
4664         return I40E_SUCCESS;
4665 }
4666
4667 /**
4668  * i40e_allocate_virt_mem_d - specific memory alloc for shared code (base driver)
4669  * @hw:   pointer to the HW structure
4670  * @mem:  pointer to mem struct to fill out
4671  * @size: size of memory requested
4672  **/
4673 enum i40e_status_code
4674 i40e_allocate_virt_mem_d(__rte_unused struct i40e_hw *hw,
4675                          struct i40e_virt_mem *mem,
4676                          u32 size)
4677 {
4678         if (!mem)
4679                 return I40E_ERR_PARAM;
4680
4681         mem->size = size;
4682         mem->va = rte_zmalloc("i40e", size, 0);
4683
4684         if (mem->va)
4685                 return I40E_SUCCESS;
4686         else
4687                 return I40E_ERR_NO_MEMORY;
4688 }
4689
4690 /**
4691  * i40e_free_virt_mem_d - specific memory free for shared code (base driver)
4692  * @hw:   pointer to the HW structure
4693  * @mem:  pointer to mem struct to free
4694  **/
4695 enum i40e_status_code
4696 i40e_free_virt_mem_d(__rte_unused struct i40e_hw *hw,
4697                      struct i40e_virt_mem *mem)
4698 {
4699         if (!mem)
4700                 return I40E_ERR_PARAM;
4701
4702         rte_free(mem->va);
4703         mem->va = NULL;
4704
4705         return I40E_SUCCESS;
4706 }
4707
4708 void
4709 i40e_init_spinlock_d(struct i40e_spinlock *sp)
4710 {
4711         rte_spinlock_init(&sp->spinlock);
4712 }
4713
4714 void
4715 i40e_acquire_spinlock_d(struct i40e_spinlock *sp)
4716 {
4717         rte_spinlock_lock(&sp->spinlock);
4718 }
4719
4720 void
4721 i40e_release_spinlock_d(struct i40e_spinlock *sp)
4722 {
4723         rte_spinlock_unlock(&sp->spinlock);
4724 }
4725
4726 void
4727 i40e_destroy_spinlock_d(__rte_unused struct i40e_spinlock *sp)
4728 {
4729         return;
4730 }
4731
4732 /**
4733  * Get the hardware capabilities, which will be parsed
4734  * and saved into struct i40e_hw.
4735  */
4736 static int
4737 i40e_get_cap(struct i40e_hw *hw)
4738 {
4739         struct i40e_aqc_list_capabilities_element_resp *buf;
4740         uint16_t len, size = 0;
4741         int ret;
4742
4743         /* Calculate a huge enough buff for saving response data temporarily */
4744         len = sizeof(struct i40e_aqc_list_capabilities_element_resp) *
4745                                                 I40E_MAX_CAP_ELE_NUM;
4746         buf = rte_zmalloc("i40e", len, 0);
4747         if (!buf) {
4748                 PMD_DRV_LOG(ERR, "Failed to allocate memory");
4749                 return I40E_ERR_NO_MEMORY;
4750         }
4751
4752         /* Get, parse the capabilities and save it to hw */
4753         ret = i40e_aq_discover_capabilities(hw, buf, len, &size,
4754                         i40e_aqc_opc_list_func_capabilities, NULL);
4755         if (ret != I40E_SUCCESS)
4756                 PMD_DRV_LOG(ERR, "Failed to discover capabilities");
4757
4758         /* Free the temporary buffer after being used */
4759         rte_free(buf);
4760
4761         return ret;
4762 }
4763
4764 #define RTE_LIBRTE_I40E_QUEUE_NUM_PER_VF        4
4765
4766 static int i40e_pf_parse_vf_queue_number_handler(const char *key,
4767                 const char *value,
4768                 void *opaque)
4769 {
4770         struct i40e_pf *pf;
4771         unsigned long num;
4772         char *end;
4773
4774         pf = (struct i40e_pf *)opaque;
4775         RTE_SET_USED(key);
4776
4777         errno = 0;
4778         num = strtoul(value, &end, 0);
4779         if (errno != 0 || end == value || *end != 0) {
4780                 PMD_DRV_LOG(WARNING, "Wrong VF queue number = %s, Now it is "
4781                             "kept the value = %hu", value, pf->vf_nb_qp_max);
4782                 return -(EINVAL);
4783         }
4784
4785         if (num <= I40E_MAX_QP_NUM_PER_VF && rte_is_power_of_2(num))
4786                 pf->vf_nb_qp_max = (uint16_t)num;
4787         else
4788                 /* here return 0 to make next valid same argument work */
4789                 PMD_DRV_LOG(WARNING, "Wrong VF queue number = %lu, it must be "
4790                             "power of 2 and equal or less than 16 !, Now it is "
4791                             "kept the value = %hu", num, pf->vf_nb_qp_max);
4792
4793         return 0;
4794 }
4795
4796 static int i40e_pf_config_vf_rxq_number(struct rte_eth_dev *dev)
4797 {
4798         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
4799         struct rte_kvargs *kvlist;
4800         int kvargs_count;
4801
4802         /* set default queue number per VF as 4 */
4803         pf->vf_nb_qp_max = RTE_LIBRTE_I40E_QUEUE_NUM_PER_VF;
4804
4805         if (dev->device->devargs == NULL)
4806                 return 0;
4807
4808         kvlist = rte_kvargs_parse(dev->device->devargs->args, valid_keys);
4809         if (kvlist == NULL)
4810                 return -(EINVAL);
4811
4812         kvargs_count = rte_kvargs_count(kvlist, ETH_I40E_QUEUE_NUM_PER_VF_ARG);
4813         if (!kvargs_count) {
4814                 rte_kvargs_free(kvlist);
4815                 return 0;
4816         }
4817
4818         if (kvargs_count > 1)
4819                 PMD_DRV_LOG(WARNING, "More than one argument \"%s\" and only "
4820                             "the first invalid or last valid one is used !",
4821                             ETH_I40E_QUEUE_NUM_PER_VF_ARG);
4822
4823         rte_kvargs_process(kvlist, ETH_I40E_QUEUE_NUM_PER_VF_ARG,
4824                            i40e_pf_parse_vf_queue_number_handler, pf);
4825
4826         rte_kvargs_free(kvlist);
4827
4828         return 0;
4829 }
4830
4831 static int
4832 i40e_pf_parameter_init(struct rte_eth_dev *dev)
4833 {
4834         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
4835         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
4836         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
4837         uint16_t qp_count = 0, vsi_count = 0;
4838
4839         if (pci_dev->max_vfs && !hw->func_caps.sr_iov_1_1) {
4840                 PMD_INIT_LOG(ERR, "HW configuration doesn't support SRIOV");
4841                 return -EINVAL;
4842         }
4843
4844         i40e_pf_config_vf_rxq_number(dev);
4845
4846         /* Add the parameter init for LFC */
4847         pf->fc_conf.pause_time = I40E_DEFAULT_PAUSE_TIME;
4848         pf->fc_conf.high_water[I40E_MAX_TRAFFIC_CLASS] = I40E_DEFAULT_HIGH_WATER;
4849         pf->fc_conf.low_water[I40E_MAX_TRAFFIC_CLASS] = I40E_DEFAULT_LOW_WATER;
4850
4851         pf->flags = I40E_FLAG_HEADER_SPLIT_DISABLED;
4852         pf->max_num_vsi = hw->func_caps.num_vsis;
4853         pf->lan_nb_qp_max = RTE_LIBRTE_I40E_QUEUE_NUM_PER_PF;
4854         pf->vmdq_nb_qp_max = RTE_LIBRTE_I40E_QUEUE_NUM_PER_VM;
4855
4856         /* FDir queue/VSI allocation */
4857         pf->fdir_qp_offset = 0;
4858         if (hw->func_caps.fd) {
4859                 pf->flags |= I40E_FLAG_FDIR;
4860                 pf->fdir_nb_qps = I40E_DEFAULT_QP_NUM_FDIR;
4861         } else {
4862                 pf->fdir_nb_qps = 0;
4863         }
4864         qp_count += pf->fdir_nb_qps;
4865         vsi_count += 1;
4866
4867         /* LAN queue/VSI allocation */
4868         pf->lan_qp_offset = pf->fdir_qp_offset + pf->fdir_nb_qps;
4869         if (!hw->func_caps.rss) {
4870                 pf->lan_nb_qps = 1;
4871         } else {
4872                 pf->flags |= I40E_FLAG_RSS;
4873                 if (hw->mac.type == I40E_MAC_X722)
4874                         pf->flags |= I40E_FLAG_RSS_AQ_CAPABLE;
4875                 pf->lan_nb_qps = pf->lan_nb_qp_max;
4876         }
4877         qp_count += pf->lan_nb_qps;
4878         vsi_count += 1;
4879
4880         /* VF queue/VSI allocation */
4881         pf->vf_qp_offset = pf->lan_qp_offset + pf->lan_nb_qps;
4882         if (hw->func_caps.sr_iov_1_1 && pci_dev->max_vfs) {
4883                 pf->flags |= I40E_FLAG_SRIOV;
4884                 pf->vf_nb_qps = pf->vf_nb_qp_max;
4885                 pf->vf_num = pci_dev->max_vfs;
4886                 PMD_DRV_LOG(DEBUG,
4887                         "%u VF VSIs, %u queues per VF VSI, in total %u queues",
4888                         pf->vf_num, pf->vf_nb_qps, pf->vf_nb_qps * pf->vf_num);
4889         } else {
4890                 pf->vf_nb_qps = 0;
4891                 pf->vf_num = 0;
4892         }
4893         qp_count += pf->vf_nb_qps * pf->vf_num;
4894         vsi_count += pf->vf_num;
4895
4896         /* VMDq queue/VSI allocation */
4897         pf->vmdq_qp_offset = pf->vf_qp_offset + pf->vf_nb_qps * pf->vf_num;
4898         pf->vmdq_nb_qps = 0;
4899         pf->max_nb_vmdq_vsi = 0;
4900         if (hw->func_caps.vmdq) {
4901                 if (qp_count < hw->func_caps.num_tx_qp &&
4902                         vsi_count < hw->func_caps.num_vsis) {
4903                         pf->max_nb_vmdq_vsi = (hw->func_caps.num_tx_qp -
4904                                 qp_count) / pf->vmdq_nb_qp_max;
4905
4906                         /* Limit the maximum number of VMDq vsi to the maximum
4907                          * ethdev can support
4908                          */
4909                         pf->max_nb_vmdq_vsi = RTE_MIN(pf->max_nb_vmdq_vsi,
4910                                 hw->func_caps.num_vsis - vsi_count);
4911                         pf->max_nb_vmdq_vsi = RTE_MIN(pf->max_nb_vmdq_vsi,
4912                                 ETH_64_POOLS);
4913                         if (pf->max_nb_vmdq_vsi) {
4914                                 pf->flags |= I40E_FLAG_VMDQ;
4915                                 pf->vmdq_nb_qps = pf->vmdq_nb_qp_max;
4916                                 PMD_DRV_LOG(DEBUG,
4917                                         "%u VMDQ VSIs, %u queues per VMDQ VSI, in total %u queues",
4918                                         pf->max_nb_vmdq_vsi, pf->vmdq_nb_qps,
4919                                         pf->vmdq_nb_qps * pf->max_nb_vmdq_vsi);
4920                         } else {
4921                                 PMD_DRV_LOG(INFO,
4922                                         "No enough queues left for VMDq");
4923                         }
4924                 } else {
4925                         PMD_DRV_LOG(INFO, "No queue or VSI left for VMDq");
4926                 }
4927         }
4928         qp_count += pf->vmdq_nb_qps * pf->max_nb_vmdq_vsi;
4929         vsi_count += pf->max_nb_vmdq_vsi;
4930
4931         if (hw->func_caps.dcb)
4932                 pf->flags |= I40E_FLAG_DCB;
4933
4934         if (qp_count > hw->func_caps.num_tx_qp) {
4935                 PMD_DRV_LOG(ERR,
4936                         "Failed to allocate %u queues, which exceeds the hardware maximum %u",
4937                         qp_count, hw->func_caps.num_tx_qp);
4938                 return -EINVAL;
4939         }
4940         if (vsi_count > hw->func_caps.num_vsis) {
4941                 PMD_DRV_LOG(ERR,
4942                         "Failed to allocate %u VSIs, which exceeds the hardware maximum %u",
4943                         vsi_count, hw->func_caps.num_vsis);
4944                 return -EINVAL;
4945         }
4946
4947         return 0;
4948 }
4949
4950 static int
4951 i40e_pf_get_switch_config(struct i40e_pf *pf)
4952 {
4953         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
4954         struct i40e_aqc_get_switch_config_resp *switch_config;
4955         struct i40e_aqc_switch_config_element_resp *element;
4956         uint16_t start_seid = 0, num_reported;
4957         int ret;
4958
4959         switch_config = (struct i40e_aqc_get_switch_config_resp *)\
4960                         rte_zmalloc("i40e", I40E_AQ_LARGE_BUF, 0);
4961         if (!switch_config) {
4962                 PMD_DRV_LOG(ERR, "Failed to allocated memory");
4963                 return -ENOMEM;
4964         }
4965
4966         /* Get the switch configurations */
4967         ret = i40e_aq_get_switch_config(hw, switch_config,
4968                 I40E_AQ_LARGE_BUF, &start_seid, NULL);
4969         if (ret != I40E_SUCCESS) {
4970                 PMD_DRV_LOG(ERR, "Failed to get switch configurations");
4971                 goto fail;
4972         }
4973         num_reported = rte_le_to_cpu_16(switch_config->header.num_reported);
4974         if (num_reported != 1) { /* The number should be 1 */
4975                 PMD_DRV_LOG(ERR, "Wrong number of switch config reported");
4976                 goto fail;
4977         }
4978
4979         /* Parse the switch configuration elements */
4980         element = &(switch_config->element[0]);
4981         if (element->element_type == I40E_SWITCH_ELEMENT_TYPE_VSI) {
4982                 pf->mac_seid = rte_le_to_cpu_16(element->uplink_seid);
4983                 pf->main_vsi_seid = rte_le_to_cpu_16(element->seid);
4984         } else
4985                 PMD_DRV_LOG(INFO, "Unknown element type");
4986
4987 fail:
4988         rte_free(switch_config);
4989
4990         return ret;
4991 }
4992
4993 static int
4994 i40e_res_pool_init (struct i40e_res_pool_info *pool, uint32_t base,
4995                         uint32_t num)
4996 {
4997         struct pool_entry *entry;
4998
4999         if (pool == NULL || num == 0)
5000                 return -EINVAL;
5001
5002         entry = rte_zmalloc("i40e", sizeof(*entry), 0);
5003         if (entry == NULL) {
5004                 PMD_DRV_LOG(ERR, "Failed to allocate memory for resource pool");
5005                 return -ENOMEM;
5006         }
5007
5008         /* queue heap initialize */
5009         pool->num_free = num;
5010         pool->num_alloc = 0;
5011         pool->base = base;
5012         LIST_INIT(&pool->alloc_list);
5013         LIST_INIT(&pool->free_list);
5014
5015         /* Initialize element  */
5016         entry->base = 0;
5017         entry->len = num;
5018
5019         LIST_INSERT_HEAD(&pool->free_list, entry, next);
5020         return 0;
5021 }
5022
5023 static void
5024 i40e_res_pool_destroy(struct i40e_res_pool_info *pool)
5025 {
5026         struct pool_entry *entry, *next_entry;
5027
5028         if (pool == NULL)
5029                 return;
5030
5031         for (entry = LIST_FIRST(&pool->alloc_list);
5032                         entry && (next_entry = LIST_NEXT(entry, next), 1);
5033                         entry = next_entry) {
5034                 LIST_REMOVE(entry, next);
5035                 rte_free(entry);
5036         }
5037
5038         for (entry = LIST_FIRST(&pool->free_list);
5039                         entry && (next_entry = LIST_NEXT(entry, next), 1);
5040                         entry = next_entry) {
5041                 LIST_REMOVE(entry, next);
5042                 rte_free(entry);
5043         }
5044
5045         pool->num_free = 0;
5046         pool->num_alloc = 0;
5047         pool->base = 0;
5048         LIST_INIT(&pool->alloc_list);
5049         LIST_INIT(&pool->free_list);
5050 }
5051
5052 static int
5053 i40e_res_pool_free(struct i40e_res_pool_info *pool,
5054                        uint32_t base)
5055 {
5056         struct pool_entry *entry, *next, *prev, *valid_entry = NULL;
5057         uint32_t pool_offset;
5058         uint16_t len;
5059         int insert;
5060
5061         if (pool == NULL) {
5062                 PMD_DRV_LOG(ERR, "Invalid parameter");
5063                 return -EINVAL;
5064         }
5065
5066         pool_offset = base - pool->base;
5067         /* Lookup in alloc list */
5068         LIST_FOREACH(entry, &pool->alloc_list, next) {
5069                 if (entry->base == pool_offset) {
5070                         valid_entry = entry;
5071                         LIST_REMOVE(entry, next);
5072                         break;
5073                 }
5074         }
5075
5076         /* Not find, return */
5077         if (valid_entry == NULL) {
5078                 PMD_DRV_LOG(ERR, "Failed to find entry");
5079                 return -EINVAL;
5080         }
5081
5082         /**
5083          * Found it, move it to free list  and try to merge.
5084          * In order to make merge easier, always sort it by qbase.
5085          * Find adjacent prev and last entries.
5086          */
5087         prev = next = NULL;
5088         LIST_FOREACH(entry, &pool->free_list, next) {
5089                 if (entry->base > valid_entry->base) {
5090                         next = entry;
5091                         break;
5092                 }
5093                 prev = entry;
5094         }
5095
5096         insert = 0;
5097         len = valid_entry->len;
5098         /* Try to merge with next one*/
5099         if (next != NULL) {
5100                 /* Merge with next one */
5101                 if (valid_entry->base + len == next->base) {
5102                         next->base = valid_entry->base;
5103                         next->len += len;
5104                         rte_free(valid_entry);
5105                         valid_entry = next;
5106                         insert = 1;
5107                 }
5108         }
5109
5110         if (prev != NULL) {
5111                 /* Merge with previous one */
5112                 if (prev->base + prev->len == valid_entry->base) {
5113                         prev->len += len;
5114                         /* If it merge with next one, remove next node */
5115                         if (insert == 1) {
5116                                 LIST_REMOVE(valid_entry, next);
5117                                 rte_free(valid_entry);
5118                                 valid_entry = NULL;
5119                         } else {
5120                                 rte_free(valid_entry);
5121                                 valid_entry = NULL;
5122                                 insert = 1;
5123                         }
5124                 }
5125         }
5126
5127         /* Not find any entry to merge, insert */
5128         if (insert == 0) {
5129                 if (prev != NULL)
5130                         LIST_INSERT_AFTER(prev, valid_entry, next);
5131                 else if (next != NULL)
5132                         LIST_INSERT_BEFORE(next, valid_entry, next);
5133                 else /* It's empty list, insert to head */
5134                         LIST_INSERT_HEAD(&pool->free_list, valid_entry, next);
5135         }
5136
5137         pool->num_free += len;
5138         pool->num_alloc -= len;
5139
5140         return 0;
5141 }
5142
5143 static int
5144 i40e_res_pool_alloc(struct i40e_res_pool_info *pool,
5145                        uint16_t num)
5146 {
5147         struct pool_entry *entry, *valid_entry;
5148
5149         if (pool == NULL || num == 0) {
5150                 PMD_DRV_LOG(ERR, "Invalid parameter");
5151                 return -EINVAL;
5152         }
5153
5154         if (pool->num_free < num) {
5155                 PMD_DRV_LOG(ERR, "No resource. ask:%u, available:%u",
5156                             num, pool->num_free);
5157                 return -ENOMEM;
5158         }
5159
5160         valid_entry = NULL;
5161         /* Lookup  in free list and find most fit one */
5162         LIST_FOREACH(entry, &pool->free_list, next) {
5163                 if (entry->len >= num) {
5164                         /* Find best one */
5165                         if (entry->len == num) {
5166                                 valid_entry = entry;
5167                                 break;
5168                         }
5169                         if (valid_entry == NULL || valid_entry->len > entry->len)
5170                                 valid_entry = entry;
5171                 }
5172         }
5173
5174         /* Not find one to satisfy the request, return */
5175         if (valid_entry == NULL) {
5176                 PMD_DRV_LOG(ERR, "No valid entry found");
5177                 return -ENOMEM;
5178         }
5179         /**
5180          * The entry have equal queue number as requested,
5181          * remove it from alloc_list.
5182          */
5183         if (valid_entry->len == num) {
5184                 LIST_REMOVE(valid_entry, next);
5185         } else {
5186                 /**
5187                  * The entry have more numbers than requested,
5188                  * create a new entry for alloc_list and minus its
5189                  * queue base and number in free_list.
5190                  */
5191                 entry = rte_zmalloc("res_pool", sizeof(*entry), 0);
5192                 if (entry == NULL) {
5193                         PMD_DRV_LOG(ERR,
5194                                 "Failed to allocate memory for resource pool");
5195                         return -ENOMEM;
5196                 }
5197                 entry->base = valid_entry->base;
5198                 entry->len = num;
5199                 valid_entry->base += num;
5200                 valid_entry->len -= num;
5201                 valid_entry = entry;
5202         }
5203
5204         /* Insert it into alloc list, not sorted */
5205         LIST_INSERT_HEAD(&pool->alloc_list, valid_entry, next);
5206
5207         pool->num_free -= valid_entry->len;
5208         pool->num_alloc += valid_entry->len;
5209
5210         return valid_entry->base + pool->base;
5211 }
5212
5213 /**
5214  * bitmap_is_subset - Check whether src2 is subset of src1
5215  **/
5216 static inline int
5217 bitmap_is_subset(uint8_t src1, uint8_t src2)
5218 {
5219         return !((src1 ^ src2) & src2);
5220 }
5221
5222 static enum i40e_status_code
5223 validate_tcmap_parameter(struct i40e_vsi *vsi, uint8_t enabled_tcmap)
5224 {
5225         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
5226
5227         /* If DCB is not supported, only default TC is supported */
5228         if (!hw->func_caps.dcb && enabled_tcmap != I40E_DEFAULT_TCMAP) {
5229                 PMD_DRV_LOG(ERR, "DCB is not enabled, only TC0 is supported");
5230                 return I40E_NOT_SUPPORTED;
5231         }
5232
5233         if (!bitmap_is_subset(hw->func_caps.enabled_tcmap, enabled_tcmap)) {
5234                 PMD_DRV_LOG(ERR,
5235                         "Enabled TC map 0x%x not applicable to HW support 0x%x",
5236                         hw->func_caps.enabled_tcmap, enabled_tcmap);
5237                 return I40E_NOT_SUPPORTED;
5238         }
5239         return I40E_SUCCESS;
5240 }
5241
5242 int
5243 i40e_vsi_vlan_pvid_set(struct i40e_vsi *vsi,
5244                                 struct i40e_vsi_vlan_pvid_info *info)
5245 {
5246         struct i40e_hw *hw;
5247         struct i40e_vsi_context ctxt;
5248         uint8_t vlan_flags = 0;
5249         int ret;
5250
5251         if (vsi == NULL || info == NULL) {
5252                 PMD_DRV_LOG(ERR, "invalid parameters");
5253                 return I40E_ERR_PARAM;
5254         }
5255
5256         if (info->on) {
5257                 vsi->info.pvid = info->config.pvid;
5258                 /**
5259                  * If insert pvid is enabled, only tagged pkts are
5260                  * allowed to be sent out.
5261                  */
5262                 vlan_flags |= I40E_AQ_VSI_PVLAN_INSERT_PVID |
5263                                 I40E_AQ_VSI_PVLAN_MODE_TAGGED;
5264         } else {
5265                 vsi->info.pvid = 0;
5266                 if (info->config.reject.tagged == 0)
5267                         vlan_flags |= I40E_AQ_VSI_PVLAN_MODE_TAGGED;
5268
5269                 if (info->config.reject.untagged == 0)
5270                         vlan_flags |= I40E_AQ_VSI_PVLAN_MODE_UNTAGGED;
5271         }
5272         vsi->info.port_vlan_flags &= ~(I40E_AQ_VSI_PVLAN_INSERT_PVID |
5273                                         I40E_AQ_VSI_PVLAN_MODE_MASK);
5274         vsi->info.port_vlan_flags |= vlan_flags;
5275         vsi->info.valid_sections =
5276                 rte_cpu_to_le_16(I40E_AQ_VSI_PROP_VLAN_VALID);
5277         memset(&ctxt, 0, sizeof(ctxt));
5278         rte_memcpy(&ctxt.info, &vsi->info, sizeof(vsi->info));
5279         ctxt.seid = vsi->seid;
5280
5281         hw = I40E_VSI_TO_HW(vsi);
5282         ret = i40e_aq_update_vsi_params(hw, &ctxt, NULL);
5283         if (ret != I40E_SUCCESS)
5284                 PMD_DRV_LOG(ERR, "Failed to update VSI params");
5285
5286         return ret;
5287 }
5288
5289 static int
5290 i40e_vsi_update_tc_bandwidth(struct i40e_vsi *vsi, uint8_t enabled_tcmap)
5291 {
5292         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
5293         int i, ret;
5294         struct i40e_aqc_configure_vsi_tc_bw_data tc_bw_data;
5295
5296         ret = validate_tcmap_parameter(vsi, enabled_tcmap);
5297         if (ret != I40E_SUCCESS)
5298                 return ret;
5299
5300         if (!vsi->seid) {
5301                 PMD_DRV_LOG(ERR, "seid not valid");
5302                 return -EINVAL;
5303         }
5304
5305         memset(&tc_bw_data, 0, sizeof(tc_bw_data));
5306         tc_bw_data.tc_valid_bits = enabled_tcmap;
5307         for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++)
5308                 tc_bw_data.tc_bw_credits[i] =
5309                         (enabled_tcmap & (1 << i)) ? 1 : 0;
5310
5311         ret = i40e_aq_config_vsi_tc_bw(hw, vsi->seid, &tc_bw_data, NULL);
5312         if (ret != I40E_SUCCESS) {
5313                 PMD_DRV_LOG(ERR, "Failed to configure TC BW");
5314                 return ret;
5315         }
5316
5317         rte_memcpy(vsi->info.qs_handle, tc_bw_data.qs_handles,
5318                                         sizeof(vsi->info.qs_handle));
5319         return I40E_SUCCESS;
5320 }
5321
5322 static enum i40e_status_code
5323 i40e_vsi_config_tc_queue_mapping(struct i40e_vsi *vsi,
5324                                  struct i40e_aqc_vsi_properties_data *info,
5325                                  uint8_t enabled_tcmap)
5326 {
5327         enum i40e_status_code ret;
5328         int i, total_tc = 0;
5329         uint16_t qpnum_per_tc, bsf, qp_idx;
5330
5331         ret = validate_tcmap_parameter(vsi, enabled_tcmap);
5332         if (ret != I40E_SUCCESS)
5333                 return ret;
5334
5335         for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++)
5336                 if (enabled_tcmap & (1 << i))
5337                         total_tc++;
5338         if (total_tc == 0)
5339                 total_tc = 1;
5340         vsi->enabled_tc = enabled_tcmap;
5341
5342         /* Number of queues per enabled TC */
5343         qpnum_per_tc = i40e_align_floor(vsi->nb_qps / total_tc);
5344         qpnum_per_tc = RTE_MIN(qpnum_per_tc, I40E_MAX_Q_PER_TC);
5345         bsf = rte_bsf32(qpnum_per_tc);
5346
5347         /* Adjust the queue number to actual queues that can be applied */
5348         if (!(vsi->type == I40E_VSI_MAIN && total_tc == 1))
5349                 vsi->nb_qps = qpnum_per_tc * total_tc;
5350
5351         /**
5352          * Configure TC and queue mapping parameters, for enabled TC,
5353          * allocate qpnum_per_tc queues to this traffic. For disabled TC,
5354          * default queue will serve it.
5355          */
5356         qp_idx = 0;
5357         for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
5358                 if (vsi->enabled_tc & (1 << i)) {
5359                         info->tc_mapping[i] = rte_cpu_to_le_16((qp_idx <<
5360                                         I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT) |
5361                                 (bsf << I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT));
5362                         qp_idx += qpnum_per_tc;
5363                 } else
5364                         info->tc_mapping[i] = 0;
5365         }
5366
5367         /* Associate queue number with VSI */
5368         if (vsi->type == I40E_VSI_SRIOV) {
5369                 info->mapping_flags |=
5370                         rte_cpu_to_le_16(I40E_AQ_VSI_QUE_MAP_NONCONTIG);
5371                 for (i = 0; i < vsi->nb_qps; i++)
5372                         info->queue_mapping[i] =
5373                                 rte_cpu_to_le_16(vsi->base_queue + i);
5374         } else {
5375                 info->mapping_flags |=
5376                         rte_cpu_to_le_16(I40E_AQ_VSI_QUE_MAP_CONTIG);
5377                 info->queue_mapping[0] = rte_cpu_to_le_16(vsi->base_queue);
5378         }
5379         info->valid_sections |=
5380                 rte_cpu_to_le_16(I40E_AQ_VSI_PROP_QUEUE_MAP_VALID);
5381
5382         return I40E_SUCCESS;
5383 }
5384
5385 static int
5386 i40e_veb_release(struct i40e_veb *veb)
5387 {
5388         struct i40e_vsi *vsi;
5389         struct i40e_hw *hw;
5390
5391         if (veb == NULL)
5392                 return -EINVAL;
5393
5394         if (!TAILQ_EMPTY(&veb->head)) {
5395                 PMD_DRV_LOG(ERR, "VEB still has VSI attached, can't remove");
5396                 return -EACCES;
5397         }
5398         /* associate_vsi field is NULL for floating VEB */
5399         if (veb->associate_vsi != NULL) {
5400                 vsi = veb->associate_vsi;
5401                 hw = I40E_VSI_TO_HW(vsi);
5402
5403                 vsi->uplink_seid = veb->uplink_seid;
5404                 vsi->veb = NULL;
5405         } else {
5406                 veb->associate_pf->main_vsi->floating_veb = NULL;
5407                 hw = I40E_VSI_TO_HW(veb->associate_pf->main_vsi);
5408         }
5409
5410         i40e_aq_delete_element(hw, veb->seid, NULL);
5411         rte_free(veb);
5412         return I40E_SUCCESS;
5413 }
5414
5415 /* Setup a veb */
5416 static struct i40e_veb *
5417 i40e_veb_setup(struct i40e_pf *pf, struct i40e_vsi *vsi)
5418 {
5419         struct i40e_veb *veb;
5420         int ret;
5421         struct i40e_hw *hw;
5422
5423         if (pf == NULL) {
5424                 PMD_DRV_LOG(ERR,
5425                             "veb setup failed, associated PF shouldn't null");
5426                 return NULL;
5427         }
5428         hw = I40E_PF_TO_HW(pf);
5429
5430         veb = rte_zmalloc("i40e_veb", sizeof(struct i40e_veb), 0);
5431         if (!veb) {
5432                 PMD_DRV_LOG(ERR, "Failed to allocate memory for veb");
5433                 goto fail;
5434         }
5435
5436         veb->associate_vsi = vsi;
5437         veb->associate_pf = pf;
5438         TAILQ_INIT(&veb->head);
5439         veb->uplink_seid = vsi ? vsi->uplink_seid : 0;
5440
5441         /* create floating veb if vsi is NULL */
5442         if (vsi != NULL) {
5443                 ret = i40e_aq_add_veb(hw, veb->uplink_seid, vsi->seid,
5444                                       I40E_DEFAULT_TCMAP, false,
5445                                       &veb->seid, false, NULL);
5446         } else {
5447                 ret = i40e_aq_add_veb(hw, 0, 0, I40E_DEFAULT_TCMAP,
5448                                       true, &veb->seid, false, NULL);
5449         }
5450
5451         if (ret != I40E_SUCCESS) {
5452                 PMD_DRV_LOG(ERR, "Add veb failed, aq_err: %d",
5453                             hw->aq.asq_last_status);
5454                 goto fail;
5455         }
5456         veb->enabled_tc = I40E_DEFAULT_TCMAP;
5457
5458         /* get statistics index */
5459         ret = i40e_aq_get_veb_parameters(hw, veb->seid, NULL, NULL,
5460                                 &veb->stats_idx, NULL, NULL, NULL);
5461         if (ret != I40E_SUCCESS) {
5462                 PMD_DRV_LOG(ERR, "Get veb statistics index failed, aq_err: %d",
5463                             hw->aq.asq_last_status);
5464                 goto fail;
5465         }
5466         /* Get VEB bandwidth, to be implemented */
5467         /* Now associated vsi binding to the VEB, set uplink to this VEB */
5468         if (vsi)
5469                 vsi->uplink_seid = veb->seid;
5470
5471         return veb;
5472 fail:
5473         rte_free(veb);
5474         return NULL;
5475 }
5476
5477 int
5478 i40e_vsi_release(struct i40e_vsi *vsi)
5479 {
5480         struct i40e_pf *pf;
5481         struct i40e_hw *hw;
5482         struct i40e_vsi_list *vsi_list;
5483         void *temp;
5484         int ret;
5485         struct i40e_mac_filter *f;
5486         uint16_t user_param;
5487
5488         if (!vsi)
5489                 return I40E_SUCCESS;
5490
5491         if (!vsi->adapter)
5492                 return -EFAULT;
5493
5494         user_param = vsi->user_param;
5495
5496         pf = I40E_VSI_TO_PF(vsi);
5497         hw = I40E_VSI_TO_HW(vsi);
5498
5499         /* VSI has child to attach, release child first */
5500         if (vsi->veb) {
5501                 TAILQ_FOREACH_SAFE(vsi_list, &vsi->veb->head, list, temp) {
5502                         if (i40e_vsi_release(vsi_list->vsi) != I40E_SUCCESS)
5503                                 return -1;
5504                 }
5505                 i40e_veb_release(vsi->veb);
5506         }
5507
5508         if (vsi->floating_veb) {
5509                 TAILQ_FOREACH_SAFE(vsi_list, &vsi->floating_veb->head, list, temp) {
5510                         if (i40e_vsi_release(vsi_list->vsi) != I40E_SUCCESS)
5511                                 return -1;
5512                 }
5513         }
5514
5515         /* Remove all macvlan filters of the VSI */
5516         i40e_vsi_remove_all_macvlan_filter(vsi);
5517         TAILQ_FOREACH_SAFE(f, &vsi->mac_list, next, temp)
5518                 rte_free(f);
5519
5520         if (vsi->type != I40E_VSI_MAIN &&
5521             ((vsi->type != I40E_VSI_SRIOV) ||
5522             !pf->floating_veb_list[user_param])) {
5523                 /* Remove vsi from parent's sibling list */
5524                 if (vsi->parent_vsi == NULL || vsi->parent_vsi->veb == NULL) {
5525                         PMD_DRV_LOG(ERR, "VSI's parent VSI is NULL");
5526                         return I40E_ERR_PARAM;
5527                 }
5528                 TAILQ_REMOVE(&vsi->parent_vsi->veb->head,
5529                                 &vsi->sib_vsi_list, list);
5530
5531                 /* Remove all switch element of the VSI */
5532                 ret = i40e_aq_delete_element(hw, vsi->seid, NULL);
5533                 if (ret != I40E_SUCCESS)
5534                         PMD_DRV_LOG(ERR, "Failed to delete element");
5535         }
5536
5537         if ((vsi->type == I40E_VSI_SRIOV) &&
5538             pf->floating_veb_list[user_param]) {
5539                 /* Remove vsi from parent's sibling list */
5540                 if (vsi->parent_vsi == NULL ||
5541                     vsi->parent_vsi->floating_veb == NULL) {
5542                         PMD_DRV_LOG(ERR, "VSI's parent VSI is NULL");
5543                         return I40E_ERR_PARAM;
5544                 }
5545                 TAILQ_REMOVE(&vsi->parent_vsi->floating_veb->head,
5546                              &vsi->sib_vsi_list, list);
5547
5548                 /* Remove all switch element of the VSI */
5549                 ret = i40e_aq_delete_element(hw, vsi->seid, NULL);
5550                 if (ret != I40E_SUCCESS)
5551                         PMD_DRV_LOG(ERR, "Failed to delete element");
5552         }
5553
5554         i40e_res_pool_free(&pf->qp_pool, vsi->base_queue);
5555
5556         if (vsi->type != I40E_VSI_SRIOV)
5557                 i40e_res_pool_free(&pf->msix_pool, vsi->msix_intr);
5558         rte_free(vsi);
5559
5560         return I40E_SUCCESS;
5561 }
5562
5563 static int
5564 i40e_update_default_filter_setting(struct i40e_vsi *vsi)
5565 {
5566         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
5567         struct i40e_aqc_remove_macvlan_element_data def_filter;
5568         struct i40e_mac_filter_info filter;
5569         int ret;
5570
5571         if (vsi->type != I40E_VSI_MAIN)
5572                 return I40E_ERR_CONFIG;
5573         memset(&def_filter, 0, sizeof(def_filter));
5574         rte_memcpy(def_filter.mac_addr, hw->mac.perm_addr,
5575                                         ETH_ADDR_LEN);
5576         def_filter.vlan_tag = 0;
5577         def_filter.flags = I40E_AQC_MACVLAN_DEL_PERFECT_MATCH |
5578                                 I40E_AQC_MACVLAN_DEL_IGNORE_VLAN;
5579         ret = i40e_aq_remove_macvlan(hw, vsi->seid, &def_filter, 1, NULL);
5580         if (ret != I40E_SUCCESS) {
5581                 struct i40e_mac_filter *f;
5582                 struct rte_ether_addr *mac;
5583
5584                 PMD_DRV_LOG(DEBUG,
5585                             "Cannot remove the default macvlan filter");
5586                 /* It needs to add the permanent mac into mac list */
5587                 f = rte_zmalloc("macv_filter", sizeof(*f), 0);
5588                 if (f == NULL) {
5589                         PMD_DRV_LOG(ERR, "failed to allocate memory");
5590                         return I40E_ERR_NO_MEMORY;
5591                 }
5592                 mac = &f->mac_info.mac_addr;
5593                 rte_memcpy(&mac->addr_bytes, hw->mac.perm_addr,
5594                                 ETH_ADDR_LEN);
5595                 f->mac_info.filter_type = RTE_MACVLAN_PERFECT_MATCH;
5596                 TAILQ_INSERT_TAIL(&vsi->mac_list, f, next);
5597                 vsi->mac_num++;
5598
5599                 return ret;
5600         }
5601         rte_memcpy(&filter.mac_addr,
5602                 (struct rte_ether_addr *)(hw->mac.perm_addr), ETH_ADDR_LEN);
5603         filter.filter_type = RTE_MACVLAN_PERFECT_MATCH;
5604         return i40e_vsi_add_mac(vsi, &filter);
5605 }
5606
5607 /*
5608  * i40e_vsi_get_bw_config - Query VSI BW Information
5609  * @vsi: the VSI to be queried
5610  *
5611  * Returns 0 on success, negative value on failure
5612  */
5613 static enum i40e_status_code
5614 i40e_vsi_get_bw_config(struct i40e_vsi *vsi)
5615 {
5616         struct i40e_aqc_query_vsi_bw_config_resp bw_config;
5617         struct i40e_aqc_query_vsi_ets_sla_config_resp ets_sla_config;
5618         struct i40e_hw *hw = &vsi->adapter->hw;
5619         i40e_status ret;
5620         int i;
5621         uint32_t bw_max;
5622
5623         memset(&bw_config, 0, sizeof(bw_config));
5624         ret = i40e_aq_query_vsi_bw_config(hw, vsi->seid, &bw_config, NULL);
5625         if (ret != I40E_SUCCESS) {
5626                 PMD_DRV_LOG(ERR, "VSI failed to get bandwidth configuration %u",
5627                             hw->aq.asq_last_status);
5628                 return ret;
5629         }
5630
5631         memset(&ets_sla_config, 0, sizeof(ets_sla_config));
5632         ret = i40e_aq_query_vsi_ets_sla_config(hw, vsi->seid,
5633                                         &ets_sla_config, NULL);
5634         if (ret != I40E_SUCCESS) {
5635                 PMD_DRV_LOG(ERR,
5636                         "VSI failed to get TC bandwdith configuration %u",
5637                         hw->aq.asq_last_status);
5638                 return ret;
5639         }
5640
5641         /* store and print out BW info */
5642         vsi->bw_info.bw_limit = rte_le_to_cpu_16(bw_config.port_bw_limit);
5643         vsi->bw_info.bw_max = bw_config.max_bw;
5644         PMD_DRV_LOG(DEBUG, "VSI bw limit:%u", vsi->bw_info.bw_limit);
5645         PMD_DRV_LOG(DEBUG, "VSI max_bw:%u", vsi->bw_info.bw_max);
5646         bw_max = rte_le_to_cpu_16(ets_sla_config.tc_bw_max[0]) |
5647                     (rte_le_to_cpu_16(ets_sla_config.tc_bw_max[1]) <<
5648                      I40E_16_BIT_WIDTH);
5649         for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
5650                 vsi->bw_info.bw_ets_share_credits[i] =
5651                                 ets_sla_config.share_credits[i];
5652                 vsi->bw_info.bw_ets_credits[i] =
5653                                 rte_le_to_cpu_16(ets_sla_config.credits[i]);
5654                 /* 4 bits per TC, 4th bit is reserved */
5655                 vsi->bw_info.bw_ets_max[i] =
5656                         (uint8_t)((bw_max >> (i * I40E_4_BIT_WIDTH)) &
5657                                   RTE_LEN2MASK(3, uint8_t));
5658                 PMD_DRV_LOG(DEBUG, "\tVSI TC%u:share credits %u", i,
5659                             vsi->bw_info.bw_ets_share_credits[i]);
5660                 PMD_DRV_LOG(DEBUG, "\tVSI TC%u:credits %u", i,
5661                             vsi->bw_info.bw_ets_credits[i]);
5662                 PMD_DRV_LOG(DEBUG, "\tVSI TC%u: max credits: %u", i,
5663                             vsi->bw_info.bw_ets_max[i]);
5664         }
5665
5666         return I40E_SUCCESS;
5667 }
5668
5669 /* i40e_enable_pf_lb
5670  * @pf: pointer to the pf structure
5671  *
5672  * allow loopback on pf
5673  */
5674 static inline void
5675 i40e_enable_pf_lb(struct i40e_pf *pf)
5676 {
5677         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
5678         struct i40e_vsi_context ctxt;
5679         int ret;
5680
5681         /* Use the FW API if FW >= v5.0 */
5682         if (hw->aq.fw_maj_ver < 5 && hw->mac.type != I40E_MAC_X722) {
5683                 PMD_INIT_LOG(ERR, "FW < v5.0, cannot enable loopback");
5684                 return;
5685         }
5686
5687         memset(&ctxt, 0, sizeof(ctxt));
5688         ctxt.seid = pf->main_vsi_seid;
5689         ctxt.pf_num = hw->pf_id;
5690         ret = i40e_aq_get_vsi_params(hw, &ctxt, NULL);
5691         if (ret) {
5692                 PMD_DRV_LOG(ERR, "cannot get pf vsi config, err %d, aq_err %d",
5693                             ret, hw->aq.asq_last_status);
5694                 return;
5695         }
5696         ctxt.flags = I40E_AQ_VSI_TYPE_PF;
5697         ctxt.info.valid_sections =
5698                 rte_cpu_to_le_16(I40E_AQ_VSI_PROP_SWITCH_VALID);
5699         ctxt.info.switch_id |=
5700                 rte_cpu_to_le_16(I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB);
5701
5702         ret = i40e_aq_update_vsi_params(hw, &ctxt, NULL);
5703         if (ret)
5704                 PMD_DRV_LOG(ERR, "update vsi switch failed, aq_err=%d",
5705                             hw->aq.asq_last_status);
5706 }
5707
5708 /* Setup a VSI */
5709 struct i40e_vsi *
5710 i40e_vsi_setup(struct i40e_pf *pf,
5711                enum i40e_vsi_type type,
5712                struct i40e_vsi *uplink_vsi,
5713                uint16_t user_param)
5714 {
5715         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
5716         struct i40e_vsi *vsi;
5717         struct i40e_mac_filter_info filter;
5718         int ret;
5719         struct i40e_vsi_context ctxt;
5720         struct rte_ether_addr broadcast =
5721                 {.addr_bytes = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff}};
5722
5723         if (type != I40E_VSI_MAIN && type != I40E_VSI_SRIOV &&
5724             uplink_vsi == NULL) {
5725                 PMD_DRV_LOG(ERR,
5726                         "VSI setup failed, VSI link shouldn't be NULL");
5727                 return NULL;
5728         }
5729
5730         if (type == I40E_VSI_MAIN && uplink_vsi != NULL) {
5731                 PMD_DRV_LOG(ERR,
5732                         "VSI setup failed, MAIN VSI uplink VSI should be NULL");
5733                 return NULL;
5734         }
5735
5736         /* two situations
5737          * 1.type is not MAIN and uplink vsi is not NULL
5738          * If uplink vsi didn't setup VEB, create one first under veb field
5739          * 2.type is SRIOV and the uplink is NULL
5740          * If floating VEB is NULL, create one veb under floating veb field
5741          */
5742
5743         if (type != I40E_VSI_MAIN && uplink_vsi != NULL &&
5744             uplink_vsi->veb == NULL) {
5745                 uplink_vsi->veb = i40e_veb_setup(pf, uplink_vsi);
5746
5747                 if (uplink_vsi->veb == NULL) {
5748                         PMD_DRV_LOG(ERR, "VEB setup failed");
5749                         return NULL;
5750                 }
5751                 /* set ALLOWLOOPBACk on pf, when veb is created */
5752                 i40e_enable_pf_lb(pf);
5753         }
5754
5755         if (type == I40E_VSI_SRIOV && uplink_vsi == NULL &&
5756             pf->main_vsi->floating_veb == NULL) {
5757                 pf->main_vsi->floating_veb = i40e_veb_setup(pf, uplink_vsi);
5758
5759                 if (pf->main_vsi->floating_veb == NULL) {
5760                         PMD_DRV_LOG(ERR, "VEB setup failed");
5761                         return NULL;
5762                 }
5763         }
5764
5765         vsi = rte_zmalloc("i40e_vsi", sizeof(struct i40e_vsi), 0);
5766         if (!vsi) {
5767                 PMD_DRV_LOG(ERR, "Failed to allocate memory for vsi");
5768                 return NULL;
5769         }
5770         TAILQ_INIT(&vsi->mac_list);
5771         vsi->type = type;
5772         vsi->adapter = I40E_PF_TO_ADAPTER(pf);
5773         vsi->max_macaddrs = I40E_NUM_MACADDR_MAX;
5774         vsi->parent_vsi = uplink_vsi ? uplink_vsi : pf->main_vsi;
5775         vsi->user_param = user_param;
5776         vsi->vlan_anti_spoof_on = 0;
5777         vsi->vlan_filter_on = 0;
5778         /* Allocate queues */
5779         switch (vsi->type) {
5780         case I40E_VSI_MAIN  :
5781                 vsi->nb_qps = pf->lan_nb_qps;
5782                 break;
5783         case I40E_VSI_SRIOV :
5784                 vsi->nb_qps = pf->vf_nb_qps;
5785                 break;
5786         case I40E_VSI_VMDQ2:
5787                 vsi->nb_qps = pf->vmdq_nb_qps;
5788                 break;
5789         case I40E_VSI_FDIR:
5790                 vsi->nb_qps = pf->fdir_nb_qps;
5791                 break;
5792         default:
5793                 goto fail_mem;
5794         }
5795         /*
5796          * The filter status descriptor is reported in rx queue 0,
5797          * while the tx queue for fdir filter programming has no
5798          * such constraints, can be non-zero queues.
5799          * To simplify it, choose FDIR vsi use queue 0 pair.
5800          * To make sure it will use queue 0 pair, queue allocation
5801          * need be done before this function is called
5802          */
5803         if (type != I40E_VSI_FDIR) {
5804                 ret = i40e_res_pool_alloc(&pf->qp_pool, vsi->nb_qps);
5805                         if (ret < 0) {
5806                                 PMD_DRV_LOG(ERR, "VSI %d allocate queue failed %d",
5807                                                 vsi->seid, ret);
5808                                 goto fail_mem;
5809                         }
5810                         vsi->base_queue = ret;
5811         } else
5812                 vsi->base_queue = I40E_FDIR_QUEUE_ID;
5813
5814         /* VF has MSIX interrupt in VF range, don't allocate here */
5815         if (type == I40E_VSI_MAIN) {
5816                 if (pf->support_multi_driver) {
5817                         /* If support multi-driver, need to use INT0 instead of
5818                          * allocating from msix pool. The Msix pool is init from
5819                          * INT1, so it's OK just set msix_intr to 0 and nb_msix
5820                          * to 1 without calling i40e_res_pool_alloc.
5821                          */
5822                         vsi->msix_intr = 0;
5823                         vsi->nb_msix = 1;
5824                 } else {
5825                         ret = i40e_res_pool_alloc(&pf->msix_pool,
5826                                                   RTE_MIN(vsi->nb_qps,
5827                                                      RTE_MAX_RXTX_INTR_VEC_ID));
5828                         if (ret < 0) {
5829                                 PMD_DRV_LOG(ERR,
5830                                             "VSI MAIN %d get heap failed %d",
5831                                             vsi->seid, ret);
5832                                 goto fail_queue_alloc;
5833                         }
5834                         vsi->msix_intr = ret;
5835                         vsi->nb_msix = RTE_MIN(vsi->nb_qps,
5836                                                RTE_MAX_RXTX_INTR_VEC_ID);
5837                 }
5838         } else if (type != I40E_VSI_SRIOV) {
5839                 ret = i40e_res_pool_alloc(&pf->msix_pool, 1);
5840                 if (ret < 0) {
5841                         PMD_DRV_LOG(ERR, "VSI %d get heap failed %d", vsi->seid, ret);
5842                         if (type != I40E_VSI_FDIR)
5843                                 goto fail_queue_alloc;
5844                         vsi->msix_intr = 0;
5845                         vsi->nb_msix = 0;
5846                 } else {
5847                         vsi->msix_intr = ret;
5848                         vsi->nb_msix = 1;
5849                 }
5850         } else {
5851                 vsi->msix_intr = 0;
5852                 vsi->nb_msix = 0;
5853         }
5854
5855         /* Add VSI */
5856         if (type == I40E_VSI_MAIN) {
5857                 /* For main VSI, no need to add since it's default one */
5858                 vsi->uplink_seid = pf->mac_seid;
5859                 vsi->seid = pf->main_vsi_seid;
5860                 /* Bind queues with specific MSIX interrupt */
5861                 /**
5862                  * Needs 2 interrupt at least, one for misc cause which will
5863                  * enabled from OS side, Another for queues binding the
5864                  * interrupt from device side only.
5865                  */
5866
5867                 /* Get default VSI parameters from hardware */
5868                 memset(&ctxt, 0, sizeof(ctxt));
5869                 ctxt.seid = vsi->seid;
5870                 ctxt.pf_num = hw->pf_id;
5871                 ctxt.uplink_seid = vsi->uplink_seid;
5872                 ctxt.vf_num = 0;
5873                 ret = i40e_aq_get_vsi_params(hw, &ctxt, NULL);
5874                 if (ret != I40E_SUCCESS) {
5875                         PMD_DRV_LOG(ERR, "Failed to get VSI params");
5876                         goto fail_msix_alloc;
5877                 }
5878                 rte_memcpy(&vsi->info, &ctxt.info,
5879                         sizeof(struct i40e_aqc_vsi_properties_data));
5880                 vsi->vsi_id = ctxt.vsi_number;
5881                 vsi->info.valid_sections = 0;
5882
5883                 /* Configure tc, enabled TC0 only */
5884                 if (i40e_vsi_update_tc_bandwidth(vsi, I40E_DEFAULT_TCMAP) !=
5885                         I40E_SUCCESS) {
5886                         PMD_DRV_LOG(ERR, "Failed to update TC bandwidth");
5887                         goto fail_msix_alloc;
5888                 }
5889
5890                 /* TC, queue mapping */
5891                 memset(&ctxt, 0, sizeof(ctxt));
5892                 vsi->info.valid_sections |=
5893                         rte_cpu_to_le_16(I40E_AQ_VSI_PROP_VLAN_VALID);
5894                 vsi->info.port_vlan_flags = I40E_AQ_VSI_PVLAN_MODE_ALL |
5895                                         I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH;
5896                 rte_memcpy(&ctxt.info, &vsi->info,
5897                         sizeof(struct i40e_aqc_vsi_properties_data));
5898                 ret = i40e_vsi_config_tc_queue_mapping(vsi, &ctxt.info,
5899                                                 I40E_DEFAULT_TCMAP);
5900                 if (ret != I40E_SUCCESS) {
5901                         PMD_DRV_LOG(ERR,
5902                                 "Failed to configure TC queue mapping");
5903                         goto fail_msix_alloc;
5904                 }
5905                 ctxt.seid = vsi->seid;
5906                 ctxt.pf_num = hw->pf_id;
5907                 ctxt.uplink_seid = vsi->uplink_seid;
5908                 ctxt.vf_num = 0;
5909
5910                 /* Update VSI parameters */
5911                 ret = i40e_aq_update_vsi_params(hw, &ctxt, NULL);
5912                 if (ret != I40E_SUCCESS) {
5913                         PMD_DRV_LOG(ERR, "Failed to update VSI params");
5914                         goto fail_msix_alloc;
5915                 }
5916
5917                 rte_memcpy(&vsi->info.tc_mapping, &ctxt.info.tc_mapping,
5918                                                 sizeof(vsi->info.tc_mapping));
5919                 rte_memcpy(&vsi->info.queue_mapping,
5920                                 &ctxt.info.queue_mapping,
5921                         sizeof(vsi->info.queue_mapping));
5922                 vsi->info.mapping_flags = ctxt.info.mapping_flags;
5923                 vsi->info.valid_sections = 0;
5924
5925                 rte_memcpy(pf->dev_addr.addr_bytes, hw->mac.perm_addr,
5926                                 ETH_ADDR_LEN);
5927
5928                 /**
5929                  * Updating default filter settings are necessary to prevent
5930                  * reception of tagged packets.
5931                  * Some old firmware configurations load a default macvlan
5932                  * filter which accepts both tagged and untagged packets.
5933                  * The updating is to use a normal filter instead if needed.
5934                  * For NVM 4.2.2 or after, the updating is not needed anymore.
5935                  * The firmware with correct configurations load the default
5936                  * macvlan filter which is expected and cannot be removed.
5937                  */
5938                 i40e_update_default_filter_setting(vsi);
5939                 i40e_config_qinq(hw, vsi);
5940         } else if (type == I40E_VSI_SRIOV) {
5941                 memset(&ctxt, 0, sizeof(ctxt));
5942                 /**
5943                  * For other VSI, the uplink_seid equals to uplink VSI's
5944                  * uplink_seid since they share same VEB
5945                  */
5946                 if (uplink_vsi == NULL)
5947                         vsi->uplink_seid = pf->main_vsi->floating_veb->seid;
5948                 else
5949                         vsi->uplink_seid = uplink_vsi->uplink_seid;
5950                 ctxt.pf_num = hw->pf_id;
5951                 ctxt.vf_num = hw->func_caps.vf_base_id + user_param;
5952                 ctxt.uplink_seid = vsi->uplink_seid;
5953                 ctxt.connection_type = 0x1;
5954                 ctxt.flags = I40E_AQ_VSI_TYPE_VF;
5955
5956                 /* Use the VEB configuration if FW >= v5.0 */
5957                 if (hw->aq.fw_maj_ver >= 5 || hw->mac.type == I40E_MAC_X722) {
5958                         /* Configure switch ID */
5959                         ctxt.info.valid_sections |=
5960                         rte_cpu_to_le_16(I40E_AQ_VSI_PROP_SWITCH_VALID);
5961                         ctxt.info.switch_id =
5962                         rte_cpu_to_le_16(I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB);
5963                 }
5964
5965                 /* Configure port/vlan */
5966                 ctxt.info.valid_sections |=
5967                         rte_cpu_to_le_16(I40E_AQ_VSI_PROP_VLAN_VALID);
5968                 ctxt.info.port_vlan_flags |= I40E_AQ_VSI_PVLAN_MODE_ALL;
5969                 ret = i40e_vsi_config_tc_queue_mapping(vsi, &ctxt.info,
5970                                                 hw->func_caps.enabled_tcmap);
5971                 if (ret != I40E_SUCCESS) {
5972                         PMD_DRV_LOG(ERR,
5973                                 "Failed to configure TC queue mapping");
5974                         goto fail_msix_alloc;
5975                 }
5976
5977                 ctxt.info.up_enable_bits = hw->func_caps.enabled_tcmap;
5978                 ctxt.info.valid_sections |=
5979                         rte_cpu_to_le_16(I40E_AQ_VSI_PROP_SCHED_VALID);
5980                 /**
5981                  * Since VSI is not created yet, only configure parameter,
5982                  * will add vsi below.
5983                  */
5984
5985                 i40e_config_qinq(hw, vsi);
5986         } else if (type == I40E_VSI_VMDQ2) {
5987                 memset(&ctxt, 0, sizeof(ctxt));
5988                 /*
5989                  * For other VSI, the uplink_seid equals to uplink VSI's
5990                  * uplink_seid since they share same VEB
5991                  */
5992                 vsi->uplink_seid = uplink_vsi->uplink_seid;
5993                 ctxt.pf_num = hw->pf_id;
5994                 ctxt.vf_num = 0;
5995                 ctxt.uplink_seid = vsi->uplink_seid;
5996                 ctxt.connection_type = 0x1;
5997                 ctxt.flags = I40E_AQ_VSI_TYPE_VMDQ2;
5998
5999                 ctxt.info.valid_sections |=
6000                                 rte_cpu_to_le_16(I40E_AQ_VSI_PROP_SWITCH_VALID);
6001                 /* user_param carries flag to enable loop back */
6002                 if (user_param) {
6003                         ctxt.info.switch_id =
6004                         rte_cpu_to_le_16(I40E_AQ_VSI_SW_ID_FLAG_LOCAL_LB);
6005                         ctxt.info.switch_id |=
6006                         rte_cpu_to_le_16(I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB);
6007                 }
6008
6009                 /* Configure port/vlan */
6010                 ctxt.info.valid_sections |=
6011                         rte_cpu_to_le_16(I40E_AQ_VSI_PROP_VLAN_VALID);
6012                 ctxt.info.port_vlan_flags |= I40E_AQ_VSI_PVLAN_MODE_ALL;
6013                 ret = i40e_vsi_config_tc_queue_mapping(vsi, &ctxt.info,
6014                                                 I40E_DEFAULT_TCMAP);
6015                 if (ret != I40E_SUCCESS) {
6016                         PMD_DRV_LOG(ERR,
6017                                 "Failed to configure TC queue mapping");
6018                         goto fail_msix_alloc;
6019                 }
6020                 ctxt.info.up_enable_bits = I40E_DEFAULT_TCMAP;
6021                 ctxt.info.valid_sections |=
6022                         rte_cpu_to_le_16(I40E_AQ_VSI_PROP_SCHED_VALID);
6023         } else if (type == I40E_VSI_FDIR) {
6024                 memset(&ctxt, 0, sizeof(ctxt));
6025                 vsi->uplink_seid = uplink_vsi->uplink_seid;
6026                 ctxt.pf_num = hw->pf_id;
6027                 ctxt.vf_num = 0;
6028                 ctxt.uplink_seid = vsi->uplink_seid;
6029                 ctxt.connection_type = 0x1;     /* regular data port */
6030                 ctxt.flags = I40E_AQ_VSI_TYPE_PF;
6031                 ret = i40e_vsi_config_tc_queue_mapping(vsi, &ctxt.info,
6032                                                 I40E_DEFAULT_TCMAP);
6033                 if (ret != I40E_SUCCESS) {
6034                         PMD_DRV_LOG(ERR,
6035                                 "Failed to configure TC queue mapping.");
6036                         goto fail_msix_alloc;
6037                 }
6038                 ctxt.info.up_enable_bits = I40E_DEFAULT_TCMAP;
6039                 ctxt.info.valid_sections |=
6040                         rte_cpu_to_le_16(I40E_AQ_VSI_PROP_SCHED_VALID);
6041         } else {
6042                 PMD_DRV_LOG(ERR, "VSI: Not support other type VSI yet");
6043                 goto fail_msix_alloc;
6044         }
6045
6046         if (vsi->type != I40E_VSI_MAIN) {
6047                 ret = i40e_aq_add_vsi(hw, &ctxt, NULL);
6048                 if (ret != I40E_SUCCESS) {
6049                         PMD_DRV_LOG(ERR, "add vsi failed, aq_err=%d",
6050                                     hw->aq.asq_last_status);
6051                         goto fail_msix_alloc;
6052                 }
6053                 memcpy(&vsi->info, &ctxt.info, sizeof(ctxt.info));
6054                 vsi->info.valid_sections = 0;
6055                 vsi->seid = ctxt.seid;
6056                 vsi->vsi_id = ctxt.vsi_number;
6057                 vsi->sib_vsi_list.vsi = vsi;
6058                 if (vsi->type == I40E_VSI_SRIOV && uplink_vsi == NULL) {
6059                         TAILQ_INSERT_TAIL(&pf->main_vsi->floating_veb->head,
6060                                           &vsi->sib_vsi_list, list);
6061                 } else {
6062                         TAILQ_INSERT_TAIL(&uplink_vsi->veb->head,
6063                                           &vsi->sib_vsi_list, list);
6064                 }
6065         }
6066
6067         /* MAC/VLAN configuration */
6068         rte_memcpy(&filter.mac_addr, &broadcast, RTE_ETHER_ADDR_LEN);
6069         filter.filter_type = RTE_MACVLAN_PERFECT_MATCH;
6070
6071         ret = i40e_vsi_add_mac(vsi, &filter);
6072         if (ret != I40E_SUCCESS) {
6073                 PMD_DRV_LOG(ERR, "Failed to add MACVLAN filter");
6074                 goto fail_msix_alloc;
6075         }
6076
6077         /* Get VSI BW information */
6078         i40e_vsi_get_bw_config(vsi);
6079         return vsi;
6080 fail_msix_alloc:
6081         i40e_res_pool_free(&pf->msix_pool,vsi->msix_intr);
6082 fail_queue_alloc:
6083         i40e_res_pool_free(&pf->qp_pool,vsi->base_queue);
6084 fail_mem:
6085         rte_free(vsi);
6086         return NULL;
6087 }
6088
6089 /* Configure vlan filter on or off */
6090 int
6091 i40e_vsi_config_vlan_filter(struct i40e_vsi *vsi, bool on)
6092 {
6093         int i, num;
6094         struct i40e_mac_filter *f;
6095         void *temp;
6096         struct i40e_mac_filter_info *mac_filter;
6097         enum rte_mac_filter_type desired_filter;
6098         int ret = I40E_SUCCESS;
6099
6100         if (on) {
6101                 /* Filter to match MAC and VLAN */
6102                 desired_filter = RTE_MACVLAN_PERFECT_MATCH;
6103         } else {
6104                 /* Filter to match only MAC */
6105                 desired_filter = RTE_MAC_PERFECT_MATCH;
6106         }
6107
6108         num = vsi->mac_num;
6109
6110         mac_filter = rte_zmalloc("mac_filter_info_data",
6111                                  num * sizeof(*mac_filter), 0);
6112         if (mac_filter == NULL) {
6113                 PMD_DRV_LOG(ERR, "failed to allocate memory");
6114                 return I40E_ERR_NO_MEMORY;
6115         }
6116
6117         i = 0;
6118
6119         /* Remove all existing mac */
6120         TAILQ_FOREACH_SAFE(f, &vsi->mac_list, next, temp) {
6121                 mac_filter[i] = f->mac_info;
6122                 ret = i40e_vsi_delete_mac(vsi, &f->mac_info.mac_addr);
6123                 if (ret) {
6124                         PMD_DRV_LOG(ERR, "Update VSI failed to %s vlan filter",
6125                                     on ? "enable" : "disable");
6126                         goto DONE;
6127                 }
6128                 i++;
6129         }
6130
6131         /* Override with new filter */
6132         for (i = 0; i < num; i++) {
6133                 mac_filter[i].filter_type = desired_filter;
6134                 ret = i40e_vsi_add_mac(vsi, &mac_filter[i]);
6135                 if (ret) {
6136                         PMD_DRV_LOG(ERR, "Update VSI failed to %s vlan filter",
6137                                     on ? "enable" : "disable");
6138                         goto DONE;
6139                 }
6140         }
6141
6142 DONE:
6143         rte_free(mac_filter);
6144         return ret;
6145 }
6146
6147 /* Configure vlan stripping on or off */
6148 int
6149 i40e_vsi_config_vlan_stripping(struct i40e_vsi *vsi, bool on)
6150 {
6151         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
6152         struct i40e_vsi_context ctxt;
6153         uint8_t vlan_flags;
6154         int ret = I40E_SUCCESS;
6155
6156         /* Check if it has been already on or off */
6157         if (vsi->info.valid_sections &
6158                 rte_cpu_to_le_16(I40E_AQ_VSI_PROP_VLAN_VALID)) {
6159                 if (on) {
6160                         if ((vsi->info.port_vlan_flags &
6161                                 I40E_AQ_VSI_PVLAN_EMOD_MASK) == 0)
6162                                 return 0; /* already on */
6163                 } else {
6164                         if ((vsi->info.port_vlan_flags &
6165                                 I40E_AQ_VSI_PVLAN_EMOD_MASK) ==
6166                                 I40E_AQ_VSI_PVLAN_EMOD_MASK)
6167                                 return 0; /* already off */
6168                 }
6169         }
6170
6171         if (on)
6172                 vlan_flags = I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH;
6173         else
6174                 vlan_flags = I40E_AQ_VSI_PVLAN_EMOD_NOTHING;
6175         vsi->info.valid_sections =
6176                 rte_cpu_to_le_16(I40E_AQ_VSI_PROP_VLAN_VALID);
6177         vsi->info.port_vlan_flags &= ~(I40E_AQ_VSI_PVLAN_EMOD_MASK);
6178         vsi->info.port_vlan_flags |= vlan_flags;
6179         ctxt.seid = vsi->seid;
6180         rte_memcpy(&ctxt.info, &vsi->info, sizeof(vsi->info));
6181         ret = i40e_aq_update_vsi_params(hw, &ctxt, NULL);
6182         if (ret)
6183                 PMD_DRV_LOG(INFO, "Update VSI failed to %s vlan stripping",
6184                             on ? "enable" : "disable");
6185
6186         return ret;
6187 }
6188
6189 static int
6190 i40e_dev_init_vlan(struct rte_eth_dev *dev)
6191 {
6192         struct rte_eth_dev_data *data = dev->data;
6193         int ret;
6194         int mask = 0;
6195
6196         /* Apply vlan offload setting */
6197         mask = ETH_VLAN_STRIP_MASK |
6198                ETH_VLAN_FILTER_MASK |
6199                ETH_VLAN_EXTEND_MASK;
6200         ret = i40e_vlan_offload_set(dev, mask);
6201         if (ret) {
6202                 PMD_DRV_LOG(INFO, "Failed to update vlan offload");
6203                 return ret;
6204         }
6205
6206         /* Apply pvid setting */
6207         ret = i40e_vlan_pvid_set(dev, data->dev_conf.txmode.pvid,
6208                                 data->dev_conf.txmode.hw_vlan_insert_pvid);
6209         if (ret)
6210                 PMD_DRV_LOG(INFO, "Failed to update VSI params");
6211
6212         return ret;
6213 }
6214
6215 static int
6216 i40e_vsi_config_double_vlan(struct i40e_vsi *vsi, int on)
6217 {
6218         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
6219
6220         return i40e_aq_set_port_parameters(hw, vsi->seid, 0, 1, on, NULL);
6221 }
6222
6223 static int
6224 i40e_update_flow_control(struct i40e_hw *hw)
6225 {
6226 #define I40E_LINK_PAUSE_RXTX (I40E_AQ_LINK_PAUSE_RX | I40E_AQ_LINK_PAUSE_TX)
6227         struct i40e_link_status link_status;
6228         uint32_t rxfc = 0, txfc = 0, reg;
6229         uint8_t an_info;
6230         int ret;
6231
6232         memset(&link_status, 0, sizeof(link_status));
6233         ret = i40e_aq_get_link_info(hw, FALSE, &link_status, NULL);
6234         if (ret != I40E_SUCCESS) {
6235                 PMD_DRV_LOG(ERR, "Failed to get link status information");
6236                 goto write_reg; /* Disable flow control */
6237         }
6238
6239         an_info = hw->phy.link_info.an_info;
6240         if (!(an_info & I40E_AQ_AN_COMPLETED)) {
6241                 PMD_DRV_LOG(INFO, "Link auto negotiation not completed");
6242                 ret = I40E_ERR_NOT_READY;
6243                 goto write_reg; /* Disable flow control */
6244         }
6245         /**
6246          * If link auto negotiation is enabled, flow control needs to
6247          * be configured according to it
6248          */
6249         switch (an_info & I40E_LINK_PAUSE_RXTX) {
6250         case I40E_LINK_PAUSE_RXTX:
6251                 rxfc = 1;
6252                 txfc = 1;
6253                 hw->fc.current_mode = I40E_FC_FULL;
6254                 break;
6255         case I40E_AQ_LINK_PAUSE_RX:
6256                 rxfc = 1;
6257                 hw->fc.current_mode = I40E_FC_RX_PAUSE;
6258                 break;
6259         case I40E_AQ_LINK_PAUSE_TX:
6260                 txfc = 1;
6261                 hw->fc.current_mode = I40E_FC_TX_PAUSE;
6262                 break;
6263         default:
6264                 hw->fc.current_mode = I40E_FC_NONE;
6265                 break;
6266         }
6267
6268 write_reg:
6269         I40E_WRITE_REG(hw, I40E_PRTDCB_FCCFG,
6270                 txfc << I40E_PRTDCB_FCCFG_TFCE_SHIFT);
6271         reg = I40E_READ_REG(hw, I40E_PRTDCB_MFLCN);
6272         reg &= ~I40E_PRTDCB_MFLCN_RFCE_MASK;
6273         reg |= rxfc << I40E_PRTDCB_MFLCN_RFCE_SHIFT;
6274         I40E_WRITE_REG(hw, I40E_PRTDCB_MFLCN, reg);
6275
6276         return ret;
6277 }
6278
6279 /* PF setup */
6280 static int
6281 i40e_pf_setup(struct i40e_pf *pf)
6282 {
6283         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
6284         struct i40e_filter_control_settings settings;
6285         struct i40e_vsi *vsi;
6286         int ret;
6287
6288         /* Clear all stats counters */
6289         pf->offset_loaded = FALSE;
6290         memset(&pf->stats, 0, sizeof(struct i40e_hw_port_stats));
6291         memset(&pf->stats_offset, 0, sizeof(struct i40e_hw_port_stats));
6292         memset(&pf->internal_stats, 0, sizeof(struct i40e_eth_stats));
6293         memset(&pf->internal_stats_offset, 0, sizeof(struct i40e_eth_stats));
6294
6295         ret = i40e_pf_get_switch_config(pf);
6296         if (ret != I40E_SUCCESS) {
6297                 PMD_DRV_LOG(ERR, "Could not get switch config, err %d", ret);
6298                 return ret;
6299         }
6300
6301         ret = rte_eth_switch_domain_alloc(&pf->switch_domain_id);
6302         if (ret)
6303                 PMD_INIT_LOG(WARNING,
6304                         "failed to allocate switch domain for device %d", ret);
6305
6306         if (pf->flags & I40E_FLAG_FDIR) {
6307                 /* make queue allocated first, let FDIR use queue pair 0*/
6308                 ret = i40e_res_pool_alloc(&pf->qp_pool, I40E_DEFAULT_QP_NUM_FDIR);
6309                 if (ret != I40E_FDIR_QUEUE_ID) {
6310                         PMD_DRV_LOG(ERR,
6311                                 "queue allocation fails for FDIR: ret =%d",
6312                                 ret);
6313                         pf->flags &= ~I40E_FLAG_FDIR;
6314                 }
6315         }
6316         /*  main VSI setup */
6317         vsi = i40e_vsi_setup(pf, I40E_VSI_MAIN, NULL, 0);
6318         if (!vsi) {
6319                 PMD_DRV_LOG(ERR, "Setup of main vsi failed");
6320                 return I40E_ERR_NOT_READY;
6321         }
6322         pf->main_vsi = vsi;
6323
6324         /* Configure filter control */
6325         memset(&settings, 0, sizeof(settings));
6326         if (hw->func_caps.rss_table_size == ETH_RSS_RETA_SIZE_128)
6327                 settings.hash_lut_size = I40E_HASH_LUT_SIZE_128;
6328         else if (hw->func_caps.rss_table_size == ETH_RSS_RETA_SIZE_512)
6329                 settings.hash_lut_size = I40E_HASH_LUT_SIZE_512;
6330         else {
6331                 PMD_DRV_LOG(ERR, "Hash lookup table size (%u) not supported",
6332                         hw->func_caps.rss_table_size);
6333                 return I40E_ERR_PARAM;
6334         }
6335         PMD_DRV_LOG(INFO, "Hardware capability of hash lookup table size: %u",
6336                 hw->func_caps.rss_table_size);
6337         pf->hash_lut_size = hw->func_caps.rss_table_size;
6338
6339         /* Enable ethtype and macvlan filters */
6340         settings.enable_ethtype = TRUE;
6341         settings.enable_macvlan = TRUE;
6342         ret = i40e_set_filter_control(hw, &settings);
6343         if (ret)
6344                 PMD_INIT_LOG(WARNING, "setup_pf_filter_control failed: %d",
6345                                                                 ret);
6346
6347         /* Update flow control according to the auto negotiation */
6348         i40e_update_flow_control(hw);
6349
6350         return I40E_SUCCESS;
6351 }
6352
6353 int
6354 i40e_switch_tx_queue(struct i40e_hw *hw, uint16_t q_idx, bool on)
6355 {
6356         uint32_t reg;
6357         uint16_t j;
6358
6359         /**
6360          * Set or clear TX Queue Disable flags,
6361          * which is required by hardware.
6362          */
6363         i40e_pre_tx_queue_cfg(hw, q_idx, on);
6364         rte_delay_us(I40E_PRE_TX_Q_CFG_WAIT_US);
6365
6366         /* Wait until the request is finished */
6367         for (j = 0; j < I40E_CHK_Q_ENA_COUNT; j++) {
6368                 rte_delay_us(I40E_CHK_Q_ENA_INTERVAL_US);
6369                 reg = I40E_READ_REG(hw, I40E_QTX_ENA(q_idx));
6370                 if (!(((reg >> I40E_QTX_ENA_QENA_REQ_SHIFT) & 0x1) ^
6371                         ((reg >> I40E_QTX_ENA_QENA_STAT_SHIFT)
6372                                                         & 0x1))) {
6373                         break;
6374                 }
6375         }
6376         if (on) {
6377                 if (reg & I40E_QTX_ENA_QENA_STAT_MASK)
6378                         return I40E_SUCCESS; /* already on, skip next steps */
6379
6380                 I40E_WRITE_REG(hw, I40E_QTX_HEAD(q_idx), 0);
6381                 reg |= I40E_QTX_ENA_QENA_REQ_MASK;
6382         } else {
6383                 if (!(reg & I40E_QTX_ENA_QENA_STAT_MASK))
6384                         return I40E_SUCCESS; /* already off, skip next steps */
6385                 reg &= ~I40E_QTX_ENA_QENA_REQ_MASK;
6386         }
6387         /* Write the register */
6388         I40E_WRITE_REG(hw, I40E_QTX_ENA(q_idx), reg);
6389         /* Check the result */
6390         for (j = 0; j < I40E_CHK_Q_ENA_COUNT; j++) {
6391                 rte_delay_us(I40E_CHK_Q_ENA_INTERVAL_US);
6392                 reg = I40E_READ_REG(hw, I40E_QTX_ENA(q_idx));
6393                 if (on) {
6394                         if ((reg & I40E_QTX_ENA_QENA_REQ_MASK) &&
6395                                 (reg & I40E_QTX_ENA_QENA_STAT_MASK))
6396                                 break;
6397                 } else {
6398                         if (!(reg & I40E_QTX_ENA_QENA_REQ_MASK) &&
6399                                 !(reg & I40E_QTX_ENA_QENA_STAT_MASK))
6400                                 break;
6401                 }
6402         }
6403         /* Check if it is timeout */
6404         if (j >= I40E_CHK_Q_ENA_COUNT) {
6405                 PMD_DRV_LOG(ERR, "Failed to %s tx queue[%u]",
6406                             (on ? "enable" : "disable"), q_idx);
6407                 return I40E_ERR_TIMEOUT;
6408         }
6409
6410         return I40E_SUCCESS;
6411 }
6412
6413 int
6414 i40e_switch_rx_queue(struct i40e_hw *hw, uint16_t q_idx, bool on)
6415 {
6416         uint32_t reg;
6417         uint16_t j;
6418
6419         /* Wait until the request is finished */
6420         for (j = 0; j < I40E_CHK_Q_ENA_COUNT; j++) {
6421                 rte_delay_us(I40E_CHK_Q_ENA_INTERVAL_US);
6422                 reg = I40E_READ_REG(hw, I40E_QRX_ENA(q_idx));
6423                 if (!((reg >> I40E_QRX_ENA_QENA_REQ_SHIFT) & 0x1) ^
6424                         ((reg >> I40E_QRX_ENA_QENA_STAT_SHIFT) & 0x1))
6425                         break;
6426         }
6427
6428         if (on) {
6429                 if (reg & I40E_QRX_ENA_QENA_STAT_MASK)
6430                         return I40E_SUCCESS; /* Already on, skip next steps */
6431                 reg |= I40E_QRX_ENA_QENA_REQ_MASK;
6432         } else {
6433                 if (!(reg & I40E_QRX_ENA_QENA_STAT_MASK))
6434                         return I40E_SUCCESS; /* Already off, skip next steps */
6435                 reg &= ~I40E_QRX_ENA_QENA_REQ_MASK;
6436         }
6437
6438         /* Write the register */
6439         I40E_WRITE_REG(hw, I40E_QRX_ENA(q_idx), reg);
6440         /* Check the result */
6441         for (j = 0; j < I40E_CHK_Q_ENA_COUNT; j++) {
6442                 rte_delay_us(I40E_CHK_Q_ENA_INTERVAL_US);
6443                 reg = I40E_READ_REG(hw, I40E_QRX_ENA(q_idx));
6444                 if (on) {
6445                         if ((reg & I40E_QRX_ENA_QENA_REQ_MASK) &&
6446                                 (reg & I40E_QRX_ENA_QENA_STAT_MASK))
6447                                 break;
6448                 } else {
6449                         if (!(reg & I40E_QRX_ENA_QENA_REQ_MASK) &&
6450                                 !(reg & I40E_QRX_ENA_QENA_STAT_MASK))
6451                                 break;
6452                 }
6453         }
6454
6455         /* Check if it is timeout */
6456         if (j >= I40E_CHK_Q_ENA_COUNT) {
6457                 PMD_DRV_LOG(ERR, "Failed to %s rx queue[%u]",
6458                             (on ? "enable" : "disable"), q_idx);
6459                 return I40E_ERR_TIMEOUT;
6460         }
6461
6462         return I40E_SUCCESS;
6463 }
6464
6465 /* Initialize VSI for TX */
6466 static int
6467 i40e_dev_tx_init(struct i40e_pf *pf)
6468 {
6469         struct rte_eth_dev_data *data = pf->dev_data;
6470         uint16_t i;
6471         uint32_t ret = I40E_SUCCESS;
6472         struct i40e_tx_queue *txq;
6473
6474         for (i = 0; i < data->nb_tx_queues; i++) {
6475                 txq = data->tx_queues[i];
6476                 if (!txq || !txq->q_set)
6477                         continue;
6478                 ret = i40e_tx_queue_init(txq);
6479                 if (ret != I40E_SUCCESS)
6480                         break;
6481         }
6482         if (ret == I40E_SUCCESS)
6483                 i40e_set_tx_function(container_of(pf, struct i40e_adapter, pf)
6484                                      ->eth_dev);
6485
6486         return ret;
6487 }
6488
6489 /* Initialize VSI for RX */
6490 static int
6491 i40e_dev_rx_init(struct i40e_pf *pf)
6492 {
6493         struct rte_eth_dev_data *data = pf->dev_data;
6494         int ret = I40E_SUCCESS;
6495         uint16_t i;
6496         struct i40e_rx_queue *rxq;
6497
6498         i40e_pf_config_mq_rx(pf);
6499         for (i = 0; i < data->nb_rx_queues; i++) {
6500                 rxq = data->rx_queues[i];
6501                 if (!rxq || !rxq->q_set)
6502                         continue;
6503
6504                 ret = i40e_rx_queue_init(rxq);
6505                 if (ret != I40E_SUCCESS) {
6506                         PMD_DRV_LOG(ERR,
6507                                 "Failed to do RX queue initialization");
6508                         break;
6509                 }
6510         }
6511         if (ret == I40E_SUCCESS)
6512                 i40e_set_rx_function(container_of(pf, struct i40e_adapter, pf)
6513                                      ->eth_dev);
6514
6515         return ret;
6516 }
6517
6518 static int
6519 i40e_dev_rxtx_init(struct i40e_pf *pf)
6520 {
6521         int err;
6522
6523         err = i40e_dev_tx_init(pf);
6524         if (err) {
6525                 PMD_DRV_LOG(ERR, "Failed to do TX initialization");
6526                 return err;
6527         }
6528         err = i40e_dev_rx_init(pf);
6529         if (err) {
6530                 PMD_DRV_LOG(ERR, "Failed to do RX initialization");
6531                 return err;
6532         }
6533
6534         return err;
6535 }
6536
6537 static int
6538 i40e_vmdq_setup(struct rte_eth_dev *dev)
6539 {
6540         struct rte_eth_conf *conf = &dev->data->dev_conf;
6541         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
6542         int i, err, conf_vsis, j, loop;
6543         struct i40e_vsi *vsi;
6544         struct i40e_vmdq_info *vmdq_info;
6545         struct rte_eth_vmdq_rx_conf *vmdq_conf;
6546         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
6547
6548         /*
6549          * Disable interrupt to avoid message from VF. Furthermore, it will
6550          * avoid race condition in VSI creation/destroy.
6551          */
6552         i40e_pf_disable_irq0(hw);
6553
6554         if ((pf->flags & I40E_FLAG_VMDQ) == 0) {
6555                 PMD_INIT_LOG(ERR, "FW doesn't support VMDQ");
6556                 return -ENOTSUP;
6557         }
6558
6559         conf_vsis = conf->rx_adv_conf.vmdq_rx_conf.nb_queue_pools;
6560         if (conf_vsis > pf->max_nb_vmdq_vsi) {
6561                 PMD_INIT_LOG(ERR, "VMDQ config: %u, max support:%u",
6562                         conf->rx_adv_conf.vmdq_rx_conf.nb_queue_pools,
6563                         pf->max_nb_vmdq_vsi);
6564                 return -ENOTSUP;
6565         }
6566
6567         if (pf->vmdq != NULL) {
6568                 PMD_INIT_LOG(INFO, "VMDQ already configured");
6569                 return 0;
6570         }
6571
6572         pf->vmdq = rte_zmalloc("vmdq_info_struct",
6573                                 sizeof(*vmdq_info) * conf_vsis, 0);
6574
6575         if (pf->vmdq == NULL) {
6576                 PMD_INIT_LOG(ERR, "Failed to allocate memory");
6577                 return -ENOMEM;
6578         }
6579
6580         vmdq_conf = &conf->rx_adv_conf.vmdq_rx_conf;
6581
6582         /* Create VMDQ VSI */
6583         for (i = 0; i < conf_vsis; i++) {
6584                 vsi = i40e_vsi_setup(pf, I40E_VSI_VMDQ2, pf->main_vsi,
6585                                 vmdq_conf->enable_loop_back);
6586                 if (vsi == NULL) {
6587                         PMD_INIT_LOG(ERR, "Failed to create VMDQ VSI");
6588                         err = -1;
6589                         goto err_vsi_setup;
6590                 }
6591                 vmdq_info = &pf->vmdq[i];
6592                 vmdq_info->pf = pf;
6593                 vmdq_info->vsi = vsi;
6594         }
6595         pf->nb_cfg_vmdq_vsi = conf_vsis;
6596
6597         /* Configure Vlan */
6598         loop = sizeof(vmdq_conf->pool_map[0].pools) * CHAR_BIT;
6599         for (i = 0; i < vmdq_conf->nb_pool_maps; i++) {
6600                 for (j = 0; j < loop && j < pf->nb_cfg_vmdq_vsi; j++) {
6601                         if (vmdq_conf->pool_map[i].pools & (1UL << j)) {
6602                                 PMD_INIT_LOG(INFO, "Add vlan %u to vmdq pool %u",
6603                                         vmdq_conf->pool_map[i].vlan_id, j);
6604
6605                                 err = i40e_vsi_add_vlan(pf->vmdq[j].vsi,
6606                                                 vmdq_conf->pool_map[i].vlan_id);
6607                                 if (err) {
6608                                         PMD_INIT_LOG(ERR, "Failed to add vlan");
6609                                         err = -1;
6610                                         goto err_vsi_setup;
6611                                 }
6612                         }
6613                 }
6614         }
6615
6616         i40e_pf_enable_irq0(hw);
6617
6618         return 0;
6619
6620 err_vsi_setup:
6621         for (i = 0; i < conf_vsis; i++)
6622                 if (pf->vmdq[i].vsi == NULL)
6623                         break;
6624                 else
6625                         i40e_vsi_release(pf->vmdq[i].vsi);
6626
6627         rte_free(pf->vmdq);
6628         pf->vmdq = NULL;
6629         i40e_pf_enable_irq0(hw);
6630         return err;
6631 }
6632
6633 static void
6634 i40e_stat_update_32(struct i40e_hw *hw,
6635                    uint32_t reg,
6636                    bool offset_loaded,
6637                    uint64_t *offset,
6638                    uint64_t *stat)
6639 {
6640         uint64_t new_data;
6641
6642         new_data = (uint64_t)I40E_READ_REG(hw, reg);
6643         if (!offset_loaded)
6644                 *offset = new_data;
6645
6646         if (new_data >= *offset)
6647                 *stat = (uint64_t)(new_data - *offset);
6648         else
6649                 *stat = (uint64_t)((new_data +
6650                         ((uint64_t)1 << I40E_32_BIT_WIDTH)) - *offset);
6651 }
6652
6653 static void
6654 i40e_stat_update_48(struct i40e_hw *hw,
6655                    uint32_t hireg,
6656                    uint32_t loreg,
6657                    bool offset_loaded,
6658                    uint64_t *offset,
6659                    uint64_t *stat)
6660 {
6661         uint64_t new_data;
6662
6663         new_data = (uint64_t)I40E_READ_REG(hw, loreg);
6664         new_data |= ((uint64_t)(I40E_READ_REG(hw, hireg) &
6665                         I40E_16_BIT_MASK)) << I40E_32_BIT_WIDTH;
6666
6667         if (!offset_loaded)
6668                 *offset = new_data;
6669
6670         if (new_data >= *offset)
6671                 *stat = new_data - *offset;
6672         else
6673                 *stat = (uint64_t)((new_data +
6674                         ((uint64_t)1 << I40E_48_BIT_WIDTH)) - *offset);
6675
6676         *stat &= I40E_48_BIT_MASK;
6677 }
6678
6679 /* Disable IRQ0 */
6680 void
6681 i40e_pf_disable_irq0(struct i40e_hw *hw)
6682 {
6683         /* Disable all interrupt types */
6684         I40E_WRITE_REG(hw, I40E_PFINT_DYN_CTL0,
6685                        I40E_PFINT_DYN_CTL0_ITR_INDX_MASK);
6686         I40E_WRITE_FLUSH(hw);
6687 }
6688
6689 /* Enable IRQ0 */
6690 void
6691 i40e_pf_enable_irq0(struct i40e_hw *hw)
6692 {
6693         I40E_WRITE_REG(hw, I40E_PFINT_DYN_CTL0,
6694                 I40E_PFINT_DYN_CTL0_INTENA_MASK |
6695                 I40E_PFINT_DYN_CTL0_CLEARPBA_MASK |
6696                 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK);
6697         I40E_WRITE_FLUSH(hw);
6698 }
6699
6700 static void
6701 i40e_pf_config_irq0(struct i40e_hw *hw, bool no_queue)
6702 {
6703         /* read pending request and disable first */
6704         i40e_pf_disable_irq0(hw);
6705         I40E_WRITE_REG(hw, I40E_PFINT_ICR0_ENA, I40E_PFINT_ICR0_ENA_MASK);
6706         I40E_WRITE_REG(hw, I40E_PFINT_STAT_CTL0,
6707                 I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_MASK);
6708
6709         if (no_queue)
6710                 /* Link no queues with irq0 */
6711                 I40E_WRITE_REG(hw, I40E_PFINT_LNKLST0,
6712                                I40E_PFINT_LNKLST0_FIRSTQ_INDX_MASK);
6713 }
6714
6715 static void
6716 i40e_dev_handle_vfr_event(struct rte_eth_dev *dev)
6717 {
6718         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6719         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
6720         int i;
6721         uint16_t abs_vf_id;
6722         uint32_t index, offset, val;
6723
6724         if (!pf->vfs)
6725                 return;
6726         /**
6727          * Try to find which VF trigger a reset, use absolute VF id to access
6728          * since the reg is global register.
6729          */
6730         for (i = 0; i < pf->vf_num; i++) {
6731                 abs_vf_id = hw->func_caps.vf_base_id + i;
6732                 index = abs_vf_id / I40E_UINT32_BIT_SIZE;
6733                 offset = abs_vf_id % I40E_UINT32_BIT_SIZE;
6734                 val = I40E_READ_REG(hw, I40E_GLGEN_VFLRSTAT(index));
6735                 /* VFR event occurred */
6736                 if (val & (0x1 << offset)) {
6737                         int ret;
6738
6739                         /* Clear the event first */
6740                         I40E_WRITE_REG(hw, I40E_GLGEN_VFLRSTAT(index),
6741                                                         (0x1 << offset));
6742                         PMD_DRV_LOG(INFO, "VF %u reset occurred", abs_vf_id);
6743                         /**
6744                          * Only notify a VF reset event occurred,
6745                          * don't trigger another SW reset
6746                          */
6747                         ret = i40e_pf_host_vf_reset(&pf->vfs[i], 0);
6748                         if (ret != I40E_SUCCESS)
6749                                 PMD_DRV_LOG(ERR, "Failed to do VF reset");
6750                 }
6751         }
6752 }
6753
6754 static void
6755 i40e_notify_all_vfs_link_status(struct rte_eth_dev *dev)
6756 {
6757         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
6758         int i;
6759
6760         for (i = 0; i < pf->vf_num; i++)
6761                 i40e_notify_vf_link_status(dev, &pf->vfs[i]);
6762 }
6763
6764 static void
6765 i40e_dev_handle_aq_msg(struct rte_eth_dev *dev)
6766 {
6767         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6768         struct i40e_arq_event_info info;
6769         uint16_t pending, opcode;
6770         int ret;
6771
6772         info.buf_len = I40E_AQ_BUF_SZ;
6773         info.msg_buf = rte_zmalloc("msg_buffer", info.buf_len, 0);
6774         if (!info.msg_buf) {
6775                 PMD_DRV_LOG(ERR, "Failed to allocate mem");
6776                 return;
6777         }
6778
6779         pending = 1;
6780         while (pending) {
6781                 ret = i40e_clean_arq_element(hw, &info, &pending);
6782
6783                 if (ret != I40E_SUCCESS) {
6784                         PMD_DRV_LOG(INFO,
6785                                 "Failed to read msg from AdminQ, aq_err: %u",
6786                                 hw->aq.asq_last_status);
6787                         break;
6788                 }
6789                 opcode = rte_le_to_cpu_16(info.desc.opcode);
6790
6791                 switch (opcode) {
6792                 case i40e_aqc_opc_send_msg_to_pf:
6793                         /* Refer to i40e_aq_send_msg_to_pf() for argument layout*/
6794                         i40e_pf_host_handle_vf_msg(dev,
6795                                         rte_le_to_cpu_16(info.desc.retval),
6796                                         rte_le_to_cpu_32(info.desc.cookie_high),
6797                                         rte_le_to_cpu_32(info.desc.cookie_low),
6798                                         info.msg_buf,
6799                                         info.msg_len);
6800                         break;
6801                 case i40e_aqc_opc_get_link_status:
6802                         ret = i40e_dev_link_update(dev, 0);
6803                         if (!ret)
6804                                 _rte_eth_dev_callback_process(dev,
6805                                         RTE_ETH_EVENT_INTR_LSC, NULL);
6806                         break;
6807                 default:
6808                         PMD_DRV_LOG(DEBUG, "Request %u is not supported yet",
6809                                     opcode);
6810                         break;
6811                 }
6812         }
6813         rte_free(info.msg_buf);
6814 }
6815
6816 static void
6817 i40e_handle_mdd_event(struct rte_eth_dev *dev)
6818 {
6819 #define I40E_MDD_CLEAR32 0xFFFFFFFF
6820 #define I40E_MDD_CLEAR16 0xFFFF
6821         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6822         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
6823         bool mdd_detected = false;
6824         struct i40e_pf_vf *vf;
6825         uint32_t reg;
6826         int i;
6827
6828         /* find what triggered the MDD event */
6829         reg = I40E_READ_REG(hw, I40E_GL_MDET_TX);
6830         if (reg & I40E_GL_MDET_TX_VALID_MASK) {
6831                 uint8_t pf_num = (reg & I40E_GL_MDET_TX_PF_NUM_MASK) >>
6832                                 I40E_GL_MDET_TX_PF_NUM_SHIFT;
6833                 uint16_t vf_num = (reg & I40E_GL_MDET_TX_VF_NUM_MASK) >>
6834                                 I40E_GL_MDET_TX_VF_NUM_SHIFT;
6835                 uint8_t event = (reg & I40E_GL_MDET_TX_EVENT_MASK) >>
6836                                 I40E_GL_MDET_TX_EVENT_SHIFT;
6837                 uint16_t queue = ((reg & I40E_GL_MDET_TX_QUEUE_MASK) >>
6838                                 I40E_GL_MDET_TX_QUEUE_SHIFT) -
6839                                         hw->func_caps.base_queue;
6840                 PMD_DRV_LOG(WARNING, "Malicious Driver Detection event 0x%02x on TX "
6841                         "queue %d PF number 0x%02x VF number 0x%02x device %s\n",
6842                                 event, queue, pf_num, vf_num, dev->data->name);
6843                 I40E_WRITE_REG(hw, I40E_GL_MDET_TX, I40E_MDD_CLEAR32);
6844                 mdd_detected = true;
6845         }
6846         reg = I40E_READ_REG(hw, I40E_GL_MDET_RX);
6847         if (reg & I40E_GL_MDET_RX_VALID_MASK) {
6848                 uint8_t func = (reg & I40E_GL_MDET_RX_FUNCTION_MASK) >>
6849                                 I40E_GL_MDET_RX_FUNCTION_SHIFT;
6850                 uint8_t event = (reg & I40E_GL_MDET_RX_EVENT_MASK) >>
6851                                 I40E_GL_MDET_RX_EVENT_SHIFT;
6852                 uint16_t queue = ((reg & I40E_GL_MDET_RX_QUEUE_MASK) >>
6853                                 I40E_GL_MDET_RX_QUEUE_SHIFT) -
6854                                         hw->func_caps.base_queue;
6855
6856                 PMD_DRV_LOG(WARNING, "Malicious Driver Detection event 0x%02x on RX "
6857                                 "queue %d of function 0x%02x device %s\n",
6858                                         event, queue, func, dev->data->name);
6859                 I40E_WRITE_REG(hw, I40E_GL_MDET_RX, I40E_MDD_CLEAR32);
6860                 mdd_detected = true;
6861         }
6862
6863         if (mdd_detected) {
6864                 reg = I40E_READ_REG(hw, I40E_PF_MDET_TX);
6865                 if (reg & I40E_PF_MDET_TX_VALID_MASK) {
6866                         I40E_WRITE_REG(hw, I40E_PF_MDET_TX, I40E_MDD_CLEAR16);
6867                         PMD_DRV_LOG(WARNING, "TX driver issue detected on PF\n");
6868                 }
6869                 reg = I40E_READ_REG(hw, I40E_PF_MDET_RX);
6870                 if (reg & I40E_PF_MDET_RX_VALID_MASK) {
6871                         I40E_WRITE_REG(hw, I40E_PF_MDET_RX,
6872                                         I40E_MDD_CLEAR16);
6873                         PMD_DRV_LOG(WARNING, "RX driver issue detected on PF\n");
6874                 }
6875         }
6876
6877         /* see if one of the VFs needs its hand slapped */
6878         for (i = 0; i < pf->vf_num && mdd_detected; i++) {
6879                 vf = &pf->vfs[i];
6880                 reg = I40E_READ_REG(hw, I40E_VP_MDET_TX(i));
6881                 if (reg & I40E_VP_MDET_TX_VALID_MASK) {
6882                         I40E_WRITE_REG(hw, I40E_VP_MDET_TX(i),
6883                                         I40E_MDD_CLEAR16);
6884                         vf->num_mdd_events++;
6885                         PMD_DRV_LOG(WARNING, "TX driver issue detected on VF %d %-"
6886                                         PRIu64 "times\n",
6887                                         i, vf->num_mdd_events);
6888                 }
6889
6890                 reg = I40E_READ_REG(hw, I40E_VP_MDET_RX(i));
6891                 if (reg & I40E_VP_MDET_RX_VALID_MASK) {
6892                         I40E_WRITE_REG(hw, I40E_VP_MDET_RX(i),
6893                                         I40E_MDD_CLEAR16);
6894                         vf->num_mdd_events++;
6895                         PMD_DRV_LOG(WARNING, "RX driver issue detected on VF %d %-"
6896                                         PRIu64 "times\n",
6897                                         i, vf->num_mdd_events);
6898                 }
6899         }
6900 }
6901
6902 /**
6903  * Interrupt handler triggered by NIC  for handling
6904  * specific interrupt.
6905  *
6906  * @param handle
6907  *  Pointer to interrupt handle.
6908  * @param param
6909  *  The address of parameter (struct rte_eth_dev *) regsitered before.
6910  *
6911  * @return
6912  *  void
6913  */
6914 static void
6915 i40e_dev_interrupt_handler(void *param)
6916 {
6917         struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
6918         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6919         uint32_t icr0;
6920
6921         /* Disable interrupt */
6922         i40e_pf_disable_irq0(hw);
6923
6924         /* read out interrupt causes */
6925         icr0 = I40E_READ_REG(hw, I40E_PFINT_ICR0);
6926
6927         /* No interrupt event indicated */
6928         if (!(icr0 & I40E_PFINT_ICR0_INTEVENT_MASK)) {
6929                 PMD_DRV_LOG(INFO, "No interrupt event");
6930                 goto done;
6931         }
6932         if (icr0 & I40E_PFINT_ICR0_ECC_ERR_MASK)
6933                 PMD_DRV_LOG(ERR, "ICR0: unrecoverable ECC error");
6934         if (icr0 & I40E_PFINT_ICR0_MAL_DETECT_MASK) {
6935                 PMD_DRV_LOG(ERR, "ICR0: malicious programming detected");
6936                 i40e_handle_mdd_event(dev);
6937         }
6938         if (icr0 & I40E_PFINT_ICR0_GRST_MASK)
6939                 PMD_DRV_LOG(INFO, "ICR0: global reset requested");
6940         if (icr0 & I40E_PFINT_ICR0_PCI_EXCEPTION_MASK)
6941                 PMD_DRV_LOG(INFO, "ICR0: PCI exception activated");
6942         if (icr0 & I40E_PFINT_ICR0_STORM_DETECT_MASK)
6943                 PMD_DRV_LOG(INFO, "ICR0: a change in the storm control state");
6944         if (icr0 & I40E_PFINT_ICR0_HMC_ERR_MASK)
6945                 PMD_DRV_LOG(ERR, "ICR0: HMC error");
6946         if (icr0 & I40E_PFINT_ICR0_PE_CRITERR_MASK)
6947                 PMD_DRV_LOG(ERR, "ICR0: protocol engine critical error");
6948
6949         if (icr0 & I40E_PFINT_ICR0_VFLR_MASK) {
6950                 PMD_DRV_LOG(INFO, "ICR0: VF reset detected");
6951                 i40e_dev_handle_vfr_event(dev);
6952         }
6953         if (icr0 & I40E_PFINT_ICR0_ADMINQ_MASK) {
6954                 PMD_DRV_LOG(INFO, "ICR0: adminq event");
6955                 i40e_dev_handle_aq_msg(dev);
6956         }
6957
6958 done:
6959         /* Enable interrupt */
6960         i40e_pf_enable_irq0(hw);
6961 }
6962
6963 static void
6964 i40e_dev_alarm_handler(void *param)
6965 {
6966         struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
6967         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6968         uint32_t icr0;
6969
6970         /* Disable interrupt */
6971         i40e_pf_disable_irq0(hw);
6972
6973         /* read out interrupt causes */
6974         icr0 = I40E_READ_REG(hw, I40E_PFINT_ICR0);
6975
6976         /* No interrupt event indicated */
6977         if (!(icr0 & I40E_PFINT_ICR0_INTEVENT_MASK))
6978                 goto done;
6979         if (icr0 & I40E_PFINT_ICR0_ECC_ERR_MASK)
6980                 PMD_DRV_LOG(ERR, "ICR0: unrecoverable ECC error");
6981         if (icr0 & I40E_PFINT_ICR0_MAL_DETECT_MASK) {
6982                 PMD_DRV_LOG(ERR, "ICR0: malicious programming detected");
6983                 i40e_handle_mdd_event(dev);
6984         }
6985         if (icr0 & I40E_PFINT_ICR0_GRST_MASK)
6986                 PMD_DRV_LOG(INFO, "ICR0: global reset requested");
6987         if (icr0 & I40E_PFINT_ICR0_PCI_EXCEPTION_MASK)
6988                 PMD_DRV_LOG(INFO, "ICR0: PCI exception activated");
6989         if (icr0 & I40E_PFINT_ICR0_STORM_DETECT_MASK)
6990                 PMD_DRV_LOG(INFO, "ICR0: a change in the storm control state");
6991         if (icr0 & I40E_PFINT_ICR0_HMC_ERR_MASK)
6992                 PMD_DRV_LOG(ERR, "ICR0: HMC error");
6993         if (icr0 & I40E_PFINT_ICR0_PE_CRITERR_MASK)
6994                 PMD_DRV_LOG(ERR, "ICR0: protocol engine critical error");
6995
6996         if (icr0 & I40E_PFINT_ICR0_VFLR_MASK) {
6997                 PMD_DRV_LOG(INFO, "ICR0: VF reset detected");
6998                 i40e_dev_handle_vfr_event(dev);
6999         }
7000         if (icr0 & I40E_PFINT_ICR0_ADMINQ_MASK) {
7001                 PMD_DRV_LOG(INFO, "ICR0: adminq event");
7002                 i40e_dev_handle_aq_msg(dev);
7003         }
7004
7005 done:
7006         /* Enable interrupt */
7007         i40e_pf_enable_irq0(hw);
7008         rte_eal_alarm_set(I40E_ALARM_INTERVAL,
7009                           i40e_dev_alarm_handler, dev);
7010 }
7011
7012 int
7013 i40e_add_macvlan_filters(struct i40e_vsi *vsi,
7014                          struct i40e_macvlan_filter *filter,
7015                          int total)
7016 {
7017         int ele_num, ele_buff_size;
7018         int num, actual_num, i;
7019         uint16_t flags;
7020         int ret = I40E_SUCCESS;
7021         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
7022         struct i40e_aqc_add_macvlan_element_data *req_list;
7023
7024         if (filter == NULL  || total == 0)
7025                 return I40E_ERR_PARAM;
7026         ele_num = hw->aq.asq_buf_size / sizeof(*req_list);
7027         ele_buff_size = hw->aq.asq_buf_size;
7028
7029         req_list = rte_zmalloc("macvlan_add", ele_buff_size, 0);
7030         if (req_list == NULL) {
7031                 PMD_DRV_LOG(ERR, "Fail to allocate memory");
7032                 return I40E_ERR_NO_MEMORY;
7033         }
7034
7035         num = 0;
7036         do {
7037                 actual_num = (num + ele_num > total) ? (total - num) : ele_num;
7038                 memset(req_list, 0, ele_buff_size);
7039
7040                 for (i = 0; i < actual_num; i++) {
7041                         rte_memcpy(req_list[i].mac_addr,
7042                                 &filter[num + i].macaddr, ETH_ADDR_LEN);
7043                         req_list[i].vlan_tag =
7044                                 rte_cpu_to_le_16(filter[num + i].vlan_id);
7045
7046                         switch (filter[num + i].filter_type) {
7047                         case RTE_MAC_PERFECT_MATCH:
7048                                 flags = I40E_AQC_MACVLAN_ADD_PERFECT_MATCH |
7049                                         I40E_AQC_MACVLAN_ADD_IGNORE_VLAN;
7050                                 break;
7051                         case RTE_MACVLAN_PERFECT_MATCH:
7052                                 flags = I40E_AQC_MACVLAN_ADD_PERFECT_MATCH;
7053                                 break;
7054                         case RTE_MAC_HASH_MATCH:
7055                                 flags = I40E_AQC_MACVLAN_ADD_HASH_MATCH |
7056                                         I40E_AQC_MACVLAN_ADD_IGNORE_VLAN;
7057                                 break;
7058                         case RTE_MACVLAN_HASH_MATCH:
7059                                 flags = I40E_AQC_MACVLAN_ADD_HASH_MATCH;
7060                                 break;
7061                         default:
7062                                 PMD_DRV_LOG(ERR, "Invalid MAC match type");
7063                                 ret = I40E_ERR_PARAM;
7064                                 goto DONE;
7065                         }
7066
7067                         req_list[i].queue_number = 0;
7068
7069                         req_list[i].flags = rte_cpu_to_le_16(flags);
7070                 }
7071
7072                 ret = i40e_aq_add_macvlan(hw, vsi->seid, req_list,
7073                                                 actual_num, NULL);
7074                 if (ret != I40E_SUCCESS) {
7075                         PMD_DRV_LOG(ERR, "Failed to add macvlan filter");
7076                         goto DONE;
7077                 }
7078                 num += actual_num;
7079         } while (num < total);
7080
7081 DONE:
7082         rte_free(req_list);
7083         return ret;
7084 }
7085
7086 int
7087 i40e_remove_macvlan_filters(struct i40e_vsi *vsi,
7088                             struct i40e_macvlan_filter *filter,
7089                             int total)
7090 {
7091         int ele_num, ele_buff_size;
7092         int num, actual_num, i;
7093         uint16_t flags;
7094         int ret = I40E_SUCCESS;
7095         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
7096         struct i40e_aqc_remove_macvlan_element_data *req_list;
7097
7098         if (filter == NULL  || total == 0)
7099                 return I40E_ERR_PARAM;
7100
7101         ele_num = hw->aq.asq_buf_size / sizeof(*req_list);
7102         ele_buff_size = hw->aq.asq_buf_size;
7103
7104         req_list = rte_zmalloc("macvlan_remove", ele_buff_size, 0);
7105         if (req_list == NULL) {
7106                 PMD_DRV_LOG(ERR, "Fail to allocate memory");
7107                 return I40E_ERR_NO_MEMORY;
7108         }
7109
7110         num = 0;
7111         do {
7112                 actual_num = (num + ele_num > total) ? (total - num) : ele_num;
7113                 memset(req_list, 0, ele_buff_size);
7114
7115                 for (i = 0; i < actual_num; i++) {
7116                         rte_memcpy(req_list[i].mac_addr,
7117                                 &filter[num + i].macaddr, ETH_ADDR_LEN);
7118                         req_list[i].vlan_tag =
7119                                 rte_cpu_to_le_16(filter[num + i].vlan_id);
7120
7121                         switch (filter[num + i].filter_type) {
7122                         case RTE_MAC_PERFECT_MATCH:
7123                                 flags = I40E_AQC_MACVLAN_DEL_PERFECT_MATCH |
7124                                         I40E_AQC_MACVLAN_DEL_IGNORE_VLAN;
7125                                 break;
7126                         case RTE_MACVLAN_PERFECT_MATCH:
7127                                 flags = I40E_AQC_MACVLAN_DEL_PERFECT_MATCH;
7128                                 break;
7129                         case RTE_MAC_HASH_MATCH:
7130                                 flags = I40E_AQC_MACVLAN_DEL_HASH_MATCH |
7131                                         I40E_AQC_MACVLAN_DEL_IGNORE_VLAN;
7132                                 break;
7133                         case RTE_MACVLAN_HASH_MATCH:
7134                                 flags = I40E_AQC_MACVLAN_DEL_HASH_MATCH;
7135                                 break;
7136                         default:
7137                                 PMD_DRV_LOG(ERR, "Invalid MAC filter type");
7138                                 ret = I40E_ERR_PARAM;
7139                                 goto DONE;
7140                         }
7141                         req_list[i].flags = rte_cpu_to_le_16(flags);
7142                 }
7143
7144                 ret = i40e_aq_remove_macvlan(hw, vsi->seid, req_list,
7145                                                 actual_num, NULL);
7146                 if (ret != I40E_SUCCESS) {
7147                         PMD_DRV_LOG(ERR, "Failed to remove macvlan filter");
7148                         goto DONE;
7149                 }
7150                 num += actual_num;
7151         } while (num < total);
7152
7153 DONE:
7154         rte_free(req_list);
7155         return ret;
7156 }
7157
7158 /* Find out specific MAC filter */
7159 static struct i40e_mac_filter *
7160 i40e_find_mac_filter(struct i40e_vsi *vsi,
7161                          struct rte_ether_addr *macaddr)
7162 {
7163         struct i40e_mac_filter *f;
7164
7165         TAILQ_FOREACH(f, &vsi->mac_list, next) {
7166                 if (rte_is_same_ether_addr(macaddr, &f->mac_info.mac_addr))
7167                         return f;
7168         }
7169
7170         return NULL;
7171 }
7172
7173 static bool
7174 i40e_find_vlan_filter(struct i40e_vsi *vsi,
7175                          uint16_t vlan_id)
7176 {
7177         uint32_t vid_idx, vid_bit;
7178
7179         if (vlan_id > ETH_VLAN_ID_MAX)
7180                 return 0;
7181
7182         vid_idx = I40E_VFTA_IDX(vlan_id);
7183         vid_bit = I40E_VFTA_BIT(vlan_id);
7184
7185         if (vsi->vfta[vid_idx] & vid_bit)
7186                 return 1;
7187         else
7188                 return 0;
7189 }
7190
7191 static void
7192 i40e_store_vlan_filter(struct i40e_vsi *vsi,
7193                        uint16_t vlan_id, bool on)
7194 {
7195         uint32_t vid_idx, vid_bit;
7196
7197         vid_idx = I40E_VFTA_IDX(vlan_id);
7198         vid_bit = I40E_VFTA_BIT(vlan_id);
7199
7200         if (on)
7201                 vsi->vfta[vid_idx] |= vid_bit;
7202         else
7203                 vsi->vfta[vid_idx] &= ~vid_bit;
7204 }
7205
7206 void
7207 i40e_set_vlan_filter(struct i40e_vsi *vsi,
7208                      uint16_t vlan_id, bool on)
7209 {
7210         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
7211         struct i40e_aqc_add_remove_vlan_element_data vlan_data = {0};
7212         int ret;
7213
7214         if (vlan_id > ETH_VLAN_ID_MAX)
7215                 return;
7216
7217         i40e_store_vlan_filter(vsi, vlan_id, on);
7218
7219         if ((!vsi->vlan_anti_spoof_on && !vsi->vlan_filter_on) || !vlan_id)
7220                 return;
7221
7222         vlan_data.vlan_tag = rte_cpu_to_le_16(vlan_id);
7223
7224         if (on) {
7225                 ret = i40e_aq_add_vlan(hw, vsi->seid,
7226                                        &vlan_data, 1, NULL);
7227                 if (ret != I40E_SUCCESS)
7228                         PMD_DRV_LOG(ERR, "Failed to add vlan filter");
7229         } else {
7230                 ret = i40e_aq_remove_vlan(hw, vsi->seid,
7231                                           &vlan_data, 1, NULL);
7232                 if (ret != I40E_SUCCESS)
7233                         PMD_DRV_LOG(ERR,
7234                                     "Failed to remove vlan filter");
7235         }
7236 }
7237
7238 /**
7239  * Find all vlan options for specific mac addr,
7240  * return with actual vlan found.
7241  */
7242 int
7243 i40e_find_all_vlan_for_mac(struct i40e_vsi *vsi,
7244                            struct i40e_macvlan_filter *mv_f,
7245                            int num, struct rte_ether_addr *addr)
7246 {
7247         int i;
7248         uint32_t j, k;
7249
7250         /**
7251          * Not to use i40e_find_vlan_filter to decrease the loop time,
7252          * although the code looks complex.
7253           */
7254         if (num < vsi->vlan_num)
7255                 return I40E_ERR_PARAM;
7256
7257         i = 0;
7258         for (j = 0; j < I40E_VFTA_SIZE; j++) {
7259                 if (vsi->vfta[j]) {
7260                         for (k = 0; k < I40E_UINT32_BIT_SIZE; k++) {
7261                                 if (vsi->vfta[j] & (1 << k)) {
7262                                         if (i > num - 1) {
7263                                                 PMD_DRV_LOG(ERR,
7264                                                         "vlan number doesn't match");
7265                                                 return I40E_ERR_PARAM;
7266                                         }
7267                                         rte_memcpy(&mv_f[i].macaddr,
7268                                                         addr, ETH_ADDR_LEN);
7269                                         mv_f[i].vlan_id =
7270                                                 j * I40E_UINT32_BIT_SIZE + k;
7271                                         i++;
7272                                 }
7273                         }
7274                 }
7275         }
7276         return I40E_SUCCESS;
7277 }
7278
7279 static inline int
7280 i40e_find_all_mac_for_vlan(struct i40e_vsi *vsi,
7281                            struct i40e_macvlan_filter *mv_f,
7282                            int num,
7283                            uint16_t vlan)
7284 {
7285         int i = 0;
7286         struct i40e_mac_filter *f;
7287
7288         if (num < vsi->mac_num)
7289                 return I40E_ERR_PARAM;
7290
7291         TAILQ_FOREACH(f, &vsi->mac_list, next) {
7292                 if (i > num - 1) {
7293                         PMD_DRV_LOG(ERR, "buffer number not match");
7294                         return I40E_ERR_PARAM;
7295                 }
7296                 rte_memcpy(&mv_f[i].macaddr, &f->mac_info.mac_addr,
7297                                 ETH_ADDR_LEN);
7298                 mv_f[i].vlan_id = vlan;
7299                 mv_f[i].filter_type = f->mac_info.filter_type;
7300                 i++;
7301         }
7302
7303         return I40E_SUCCESS;
7304 }
7305
7306 static int
7307 i40e_vsi_remove_all_macvlan_filter(struct i40e_vsi *vsi)
7308 {
7309         int i, j, num;
7310         struct i40e_mac_filter *f;
7311         struct i40e_macvlan_filter *mv_f;
7312         int ret = I40E_SUCCESS;
7313
7314         if (vsi == NULL || vsi->mac_num == 0)
7315                 return I40E_ERR_PARAM;
7316
7317         /* Case that no vlan is set */
7318         if (vsi->vlan_num == 0)
7319                 num = vsi->mac_num;
7320         else
7321                 num = vsi->mac_num * vsi->vlan_num;
7322
7323         mv_f = rte_zmalloc("macvlan_data", num * sizeof(*mv_f), 0);
7324         if (mv_f == NULL) {
7325                 PMD_DRV_LOG(ERR, "failed to allocate memory");
7326                 return I40E_ERR_NO_MEMORY;
7327         }
7328
7329         i = 0;
7330         if (vsi->vlan_num == 0) {
7331                 TAILQ_FOREACH(f, &vsi->mac_list, next) {
7332                         rte_memcpy(&mv_f[i].macaddr,
7333                                 &f->mac_info.mac_addr, ETH_ADDR_LEN);
7334                         mv_f[i].filter_type = f->mac_info.filter_type;
7335                         mv_f[i].vlan_id = 0;
7336                         i++;
7337                 }
7338         } else {
7339                 TAILQ_FOREACH(f, &vsi->mac_list, next) {
7340                         ret = i40e_find_all_vlan_for_mac(vsi,&mv_f[i],
7341                                         vsi->vlan_num, &f->mac_info.mac_addr);
7342                         if (ret != I40E_SUCCESS)
7343                                 goto DONE;
7344                         for (j = i; j < i + vsi->vlan_num; j++)
7345                                 mv_f[j].filter_type = f->mac_info.filter_type;
7346                         i += vsi->vlan_num;
7347                 }
7348         }
7349
7350         ret = i40e_remove_macvlan_filters(vsi, mv_f, num);
7351 DONE:
7352         rte_free(mv_f);
7353
7354         return ret;
7355 }
7356
7357 int
7358 i40e_vsi_add_vlan(struct i40e_vsi *vsi, uint16_t vlan)
7359 {
7360         struct i40e_macvlan_filter *mv_f;
7361         int mac_num;
7362         int ret = I40E_SUCCESS;
7363
7364         if (!vsi || vlan > RTE_ETHER_MAX_VLAN_ID)
7365                 return I40E_ERR_PARAM;
7366
7367         /* If it's already set, just return */
7368         if (i40e_find_vlan_filter(vsi,vlan))
7369                 return I40E_SUCCESS;
7370
7371         mac_num = vsi->mac_num;
7372
7373         if (mac_num == 0) {
7374                 PMD_DRV_LOG(ERR, "Error! VSI doesn't have a mac addr");
7375                 return I40E_ERR_PARAM;
7376         }
7377
7378         mv_f = rte_zmalloc("macvlan_data", mac_num * sizeof(*mv_f), 0);
7379
7380         if (mv_f == NULL) {
7381                 PMD_DRV_LOG(ERR, "failed to allocate memory");
7382                 return I40E_ERR_NO_MEMORY;
7383         }
7384
7385         ret = i40e_find_all_mac_for_vlan(vsi, mv_f, mac_num, vlan);
7386
7387         if (ret != I40E_SUCCESS)
7388                 goto DONE;
7389
7390         ret = i40e_add_macvlan_filters(vsi, mv_f, mac_num);
7391
7392         if (ret != I40E_SUCCESS)
7393                 goto DONE;
7394
7395         i40e_set_vlan_filter(vsi, vlan, 1);
7396
7397         vsi->vlan_num++;
7398         ret = I40E_SUCCESS;
7399 DONE:
7400         rte_free(mv_f);
7401         return ret;
7402 }
7403
7404 int
7405 i40e_vsi_delete_vlan(struct i40e_vsi *vsi, uint16_t vlan)
7406 {
7407         struct i40e_macvlan_filter *mv_f;
7408         int mac_num;
7409         int ret = I40E_SUCCESS;
7410
7411         /**
7412          * Vlan 0 is the generic filter for untagged packets
7413          * and can't be removed.
7414          */
7415         if (!vsi || vlan == 0 || vlan > RTE_ETHER_MAX_VLAN_ID)
7416                 return I40E_ERR_PARAM;
7417
7418         /* If can't find it, just return */
7419         if (!i40e_find_vlan_filter(vsi, vlan))
7420                 return I40E_ERR_PARAM;
7421
7422         mac_num = vsi->mac_num;
7423
7424         if (mac_num == 0) {
7425                 PMD_DRV_LOG(ERR, "Error! VSI doesn't have a mac addr");
7426                 return I40E_ERR_PARAM;
7427         }
7428
7429         mv_f = rte_zmalloc("macvlan_data", mac_num * sizeof(*mv_f), 0);
7430
7431         if (mv_f == NULL) {
7432                 PMD_DRV_LOG(ERR, "failed to allocate memory");
7433                 return I40E_ERR_NO_MEMORY;
7434         }
7435
7436         ret = i40e_find_all_mac_for_vlan(vsi, mv_f, mac_num, vlan);
7437
7438         if (ret != I40E_SUCCESS)
7439                 goto DONE;
7440
7441         ret = i40e_remove_macvlan_filters(vsi, mv_f, mac_num);
7442
7443         if (ret != I40E_SUCCESS)
7444                 goto DONE;
7445
7446         /* This is last vlan to remove, replace all mac filter with vlan 0 */
7447         if (vsi->vlan_num == 1) {
7448                 ret = i40e_find_all_mac_for_vlan(vsi, mv_f, mac_num, 0);
7449                 if (ret != I40E_SUCCESS)
7450                         goto DONE;
7451
7452                 ret = i40e_add_macvlan_filters(vsi, mv_f, mac_num);
7453                 if (ret != I40E_SUCCESS)
7454                         goto DONE;
7455         }
7456
7457         i40e_set_vlan_filter(vsi, vlan, 0);
7458
7459         vsi->vlan_num--;
7460         ret = I40E_SUCCESS;
7461 DONE:
7462         rte_free(mv_f);
7463         return ret;
7464 }
7465
7466 int
7467 i40e_vsi_add_mac(struct i40e_vsi *vsi, struct i40e_mac_filter_info *mac_filter)
7468 {
7469         struct i40e_mac_filter *f;
7470         struct i40e_macvlan_filter *mv_f;
7471         int i, vlan_num = 0;
7472         int ret = I40E_SUCCESS;
7473
7474         /* If it's add and we've config it, return */
7475         f = i40e_find_mac_filter(vsi, &mac_filter->mac_addr);
7476         if (f != NULL)
7477                 return I40E_SUCCESS;
7478         if ((mac_filter->filter_type == RTE_MACVLAN_PERFECT_MATCH) ||
7479                 (mac_filter->filter_type == RTE_MACVLAN_HASH_MATCH)) {
7480
7481                 /**
7482                  * If vlan_num is 0, that's the first time to add mac,
7483                  * set mask for vlan_id 0.
7484                  */
7485                 if (vsi->vlan_num == 0) {
7486                         i40e_set_vlan_filter(vsi, 0, 1);
7487                         vsi->vlan_num = 1;
7488                 }
7489                 vlan_num = vsi->vlan_num;
7490         } else if ((mac_filter->filter_type == RTE_MAC_PERFECT_MATCH) ||
7491                         (mac_filter->filter_type == RTE_MAC_HASH_MATCH))
7492                 vlan_num = 1;
7493
7494         mv_f = rte_zmalloc("macvlan_data", vlan_num * sizeof(*mv_f), 0);
7495         if (mv_f == NULL) {
7496                 PMD_DRV_LOG(ERR, "failed to allocate memory");
7497                 return I40E_ERR_NO_MEMORY;
7498         }
7499
7500         for (i = 0; i < vlan_num; i++) {
7501                 mv_f[i].filter_type = mac_filter->filter_type;
7502                 rte_memcpy(&mv_f[i].macaddr, &mac_filter->mac_addr,
7503                                 ETH_ADDR_LEN);
7504         }
7505
7506         if (mac_filter->filter_type == RTE_MACVLAN_PERFECT_MATCH ||
7507                 mac_filter->filter_type == RTE_MACVLAN_HASH_MATCH) {
7508                 ret = i40e_find_all_vlan_for_mac(vsi, mv_f, vlan_num,
7509                                         &mac_filter->mac_addr);
7510                 if (ret != I40E_SUCCESS)
7511                         goto DONE;
7512         }
7513
7514         ret = i40e_add_macvlan_filters(vsi, mv_f, vlan_num);
7515         if (ret != I40E_SUCCESS)
7516                 goto DONE;
7517
7518         /* Add the mac addr into mac list */
7519         f = rte_zmalloc("macv_filter", sizeof(*f), 0);
7520         if (f == NULL) {
7521                 PMD_DRV_LOG(ERR, "failed to allocate memory");
7522                 ret = I40E_ERR_NO_MEMORY;
7523                 goto DONE;
7524         }
7525         rte_memcpy(&f->mac_info.mac_addr, &mac_filter->mac_addr,
7526                         ETH_ADDR_LEN);
7527         f->mac_info.filter_type = mac_filter->filter_type;
7528         TAILQ_INSERT_TAIL(&vsi->mac_list, f, next);
7529         vsi->mac_num++;
7530
7531         ret = I40E_SUCCESS;
7532 DONE:
7533         rte_free(mv_f);
7534
7535         return ret;
7536 }
7537
7538 int
7539 i40e_vsi_delete_mac(struct i40e_vsi *vsi, struct rte_ether_addr *addr)
7540 {
7541         struct i40e_mac_filter *f;
7542         struct i40e_macvlan_filter *mv_f;
7543         int i, vlan_num;
7544         enum rte_mac_filter_type filter_type;
7545         int ret = I40E_SUCCESS;
7546
7547         /* Can't find it, return an error */
7548         f = i40e_find_mac_filter(vsi, addr);
7549         if (f == NULL)
7550                 return I40E_ERR_PARAM;
7551
7552         vlan_num = vsi->vlan_num;
7553         filter_type = f->mac_info.filter_type;
7554         if (filter_type == RTE_MACVLAN_PERFECT_MATCH ||
7555                 filter_type == RTE_MACVLAN_HASH_MATCH) {
7556                 if (vlan_num == 0) {
7557                         PMD_DRV_LOG(ERR, "VLAN number shouldn't be 0");
7558                         return I40E_ERR_PARAM;
7559                 }
7560         } else if (filter_type == RTE_MAC_PERFECT_MATCH ||
7561                         filter_type == RTE_MAC_HASH_MATCH)
7562                 vlan_num = 1;
7563
7564         mv_f = rte_zmalloc("macvlan_data", vlan_num * sizeof(*mv_f), 0);
7565         if (mv_f == NULL) {
7566                 PMD_DRV_LOG(ERR, "failed to allocate memory");
7567                 return I40E_ERR_NO_MEMORY;
7568         }
7569
7570         for (i = 0; i < vlan_num; i++) {
7571                 mv_f[i].filter_type = filter_type;
7572                 rte_memcpy(&mv_f[i].macaddr, &f->mac_info.mac_addr,
7573                                 ETH_ADDR_LEN);
7574         }
7575         if (filter_type == RTE_MACVLAN_PERFECT_MATCH ||
7576                         filter_type == RTE_MACVLAN_HASH_MATCH) {
7577                 ret = i40e_find_all_vlan_for_mac(vsi, mv_f, vlan_num, addr);
7578                 if (ret != I40E_SUCCESS)
7579                         goto DONE;
7580         }
7581
7582         ret = i40e_remove_macvlan_filters(vsi, mv_f, vlan_num);
7583         if (ret != I40E_SUCCESS)
7584                 goto DONE;
7585
7586         /* Remove the mac addr into mac list */
7587         TAILQ_REMOVE(&vsi->mac_list, f, next);
7588         rte_free(f);
7589         vsi->mac_num--;
7590
7591         ret = I40E_SUCCESS;
7592 DONE:
7593         rte_free(mv_f);
7594         return ret;
7595 }
7596
7597 /* Configure hash enable flags for RSS */
7598 uint64_t
7599 i40e_config_hena(const struct i40e_adapter *adapter, uint64_t flags)
7600 {
7601         uint64_t hena = 0;
7602         int i;
7603
7604         if (!flags)
7605                 return hena;
7606
7607         for (i = RTE_ETH_FLOW_UNKNOWN + 1; i < I40E_FLOW_TYPE_MAX; i++) {
7608                 if (flags & (1ULL << i))
7609                         hena |= adapter->pctypes_tbl[i];
7610         }
7611
7612         return hena;
7613 }
7614
7615 /* Parse the hash enable flags */
7616 uint64_t
7617 i40e_parse_hena(const struct i40e_adapter *adapter, uint64_t flags)
7618 {
7619         uint64_t rss_hf = 0;
7620
7621         if (!flags)
7622                 return rss_hf;
7623         int i;
7624
7625         for (i = RTE_ETH_FLOW_UNKNOWN + 1; i < I40E_FLOW_TYPE_MAX; i++) {
7626                 if (flags & adapter->pctypes_tbl[i])
7627                         rss_hf |= (1ULL << i);
7628         }
7629         return rss_hf;
7630 }
7631
7632 /* Disable RSS */
7633 static void
7634 i40e_pf_disable_rss(struct i40e_pf *pf)
7635 {
7636         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
7637
7638         i40e_write_rx_ctl(hw, I40E_PFQF_HENA(0), 0);
7639         i40e_write_rx_ctl(hw, I40E_PFQF_HENA(1), 0);
7640         I40E_WRITE_FLUSH(hw);
7641 }
7642
7643 int
7644 i40e_set_rss_key(struct i40e_vsi *vsi, uint8_t *key, uint8_t key_len)
7645 {
7646         struct i40e_pf *pf = I40E_VSI_TO_PF(vsi);
7647         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
7648         uint16_t key_idx = (vsi->type == I40E_VSI_SRIOV) ?
7649                            I40E_VFQF_HKEY_MAX_INDEX :
7650                            I40E_PFQF_HKEY_MAX_INDEX;
7651         int ret = 0;
7652
7653         if (!key || key_len == 0) {
7654                 PMD_DRV_LOG(DEBUG, "No key to be configured");
7655                 return 0;
7656         } else if (key_len != (key_idx + 1) *
7657                 sizeof(uint32_t)) {
7658                 PMD_DRV_LOG(ERR, "Invalid key length %u", key_len);
7659                 return -EINVAL;
7660         }
7661
7662         if (pf->flags & I40E_FLAG_RSS_AQ_CAPABLE) {
7663                 struct i40e_aqc_get_set_rss_key_data *key_dw =
7664                         (struct i40e_aqc_get_set_rss_key_data *)key;
7665
7666                 ret = i40e_aq_set_rss_key(hw, vsi->vsi_id, key_dw);
7667                 if (ret)
7668                         PMD_INIT_LOG(ERR, "Failed to configure RSS key via AQ");
7669         } else {
7670                 uint32_t *hash_key = (uint32_t *)key;
7671                 uint16_t i;
7672
7673                 if (vsi->type == I40E_VSI_SRIOV) {
7674                         for (i = 0; i <= I40E_VFQF_HKEY_MAX_INDEX; i++)
7675                                 I40E_WRITE_REG(
7676                                         hw,
7677                                         I40E_VFQF_HKEY1(i, vsi->user_param),
7678                                         hash_key[i]);
7679
7680                 } else {
7681                         for (i = 0; i <= I40E_PFQF_HKEY_MAX_INDEX; i++)
7682                                 I40E_WRITE_REG(hw, I40E_PFQF_HKEY(i),
7683                                                hash_key[i]);
7684                 }
7685                 I40E_WRITE_FLUSH(hw);
7686         }
7687
7688         return ret;
7689 }
7690
7691 static int
7692 i40e_get_rss_key(struct i40e_vsi *vsi, uint8_t *key, uint8_t *key_len)
7693 {
7694         struct i40e_pf *pf = I40E_VSI_TO_PF(vsi);
7695         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
7696         uint32_t reg;
7697         int ret;
7698
7699         if (!key || !key_len)
7700                 return 0;
7701
7702         if (pf->flags & I40E_FLAG_RSS_AQ_CAPABLE) {
7703                 ret = i40e_aq_get_rss_key(hw, vsi->vsi_id,
7704                         (struct i40e_aqc_get_set_rss_key_data *)key);
7705                 if (ret) {
7706                         PMD_INIT_LOG(ERR, "Failed to get RSS key via AQ");
7707                         return ret;
7708                 }
7709         } else {
7710                 uint32_t *key_dw = (uint32_t *)key;
7711                 uint16_t i;
7712
7713                 if (vsi->type == I40E_VSI_SRIOV) {
7714                         for (i = 0; i <= I40E_VFQF_HKEY_MAX_INDEX; i++) {
7715                                 reg = I40E_VFQF_HKEY1(i, vsi->user_param);
7716                                 key_dw[i] = i40e_read_rx_ctl(hw, reg);
7717                         }
7718                         *key_len = (I40E_VFQF_HKEY_MAX_INDEX + 1) *
7719                                    sizeof(uint32_t);
7720                 } else {
7721                         for (i = 0; i <= I40E_PFQF_HKEY_MAX_INDEX; i++) {
7722                                 reg = I40E_PFQF_HKEY(i);
7723                                 key_dw[i] = i40e_read_rx_ctl(hw, reg);
7724                         }
7725                         *key_len = (I40E_PFQF_HKEY_MAX_INDEX + 1) *
7726                                    sizeof(uint32_t);
7727                 }
7728         }
7729         return 0;
7730 }
7731
7732 static int
7733 i40e_hw_rss_hash_set(struct i40e_pf *pf, struct rte_eth_rss_conf *rss_conf)
7734 {
7735         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
7736         uint64_t hena;
7737         int ret;
7738
7739         ret = i40e_set_rss_key(pf->main_vsi, rss_conf->rss_key,
7740                                rss_conf->rss_key_len);
7741         if (ret)
7742                 return ret;
7743
7744         hena = i40e_config_hena(pf->adapter, rss_conf->rss_hf);
7745         i40e_write_rx_ctl(hw, I40E_PFQF_HENA(0), (uint32_t)hena);
7746         i40e_write_rx_ctl(hw, I40E_PFQF_HENA(1), (uint32_t)(hena >> 32));
7747         I40E_WRITE_FLUSH(hw);
7748
7749         return 0;
7750 }
7751
7752 static int
7753 i40e_dev_rss_hash_update(struct rte_eth_dev *dev,
7754                          struct rte_eth_rss_conf *rss_conf)
7755 {
7756         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
7757         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7758         uint64_t rss_hf = rss_conf->rss_hf & pf->adapter->flow_types_mask;
7759         uint64_t hena;
7760
7761         hena = (uint64_t)i40e_read_rx_ctl(hw, I40E_PFQF_HENA(0));
7762         hena |= ((uint64_t)i40e_read_rx_ctl(hw, I40E_PFQF_HENA(1))) << 32;
7763
7764         if (!(hena & pf->adapter->pctypes_mask)) { /* RSS disabled */
7765                 if (rss_hf != 0) /* Enable RSS */
7766                         return -EINVAL;
7767                 return 0; /* Nothing to do */
7768         }
7769         /* RSS enabled */
7770         if (rss_hf == 0) /* Disable RSS */
7771                 return -EINVAL;
7772
7773         return i40e_hw_rss_hash_set(pf, rss_conf);
7774 }
7775
7776 static int
7777 i40e_dev_rss_hash_conf_get(struct rte_eth_dev *dev,
7778                            struct rte_eth_rss_conf *rss_conf)
7779 {
7780         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
7781         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7782         uint64_t hena;
7783         int ret;
7784
7785         if (!rss_conf)
7786                 return -EINVAL;
7787
7788         ret = i40e_get_rss_key(pf->main_vsi, rss_conf->rss_key,
7789                          &rss_conf->rss_key_len);
7790         if (ret)
7791                 return ret;
7792
7793         hena = (uint64_t)i40e_read_rx_ctl(hw, I40E_PFQF_HENA(0));
7794         hena |= ((uint64_t)i40e_read_rx_ctl(hw, I40E_PFQF_HENA(1))) << 32;
7795         rss_conf->rss_hf = i40e_parse_hena(pf->adapter, hena);
7796
7797         return 0;
7798 }
7799
7800 static int
7801 i40e_dev_get_filter_type(uint16_t filter_type, uint16_t *flag)
7802 {
7803         switch (filter_type) {
7804         case RTE_TUNNEL_FILTER_IMAC_IVLAN:
7805                 *flag = I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN;
7806                 break;
7807         case RTE_TUNNEL_FILTER_IMAC_IVLAN_TENID:
7808                 *flag = I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID;
7809                 break;
7810         case RTE_TUNNEL_FILTER_IMAC_TENID:
7811                 *flag = I40E_AQC_ADD_CLOUD_FILTER_IMAC_TEN_ID;
7812                 break;
7813         case RTE_TUNNEL_FILTER_OMAC_TENID_IMAC:
7814                 *flag = I40E_AQC_ADD_CLOUD_FILTER_OMAC_TEN_ID_IMAC;
7815                 break;
7816         case ETH_TUNNEL_FILTER_IMAC:
7817                 *flag = I40E_AQC_ADD_CLOUD_FILTER_IMAC;
7818                 break;
7819         case ETH_TUNNEL_FILTER_OIP:
7820                 *flag = I40E_AQC_ADD_CLOUD_FILTER_OIP;
7821                 break;
7822         case ETH_TUNNEL_FILTER_IIP:
7823                 *flag = I40E_AQC_ADD_CLOUD_FILTER_IIP;
7824                 break;
7825         default:
7826                 PMD_DRV_LOG(ERR, "invalid tunnel filter type");
7827                 return -EINVAL;
7828         }
7829
7830         return 0;
7831 }
7832
7833 /* Convert tunnel filter structure */
7834 static int
7835 i40e_tunnel_filter_convert(
7836         struct i40e_aqc_cloud_filters_element_bb *cld_filter,
7837         struct i40e_tunnel_filter *tunnel_filter)
7838 {
7839         rte_ether_addr_copy((struct rte_ether_addr *)
7840                         &cld_filter->element.outer_mac,
7841                 (struct rte_ether_addr *)&tunnel_filter->input.outer_mac);
7842         rte_ether_addr_copy((struct rte_ether_addr *)
7843                         &cld_filter->element.inner_mac,
7844                 (struct rte_ether_addr *)&tunnel_filter->input.inner_mac);
7845         tunnel_filter->input.inner_vlan = cld_filter->element.inner_vlan;
7846         if ((rte_le_to_cpu_16(cld_filter->element.flags) &
7847              I40E_AQC_ADD_CLOUD_FLAGS_IPV6) ==
7848             I40E_AQC_ADD_CLOUD_FLAGS_IPV6)
7849                 tunnel_filter->input.ip_type = I40E_TUNNEL_IPTYPE_IPV6;
7850         else
7851                 tunnel_filter->input.ip_type = I40E_TUNNEL_IPTYPE_IPV4;
7852         tunnel_filter->input.flags = cld_filter->element.flags;
7853         tunnel_filter->input.tenant_id = cld_filter->element.tenant_id;
7854         tunnel_filter->queue = cld_filter->element.queue_number;
7855         rte_memcpy(tunnel_filter->input.general_fields,
7856                    cld_filter->general_fields,
7857                    sizeof(cld_filter->general_fields));
7858
7859         return 0;
7860 }
7861
7862 /* Check if there exists the tunnel filter */
7863 struct i40e_tunnel_filter *
7864 i40e_sw_tunnel_filter_lookup(struct i40e_tunnel_rule *tunnel_rule,
7865                              const struct i40e_tunnel_filter_input *input)
7866 {
7867         int ret;
7868
7869         ret = rte_hash_lookup(tunnel_rule->hash_table, (const void *)input);
7870         if (ret < 0)
7871                 return NULL;
7872
7873         return tunnel_rule->hash_map[ret];
7874 }
7875
7876 /* Add a tunnel filter into the SW list */
7877 static int
7878 i40e_sw_tunnel_filter_insert(struct i40e_pf *pf,
7879                              struct i40e_tunnel_filter *tunnel_filter)
7880 {
7881         struct i40e_tunnel_rule *rule = &pf->tunnel;
7882         int ret;
7883
7884         ret = rte_hash_add_key(rule->hash_table, &tunnel_filter->input);
7885         if (ret < 0) {
7886                 PMD_DRV_LOG(ERR,
7887                             "Failed to insert tunnel filter to hash table %d!",
7888                             ret);
7889                 return ret;
7890         }
7891         rule->hash_map[ret] = tunnel_filter;
7892
7893         TAILQ_INSERT_TAIL(&rule->tunnel_list, tunnel_filter, rules);
7894
7895         return 0;
7896 }
7897
7898 /* Delete a tunnel filter from the SW list */
7899 int
7900 i40e_sw_tunnel_filter_del(struct i40e_pf *pf,
7901                           struct i40e_tunnel_filter_input *input)
7902 {
7903         struct i40e_tunnel_rule *rule = &pf->tunnel;
7904         struct i40e_tunnel_filter *tunnel_filter;
7905         int ret;
7906
7907         ret = rte_hash_del_key(rule->hash_table, input);
7908         if (ret < 0) {
7909                 PMD_DRV_LOG(ERR,
7910                             "Failed to delete tunnel filter to hash table %d!",
7911                             ret);
7912                 return ret;
7913         }
7914         tunnel_filter = rule->hash_map[ret];
7915         rule->hash_map[ret] = NULL;
7916
7917         TAILQ_REMOVE(&rule->tunnel_list, tunnel_filter, rules);
7918         rte_free(tunnel_filter);
7919
7920         return 0;
7921 }
7922
7923 int
7924 i40e_dev_tunnel_filter_set(struct i40e_pf *pf,
7925                         struct rte_eth_tunnel_filter_conf *tunnel_filter,
7926                         uint8_t add)
7927 {
7928         uint16_t ip_type;
7929         uint32_t ipv4_addr, ipv4_addr_le;
7930         uint8_t i, tun_type = 0;
7931         /* internal varialbe to convert ipv6 byte order */
7932         uint32_t convert_ipv6[4];
7933         int val, ret = 0;
7934         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
7935         struct i40e_vsi *vsi = pf->main_vsi;
7936         struct i40e_aqc_cloud_filters_element_bb *cld_filter;
7937         struct i40e_aqc_cloud_filters_element_bb *pfilter;
7938         struct i40e_tunnel_rule *tunnel_rule = &pf->tunnel;
7939         struct i40e_tunnel_filter *tunnel, *node;
7940         struct i40e_tunnel_filter check_filter; /* Check if filter exists */
7941
7942         cld_filter = rte_zmalloc("tunnel_filter",
7943                          sizeof(struct i40e_aqc_add_rm_cloud_filt_elem_ext),
7944         0);
7945
7946         if (NULL == cld_filter) {
7947                 PMD_DRV_LOG(ERR, "Failed to alloc memory.");
7948                 return -ENOMEM;
7949         }
7950         pfilter = cld_filter;
7951
7952         rte_ether_addr_copy(&tunnel_filter->outer_mac,
7953                         (struct rte_ether_addr *)&pfilter->element.outer_mac);
7954         rte_ether_addr_copy(&tunnel_filter->inner_mac,
7955                         (struct rte_ether_addr *)&pfilter->element.inner_mac);
7956
7957         pfilter->element.inner_vlan =
7958                 rte_cpu_to_le_16(tunnel_filter->inner_vlan);
7959         if (tunnel_filter->ip_type == RTE_TUNNEL_IPTYPE_IPV4) {
7960                 ip_type = I40E_AQC_ADD_CLOUD_FLAGS_IPV4;
7961                 ipv4_addr = rte_be_to_cpu_32(tunnel_filter->ip_addr.ipv4_addr);
7962                 ipv4_addr_le = rte_cpu_to_le_32(ipv4_addr);
7963                 rte_memcpy(&pfilter->element.ipaddr.v4.data,
7964                                 &ipv4_addr_le,
7965                                 sizeof(pfilter->element.ipaddr.v4.data));
7966         } else {
7967                 ip_type = I40E_AQC_ADD_CLOUD_FLAGS_IPV6;
7968                 for (i = 0; i < 4; i++) {
7969                         convert_ipv6[i] =
7970                         rte_cpu_to_le_32(rte_be_to_cpu_32(tunnel_filter->ip_addr.ipv6_addr[i]));
7971                 }
7972                 rte_memcpy(&pfilter->element.ipaddr.v6.data,
7973                            &convert_ipv6,
7974                            sizeof(pfilter->element.ipaddr.v6.data));
7975         }
7976
7977         /* check tunneled type */
7978         switch (tunnel_filter->tunnel_type) {
7979         case RTE_TUNNEL_TYPE_VXLAN:
7980                 tun_type = I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN;
7981                 break;
7982         case RTE_TUNNEL_TYPE_NVGRE:
7983                 tun_type = I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC;
7984                 break;
7985         case RTE_TUNNEL_TYPE_IP_IN_GRE:
7986                 tun_type = I40E_AQC_ADD_CLOUD_TNL_TYPE_IP;
7987                 break;
7988         case RTE_TUNNEL_TYPE_VXLAN_GPE:
7989                 tun_type = I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN_GPE;
7990                 break;
7991         default:
7992                 /* Other tunnel types is not supported. */
7993                 PMD_DRV_LOG(ERR, "tunnel type is not supported.");
7994                 rte_free(cld_filter);
7995                 return -EINVAL;
7996         }
7997
7998         val = i40e_dev_get_filter_type(tunnel_filter->filter_type,
7999                                        &pfilter->element.flags);
8000         if (val < 0) {
8001                 rte_free(cld_filter);
8002                 return -EINVAL;
8003         }
8004
8005         pfilter->element.flags |= rte_cpu_to_le_16(
8006                 I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE |
8007                 ip_type | (tun_type << I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT));
8008         pfilter->element.tenant_id = rte_cpu_to_le_32(tunnel_filter->tenant_id);
8009         pfilter->element.queue_number =
8010                 rte_cpu_to_le_16(tunnel_filter->queue_id);
8011
8012         /* Check if there is the filter in SW list */
8013         memset(&check_filter, 0, sizeof(check_filter));
8014         i40e_tunnel_filter_convert(cld_filter, &check_filter);
8015         node = i40e_sw_tunnel_filter_lookup(tunnel_rule, &check_filter.input);
8016         if (add && node) {
8017                 PMD_DRV_LOG(ERR, "Conflict with existing tunnel rules!");
8018                 rte_free(cld_filter);
8019                 return -EINVAL;
8020         }
8021
8022         if (!add && !node) {
8023                 PMD_DRV_LOG(ERR, "There's no corresponding tunnel filter!");
8024                 rte_free(cld_filter);
8025                 return -EINVAL;
8026         }
8027
8028         if (add) {
8029                 ret = i40e_aq_add_cloud_filters(hw,
8030                                         vsi->seid, &cld_filter->element, 1);
8031                 if (ret < 0) {
8032                         PMD_DRV_LOG(ERR, "Failed to add a tunnel filter.");
8033                         rte_free(cld_filter);
8034                         return -ENOTSUP;
8035                 }
8036                 tunnel = rte_zmalloc("tunnel_filter", sizeof(*tunnel), 0);
8037                 if (tunnel == NULL) {
8038                         PMD_DRV_LOG(ERR, "Failed to alloc memory.");
8039                         rte_free(cld_filter);
8040                         return -ENOMEM;
8041                 }
8042
8043                 rte_memcpy(tunnel, &check_filter, sizeof(check_filter));
8044                 ret = i40e_sw_tunnel_filter_insert(pf, tunnel);
8045                 if (ret < 0)
8046                         rte_free(tunnel);
8047         } else {
8048                 ret = i40e_aq_rem_cloud_filters(hw, vsi->seid,
8049                                                    &cld_filter->element, 1);
8050                 if (ret < 0) {
8051                         PMD_DRV_LOG(ERR, "Failed to delete a tunnel filter.");
8052                         rte_free(cld_filter);
8053                         return -ENOTSUP;
8054                 }
8055                 ret = i40e_sw_tunnel_filter_del(pf, &node->input);
8056         }
8057
8058         rte_free(cld_filter);
8059         return ret;
8060 }
8061
8062 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_TR_WORD0 0x48
8063 #define I40E_TR_VXLAN_GRE_KEY_MASK              0x4
8064 #define I40E_TR_GENEVE_KEY_MASK                 0x8
8065 #define I40E_TR_GENERIC_UDP_TUNNEL_MASK         0x40
8066 #define I40E_TR_GRE_KEY_MASK                    0x400
8067 #define I40E_TR_GRE_KEY_WITH_XSUM_MASK          0x800
8068 #define I40E_TR_GRE_NO_KEY_MASK                 0x8000
8069 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_PORT_TR_WORD0 0x49
8070 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_DIRECTION_WORD0 0x41
8071 #define I40E_AQC_REPLACE_CLOUD_CMD_INPUT_INGRESS_WORD0 0x80
8072 #define I40E_DIRECTION_INGRESS_KEY              0x8000
8073 #define I40E_TR_L4_TYPE_TCP                     0x2
8074 #define I40E_TR_L4_TYPE_UDP                     0x4
8075 #define I40E_TR_L4_TYPE_SCTP                    0x8
8076
8077 static enum
8078 i40e_status_code i40e_replace_mpls_l1_filter(struct i40e_pf *pf)
8079 {
8080         struct i40e_aqc_replace_cloud_filters_cmd  filter_replace;
8081         struct i40e_aqc_replace_cloud_filters_cmd_buf  filter_replace_buf;
8082         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
8083         struct rte_eth_dev *dev = ((struct i40e_adapter *)hw->back)->eth_dev;
8084         enum i40e_status_code status = I40E_SUCCESS;
8085
8086         if (pf->support_multi_driver) {
8087                 PMD_DRV_LOG(ERR, "Replace l1 filter is not supported.");
8088                 return I40E_NOT_SUPPORTED;
8089         }
8090
8091         memset(&filter_replace, 0,
8092                sizeof(struct i40e_aqc_replace_cloud_filters_cmd));
8093         memset(&filter_replace_buf, 0,
8094                sizeof(struct i40e_aqc_replace_cloud_filters_cmd_buf));
8095
8096         /* create L1 filter */
8097         filter_replace.old_filter_type =
8098                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_IMAC;
8099         filter_replace.new_filter_type = I40E_AQC_ADD_L1_FILTER_0X11;
8100         filter_replace.tr_bit = 0;
8101
8102         /* Prepare the buffer, 3 entries */
8103         filter_replace_buf.data[0] =
8104                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TEID_WORD0;
8105         filter_replace_buf.data[0] |=
8106                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8107         filter_replace_buf.data[2] = 0xFF;
8108         filter_replace_buf.data[3] = 0xFF;
8109         filter_replace_buf.data[4] =
8110                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TEID_WORD1;
8111         filter_replace_buf.data[4] |=
8112                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8113         filter_replace_buf.data[7] = 0xF0;
8114         filter_replace_buf.data[8]
8115                 = I40E_AQC_REPLACE_CLOUD_CMD_INPUT_TR_WORD0;
8116         filter_replace_buf.data[8] |=
8117                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8118         filter_replace_buf.data[10] = I40E_TR_VXLAN_GRE_KEY_MASK |
8119                 I40E_TR_GENEVE_KEY_MASK |
8120                 I40E_TR_GENERIC_UDP_TUNNEL_MASK;
8121         filter_replace_buf.data[11] = (I40E_TR_GRE_KEY_MASK |
8122                 I40E_TR_GRE_KEY_WITH_XSUM_MASK |
8123                 I40E_TR_GRE_NO_KEY_MASK) >> 8;
8124
8125         status = i40e_aq_replace_cloud_filters(hw, &filter_replace,
8126                                                &filter_replace_buf);
8127         if (!status && (filter_replace.old_filter_type !=
8128                         filter_replace.new_filter_type))
8129                 PMD_DRV_LOG(WARNING, "i40e device %s changed cloud l1 type."
8130                             " original: 0x%x, new: 0x%x",
8131                             dev->device->name,
8132                             filter_replace.old_filter_type,
8133                             filter_replace.new_filter_type);
8134
8135         return status;
8136 }
8137
8138 static enum
8139 i40e_status_code i40e_replace_mpls_cloud_filter(struct i40e_pf *pf)
8140 {
8141         struct i40e_aqc_replace_cloud_filters_cmd  filter_replace;
8142         struct i40e_aqc_replace_cloud_filters_cmd_buf  filter_replace_buf;
8143         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
8144         struct rte_eth_dev *dev = ((struct i40e_adapter *)hw->back)->eth_dev;
8145         enum i40e_status_code status = I40E_SUCCESS;
8146
8147         if (pf->support_multi_driver) {
8148                 PMD_DRV_LOG(ERR, "Replace cloud filter is not supported.");
8149                 return I40E_NOT_SUPPORTED;
8150         }
8151
8152         /* For MPLSoUDP */
8153         memset(&filter_replace, 0,
8154                sizeof(struct i40e_aqc_replace_cloud_filters_cmd));
8155         memset(&filter_replace_buf, 0,
8156                sizeof(struct i40e_aqc_replace_cloud_filters_cmd_buf));
8157         filter_replace.valid_flags = I40E_AQC_REPLACE_CLOUD_FILTER |
8158                 I40E_AQC_MIRROR_CLOUD_FILTER;
8159         filter_replace.old_filter_type = I40E_AQC_ADD_CLOUD_FILTER_IIP;
8160         filter_replace.new_filter_type =
8161                 I40E_AQC_ADD_CLOUD_FILTER_0X11;
8162         /* Prepare the buffer, 2 entries */
8163         filter_replace_buf.data[0] = I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG;
8164         filter_replace_buf.data[0] |=
8165                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8166         filter_replace_buf.data[4] = I40E_AQC_ADD_L1_FILTER_0X11;
8167         filter_replace_buf.data[4] |=
8168                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8169         status = i40e_aq_replace_cloud_filters(hw, &filter_replace,
8170                                                &filter_replace_buf);
8171         if (status < 0)
8172                 return status;
8173         if (filter_replace.old_filter_type !=
8174             filter_replace.new_filter_type)
8175                 PMD_DRV_LOG(WARNING, "i40e device %s changed cloud filter type."
8176                             " original: 0x%x, new: 0x%x",
8177                             dev->device->name,
8178                             filter_replace.old_filter_type,
8179                             filter_replace.new_filter_type);
8180
8181         /* For MPLSoGRE */
8182         memset(&filter_replace, 0,
8183                sizeof(struct i40e_aqc_replace_cloud_filters_cmd));
8184         memset(&filter_replace_buf, 0,
8185                sizeof(struct i40e_aqc_replace_cloud_filters_cmd_buf));
8186
8187         filter_replace.valid_flags = I40E_AQC_REPLACE_CLOUD_FILTER |
8188                 I40E_AQC_MIRROR_CLOUD_FILTER;
8189         filter_replace.old_filter_type = I40E_AQC_ADD_CLOUD_FILTER_IMAC;
8190         filter_replace.new_filter_type =
8191                 I40E_AQC_ADD_CLOUD_FILTER_0X12;
8192         /* Prepare the buffer, 2 entries */
8193         filter_replace_buf.data[0] = I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG;
8194         filter_replace_buf.data[0] |=
8195                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8196         filter_replace_buf.data[4] = I40E_AQC_ADD_L1_FILTER_0X11;
8197         filter_replace_buf.data[4] |=
8198                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8199
8200         status = i40e_aq_replace_cloud_filters(hw, &filter_replace,
8201                                                &filter_replace_buf);
8202         if (!status && (filter_replace.old_filter_type !=
8203                         filter_replace.new_filter_type))
8204                 PMD_DRV_LOG(WARNING, "i40e device %s changed cloud filter type."
8205                             " original: 0x%x, new: 0x%x",
8206                             dev->device->name,
8207                             filter_replace.old_filter_type,
8208                             filter_replace.new_filter_type);
8209
8210         return status;
8211 }
8212
8213 static enum i40e_status_code
8214 i40e_replace_gtp_l1_filter(struct i40e_pf *pf)
8215 {
8216         struct i40e_aqc_replace_cloud_filters_cmd  filter_replace;
8217         struct i40e_aqc_replace_cloud_filters_cmd_buf  filter_replace_buf;
8218         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
8219         struct rte_eth_dev *dev = ((struct i40e_adapter *)hw->back)->eth_dev;
8220         enum i40e_status_code status = I40E_SUCCESS;
8221
8222         if (pf->support_multi_driver) {
8223                 PMD_DRV_LOG(ERR, "Replace l1 filter is not supported.");
8224                 return I40E_NOT_SUPPORTED;
8225         }
8226
8227         /* For GTP-C */
8228         memset(&filter_replace, 0,
8229                sizeof(struct i40e_aqc_replace_cloud_filters_cmd));
8230         memset(&filter_replace_buf, 0,
8231                sizeof(struct i40e_aqc_replace_cloud_filters_cmd_buf));
8232         /* create L1 filter */
8233         filter_replace.old_filter_type =
8234                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_IMAC;
8235         filter_replace.new_filter_type = I40E_AQC_ADD_L1_FILTER_0X12;
8236         filter_replace.tr_bit = I40E_AQC_NEW_TR_22 |
8237                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8238         /* Prepare the buffer, 2 entries */
8239         filter_replace_buf.data[0] =
8240                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TEID_WORD0;
8241         filter_replace_buf.data[0] |=
8242                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8243         filter_replace_buf.data[2] = 0xFF;
8244         filter_replace_buf.data[3] = 0xFF;
8245         filter_replace_buf.data[4] =
8246                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TEID_WORD1;
8247         filter_replace_buf.data[4] |=
8248                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8249         filter_replace_buf.data[6] = 0xFF;
8250         filter_replace_buf.data[7] = 0xFF;
8251         status = i40e_aq_replace_cloud_filters(hw, &filter_replace,
8252                                                &filter_replace_buf);
8253         if (status < 0)
8254                 return status;
8255         if (filter_replace.old_filter_type !=
8256             filter_replace.new_filter_type)
8257                 PMD_DRV_LOG(WARNING, "i40e device %s changed cloud l1 type."
8258                             " original: 0x%x, new: 0x%x",
8259                             dev->device->name,
8260                             filter_replace.old_filter_type,
8261                             filter_replace.new_filter_type);
8262
8263         /* for GTP-U */
8264         memset(&filter_replace, 0,
8265                sizeof(struct i40e_aqc_replace_cloud_filters_cmd));
8266         memset(&filter_replace_buf, 0,
8267                sizeof(struct i40e_aqc_replace_cloud_filters_cmd_buf));
8268         /* create L1 filter */
8269         filter_replace.old_filter_type =
8270                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TUNNLE_KEY;
8271         filter_replace.new_filter_type = I40E_AQC_ADD_L1_FILTER_0X13;
8272         filter_replace.tr_bit = I40E_AQC_NEW_TR_21 |
8273                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8274         /* Prepare the buffer, 2 entries */
8275         filter_replace_buf.data[0] =
8276                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TEID_WORD0;
8277         filter_replace_buf.data[0] |=
8278                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8279         filter_replace_buf.data[2] = 0xFF;
8280         filter_replace_buf.data[3] = 0xFF;
8281         filter_replace_buf.data[4] =
8282                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TEID_WORD1;
8283         filter_replace_buf.data[4] |=
8284                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8285         filter_replace_buf.data[6] = 0xFF;
8286         filter_replace_buf.data[7] = 0xFF;
8287
8288         status = i40e_aq_replace_cloud_filters(hw, &filter_replace,
8289                                                &filter_replace_buf);
8290         if (!status && (filter_replace.old_filter_type !=
8291                         filter_replace.new_filter_type))
8292                 PMD_DRV_LOG(WARNING, "i40e device %s changed cloud l1 type."
8293                             " original: 0x%x, new: 0x%x",
8294                             dev->device->name,
8295                             filter_replace.old_filter_type,
8296                             filter_replace.new_filter_type);
8297
8298         return status;
8299 }
8300
8301 static enum
8302 i40e_status_code i40e_replace_gtp_cloud_filter(struct i40e_pf *pf)
8303 {
8304         struct i40e_aqc_replace_cloud_filters_cmd  filter_replace;
8305         struct i40e_aqc_replace_cloud_filters_cmd_buf  filter_replace_buf;
8306         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
8307         struct rte_eth_dev *dev = ((struct i40e_adapter *)hw->back)->eth_dev;
8308         enum i40e_status_code status = I40E_SUCCESS;
8309
8310         if (pf->support_multi_driver) {
8311                 PMD_DRV_LOG(ERR, "Replace cloud filter is not supported.");
8312                 return I40E_NOT_SUPPORTED;
8313         }
8314
8315         /* for GTP-C */
8316         memset(&filter_replace, 0,
8317                sizeof(struct i40e_aqc_replace_cloud_filters_cmd));
8318         memset(&filter_replace_buf, 0,
8319                sizeof(struct i40e_aqc_replace_cloud_filters_cmd_buf));
8320         filter_replace.valid_flags = I40E_AQC_REPLACE_CLOUD_FILTER;
8321         filter_replace.old_filter_type = I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN;
8322         filter_replace.new_filter_type =
8323                 I40E_AQC_ADD_CLOUD_FILTER_0X11;
8324         /* Prepare the buffer, 2 entries */
8325         filter_replace_buf.data[0] = I40E_AQC_ADD_L1_FILTER_0X12;
8326         filter_replace_buf.data[0] |=
8327                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8328         filter_replace_buf.data[4] = I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG;
8329         filter_replace_buf.data[4] |=
8330                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8331         status = i40e_aq_replace_cloud_filters(hw, &filter_replace,
8332                                                &filter_replace_buf);
8333         if (status < 0)
8334                 return status;
8335         if (filter_replace.old_filter_type !=
8336             filter_replace.new_filter_type)
8337                 PMD_DRV_LOG(WARNING, "i40e device %s changed cloud filter type."
8338                             " original: 0x%x, new: 0x%x",
8339                             dev->device->name,
8340                             filter_replace.old_filter_type,
8341                             filter_replace.new_filter_type);
8342
8343         /* for GTP-U */
8344         memset(&filter_replace, 0,
8345                sizeof(struct i40e_aqc_replace_cloud_filters_cmd));
8346         memset(&filter_replace_buf, 0,
8347                sizeof(struct i40e_aqc_replace_cloud_filters_cmd_buf));
8348         filter_replace.valid_flags = I40E_AQC_REPLACE_CLOUD_FILTER;
8349         filter_replace.old_filter_type =
8350                 I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID;
8351         filter_replace.new_filter_type =
8352                 I40E_AQC_ADD_CLOUD_FILTER_0X12;
8353         /* Prepare the buffer, 2 entries */
8354         filter_replace_buf.data[0] = I40E_AQC_ADD_L1_FILTER_0X13;
8355         filter_replace_buf.data[0] |=
8356                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8357         filter_replace_buf.data[4] = I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG;
8358         filter_replace_buf.data[4] |=
8359                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8360
8361         status = i40e_aq_replace_cloud_filters(hw, &filter_replace,
8362                                                &filter_replace_buf);
8363         if (!status && (filter_replace.old_filter_type !=
8364                         filter_replace.new_filter_type))
8365                 PMD_DRV_LOG(WARNING, "i40e device %s changed cloud filter type."
8366                             " original: 0x%x, new: 0x%x",
8367                             dev->device->name,
8368                             filter_replace.old_filter_type,
8369                             filter_replace.new_filter_type);
8370
8371         return status;
8372 }
8373
8374 static enum i40e_status_code
8375 i40e_replace_port_l1_filter(struct i40e_pf *pf,
8376                             enum i40e_l4_port_type l4_port_type)
8377 {
8378         struct i40e_aqc_replace_cloud_filters_cmd_buf  filter_replace_buf;
8379         struct i40e_aqc_replace_cloud_filters_cmd  filter_replace;
8380         enum i40e_status_code status = I40E_SUCCESS;
8381         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
8382         struct rte_eth_dev *dev = ((struct i40e_adapter *)hw->back)->eth_dev;
8383
8384         if (pf->support_multi_driver) {
8385                 PMD_DRV_LOG(ERR, "Replace l1 filter is not supported.");
8386                 return I40E_NOT_SUPPORTED;
8387         }
8388
8389         memset(&filter_replace, 0,
8390                sizeof(struct i40e_aqc_replace_cloud_filters_cmd));
8391         memset(&filter_replace_buf, 0,
8392                sizeof(struct i40e_aqc_replace_cloud_filters_cmd_buf));
8393
8394         /* create L1 filter */
8395         if (l4_port_type == I40E_L4_PORT_TYPE_SRC) {
8396                 filter_replace.old_filter_type =
8397                         I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_TUNNLE_KEY;
8398                 filter_replace.new_filter_type = I40E_AQC_ADD_L1_FILTER_0X11;
8399                 filter_replace_buf.data[8] =
8400                         I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_SRC_PORT;
8401         } else {
8402                 filter_replace.old_filter_type =
8403                         I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG_IVLAN;
8404                 filter_replace.new_filter_type = I40E_AQC_ADD_L1_FILTER_0X10;
8405                 filter_replace_buf.data[8] =
8406                         I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_DST_PORT;
8407         }
8408
8409         filter_replace.tr_bit = 0;
8410         /* Prepare the buffer, 3 entries */
8411         filter_replace_buf.data[0] =
8412                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_DIRECTION_WORD0;
8413         filter_replace_buf.data[0] |=
8414                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8415         filter_replace_buf.data[2] = 0x00;
8416         filter_replace_buf.data[3] =
8417                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_INGRESS_WORD0;
8418         filter_replace_buf.data[4] =
8419                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_PORT_TR_WORD0;
8420         filter_replace_buf.data[4] |=
8421                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8422         filter_replace_buf.data[5] = 0x00;
8423         filter_replace_buf.data[6] = I40E_TR_L4_TYPE_UDP |
8424                 I40E_TR_L4_TYPE_TCP |
8425                 I40E_TR_L4_TYPE_SCTP;
8426         filter_replace_buf.data[7] = 0x00;
8427         filter_replace_buf.data[8] |=
8428                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8429         filter_replace_buf.data[9] = 0x00;
8430         filter_replace_buf.data[10] = 0xFF;
8431         filter_replace_buf.data[11] = 0xFF;
8432
8433         status = i40e_aq_replace_cloud_filters(hw, &filter_replace,
8434                                                &filter_replace_buf);
8435         if (!status && filter_replace.old_filter_type !=
8436             filter_replace.new_filter_type)
8437                 PMD_DRV_LOG(WARNING, "i40e device %s changed cloud l1 type."
8438                             " original: 0x%x, new: 0x%x",
8439                             dev->device->name,
8440                             filter_replace.old_filter_type,
8441                             filter_replace.new_filter_type);
8442
8443         return status;
8444 }
8445
8446 static enum i40e_status_code
8447 i40e_replace_port_cloud_filter(struct i40e_pf *pf,
8448                                enum i40e_l4_port_type l4_port_type)
8449 {
8450         struct i40e_aqc_replace_cloud_filters_cmd_buf  filter_replace_buf;
8451         struct i40e_aqc_replace_cloud_filters_cmd  filter_replace;
8452         enum i40e_status_code status = I40E_SUCCESS;
8453         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
8454         struct rte_eth_dev *dev = ((struct i40e_adapter *)hw->back)->eth_dev;
8455
8456         if (pf->support_multi_driver) {
8457                 PMD_DRV_LOG(ERR, "Replace cloud filter is not supported.");
8458                 return I40E_NOT_SUPPORTED;
8459         }
8460
8461         memset(&filter_replace, 0,
8462                sizeof(struct i40e_aqc_replace_cloud_filters_cmd));
8463         memset(&filter_replace_buf, 0,
8464                sizeof(struct i40e_aqc_replace_cloud_filters_cmd_buf));
8465
8466         if (l4_port_type == I40E_L4_PORT_TYPE_SRC) {
8467                 filter_replace.old_filter_type = I40E_AQC_ADD_CLOUD_FILTER_IIP;
8468                 filter_replace.new_filter_type =
8469                         I40E_AQC_ADD_CLOUD_FILTER_0X11;
8470                 filter_replace_buf.data[4] = I40E_AQC_ADD_CLOUD_FILTER_0X11;
8471         } else {
8472                 filter_replace.old_filter_type = I40E_AQC_ADD_CLOUD_FILTER_OIP;
8473                 filter_replace.new_filter_type =
8474                         I40E_AQC_ADD_CLOUD_FILTER_0X10;
8475                 filter_replace_buf.data[4] = I40E_AQC_ADD_CLOUD_FILTER_0X10;
8476         }
8477
8478         filter_replace.valid_flags = I40E_AQC_REPLACE_CLOUD_FILTER;
8479         filter_replace.tr_bit = 0;
8480         /* Prepare the buffer, 2 entries */
8481         filter_replace_buf.data[0] = I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG;
8482         filter_replace_buf.data[0] |=
8483                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8484         filter_replace_buf.data[4] |=
8485                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
8486         status = i40e_aq_replace_cloud_filters(hw, &filter_replace,
8487                                                &filter_replace_buf);
8488
8489         if (!status && filter_replace.old_filter_type !=
8490             filter_replace.new_filter_type)
8491                 PMD_DRV_LOG(WARNING, "i40e device %s changed cloud filter type."
8492                             " original: 0x%x, new: 0x%x",
8493                             dev->device->name,
8494                             filter_replace.old_filter_type,
8495                             filter_replace.new_filter_type);
8496
8497         return status;
8498 }
8499
8500 int
8501 i40e_dev_consistent_tunnel_filter_set(struct i40e_pf *pf,
8502                       struct i40e_tunnel_filter_conf *tunnel_filter,
8503                       uint8_t add)
8504 {
8505         uint16_t ip_type;
8506         uint32_t ipv4_addr, ipv4_addr_le;
8507         uint8_t i, tun_type = 0;
8508         /* internal variable to convert ipv6 byte order */
8509         uint32_t convert_ipv6[4];
8510         int val, ret = 0;
8511         struct i40e_pf_vf *vf = NULL;
8512         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
8513         struct i40e_vsi *vsi;
8514         struct i40e_aqc_cloud_filters_element_bb *cld_filter;
8515         struct i40e_aqc_cloud_filters_element_bb *pfilter;
8516         struct i40e_tunnel_rule *tunnel_rule = &pf->tunnel;
8517         struct i40e_tunnel_filter *tunnel, *node;
8518         struct i40e_tunnel_filter check_filter; /* Check if filter exists */
8519         uint32_t teid_le;
8520         bool big_buffer = 0;
8521
8522         cld_filter = rte_zmalloc("tunnel_filter",
8523                          sizeof(struct i40e_aqc_add_rm_cloud_filt_elem_ext),
8524                          0);
8525
8526         if (cld_filter == NULL) {
8527                 PMD_DRV_LOG(ERR, "Failed to alloc memory.");
8528                 return -ENOMEM;
8529         }
8530         pfilter = cld_filter;
8531
8532         rte_ether_addr_copy(&tunnel_filter->outer_mac,
8533                         (struct rte_ether_addr *)&pfilter->element.outer_mac);
8534         rte_ether_addr_copy(&tunnel_filter->inner_mac,
8535                         (struct rte_ether_addr *)&pfilter->element.inner_mac);
8536
8537         pfilter->element.inner_vlan =
8538                 rte_cpu_to_le_16(tunnel_filter->inner_vlan);
8539         if (tunnel_filter->ip_type == I40E_TUNNEL_IPTYPE_IPV4) {
8540                 ip_type = I40E_AQC_ADD_CLOUD_FLAGS_IPV4;
8541                 ipv4_addr = rte_be_to_cpu_32(tunnel_filter->ip_addr.ipv4_addr);
8542                 ipv4_addr_le = rte_cpu_to_le_32(ipv4_addr);
8543                 rte_memcpy(&pfilter->element.ipaddr.v4.data,
8544                                 &ipv4_addr_le,
8545                                 sizeof(pfilter->element.ipaddr.v4.data));
8546         } else {
8547                 ip_type = I40E_AQC_ADD_CLOUD_FLAGS_IPV6;
8548                 for (i = 0; i < 4; i++) {
8549                         convert_ipv6[i] =
8550                         rte_cpu_to_le_32(rte_be_to_cpu_32(
8551                                          tunnel_filter->ip_addr.ipv6_addr[i]));
8552                 }
8553                 rte_memcpy(&pfilter->element.ipaddr.v6.data,
8554                            &convert_ipv6,
8555                            sizeof(pfilter->element.ipaddr.v6.data));
8556         }
8557
8558         /* check tunneled type */
8559         switch (tunnel_filter->tunnel_type) {
8560         case I40E_TUNNEL_TYPE_VXLAN:
8561                 tun_type = I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN;
8562                 break;
8563         case I40E_TUNNEL_TYPE_NVGRE:
8564                 tun_type = I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC;
8565                 break;
8566         case I40E_TUNNEL_TYPE_IP_IN_GRE:
8567                 tun_type = I40E_AQC_ADD_CLOUD_TNL_TYPE_IP;
8568                 break;
8569         case I40E_TUNNEL_TYPE_MPLSoUDP:
8570                 if (!pf->mpls_replace_flag) {
8571                         i40e_replace_mpls_l1_filter(pf);
8572                         i40e_replace_mpls_cloud_filter(pf);
8573                         pf->mpls_replace_flag = 1;
8574                 }
8575                 teid_le = rte_cpu_to_le_32(tunnel_filter->tenant_id);
8576                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD0] =
8577                         teid_le >> 4;
8578                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD1] =
8579                         (teid_le & 0xF) << 12;
8580                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD2] =
8581                         0x40;
8582                 big_buffer = 1;
8583                 tun_type = I40E_AQC_ADD_CLOUD_TNL_TYPE_MPLSOUDP;
8584                 break;
8585         case I40E_TUNNEL_TYPE_MPLSoGRE:
8586                 if (!pf->mpls_replace_flag) {
8587                         i40e_replace_mpls_l1_filter(pf);
8588                         i40e_replace_mpls_cloud_filter(pf);
8589                         pf->mpls_replace_flag = 1;
8590                 }
8591                 teid_le = rte_cpu_to_le_32(tunnel_filter->tenant_id);
8592                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD0] =
8593                         teid_le >> 4;
8594                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD1] =
8595                         (teid_le & 0xF) << 12;
8596                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD2] =
8597                         0x0;
8598                 big_buffer = 1;
8599                 tun_type = I40E_AQC_ADD_CLOUD_TNL_TYPE_MPLSOGRE;
8600                 break;
8601         case I40E_TUNNEL_TYPE_GTPC:
8602                 if (!pf->gtp_replace_flag) {
8603                         i40e_replace_gtp_l1_filter(pf);
8604                         i40e_replace_gtp_cloud_filter(pf);
8605                         pf->gtp_replace_flag = 1;
8606                 }
8607                 teid_le = rte_cpu_to_le_32(tunnel_filter->tenant_id);
8608                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD0] =
8609                         (teid_le >> 16) & 0xFFFF;
8610                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD1] =
8611                         teid_le & 0xFFFF;
8612                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X12_WORD2] =
8613                         0x0;
8614                 big_buffer = 1;
8615                 break;
8616         case I40E_TUNNEL_TYPE_GTPU:
8617                 if (!pf->gtp_replace_flag) {
8618                         i40e_replace_gtp_l1_filter(pf);
8619                         i40e_replace_gtp_cloud_filter(pf);
8620                         pf->gtp_replace_flag = 1;
8621                 }
8622                 teid_le = rte_cpu_to_le_32(tunnel_filter->tenant_id);
8623                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD0] =
8624                         (teid_le >> 16) & 0xFFFF;
8625                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD1] =
8626                         teid_le & 0xFFFF;
8627                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X13_WORD2] =
8628                         0x0;
8629                 big_buffer = 1;
8630                 break;
8631         case I40E_TUNNEL_TYPE_QINQ:
8632                 if (!pf->qinq_replace_flag) {
8633                         ret = i40e_cloud_filter_qinq_create(pf);
8634                         if (ret < 0)
8635                                 PMD_DRV_LOG(DEBUG,
8636                                             "QinQ tunnel filter already created.");
8637                         pf->qinq_replace_flag = 1;
8638                 }
8639                 /*      Add in the General fields the values of
8640                  *      the Outer and Inner VLAN
8641                  *      Big Buffer should be set, see changes in
8642                  *      i40e_aq_add_cloud_filters
8643                  */
8644                 pfilter->general_fields[0] = tunnel_filter->inner_vlan;
8645                 pfilter->general_fields[1] = tunnel_filter->outer_vlan;
8646                 big_buffer = 1;
8647                 break;
8648         case I40E_CLOUD_TYPE_UDP:
8649         case I40E_CLOUD_TYPE_TCP:
8650         case I40E_CLOUD_TYPE_SCTP:
8651                 if (tunnel_filter->l4_port_type == I40E_L4_PORT_TYPE_SRC) {
8652                         if (!pf->sport_replace_flag) {
8653                                 i40e_replace_port_l1_filter(pf,
8654                                                 tunnel_filter->l4_port_type);
8655                                 i40e_replace_port_cloud_filter(pf,
8656                                                 tunnel_filter->l4_port_type);
8657                                 pf->sport_replace_flag = 1;
8658                         }
8659                         teid_le = rte_cpu_to_le_32(tunnel_filter->tenant_id);
8660                         pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD0] =
8661                                 I40E_DIRECTION_INGRESS_KEY;
8662
8663                         if (tunnel_filter->tunnel_type == I40E_CLOUD_TYPE_UDP)
8664                                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD1] =
8665                                         I40E_TR_L4_TYPE_UDP;
8666                         else if (tunnel_filter->tunnel_type == I40E_CLOUD_TYPE_TCP)
8667                                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD1] =
8668                                         I40E_TR_L4_TYPE_TCP;
8669                         else
8670                                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD1] =
8671                                         I40E_TR_L4_TYPE_SCTP;
8672
8673                         pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X11_WORD2] =
8674                                 (teid_le >> 16) & 0xFFFF;
8675                         big_buffer = 1;
8676                 } else {
8677                         if (!pf->dport_replace_flag) {
8678                                 i40e_replace_port_l1_filter(pf,
8679                                                 tunnel_filter->l4_port_type);
8680                                 i40e_replace_port_cloud_filter(pf,
8681                                                 tunnel_filter->l4_port_type);
8682                                 pf->dport_replace_flag = 1;
8683                         }
8684                         teid_le = rte_cpu_to_le_32(tunnel_filter->tenant_id);
8685                         pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD0] =
8686                                 I40E_DIRECTION_INGRESS_KEY;
8687
8688                         if (tunnel_filter->tunnel_type == I40E_CLOUD_TYPE_UDP)
8689                                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD1] =
8690                                         I40E_TR_L4_TYPE_UDP;
8691                         else if (tunnel_filter->tunnel_type == I40E_CLOUD_TYPE_TCP)
8692                                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD1] =
8693                                         I40E_TR_L4_TYPE_TCP;
8694                         else
8695                                 pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD1] =
8696                                         I40E_TR_L4_TYPE_SCTP;
8697
8698                         pfilter->general_fields[I40E_AQC_ADD_CLOUD_FV_FLU_0X10_WORD2] =
8699                                 (teid_le >> 16) & 0xFFFF;
8700                         big_buffer = 1;
8701                 }
8702
8703                 break;
8704         default:
8705                 /* Other tunnel types is not supported. */
8706                 PMD_DRV_LOG(ERR, "tunnel type is not supported.");
8707                 rte_free(cld_filter);
8708                 return -EINVAL;
8709         }
8710
8711         if (tunnel_filter->tunnel_type == I40E_TUNNEL_TYPE_MPLSoUDP)
8712                 pfilter->element.flags =
8713                         I40E_AQC_ADD_CLOUD_FILTER_0X11;
8714         else if (tunnel_filter->tunnel_type == I40E_TUNNEL_TYPE_MPLSoGRE)
8715                 pfilter->element.flags =
8716                         I40E_AQC_ADD_CLOUD_FILTER_0X12;
8717         else if (tunnel_filter->tunnel_type == I40E_TUNNEL_TYPE_GTPC)
8718                 pfilter->element.flags =
8719                         I40E_AQC_ADD_CLOUD_FILTER_0X11;
8720         else if (tunnel_filter->tunnel_type == I40E_TUNNEL_TYPE_GTPU)
8721                 pfilter->element.flags =
8722                         I40E_AQC_ADD_CLOUD_FILTER_0X12;
8723         else if (tunnel_filter->tunnel_type == I40E_TUNNEL_TYPE_QINQ)
8724                 pfilter->element.flags |=
8725                         I40E_AQC_ADD_CLOUD_FILTER_0X10;
8726         else if (tunnel_filter->tunnel_type == I40E_CLOUD_TYPE_UDP ||
8727                  tunnel_filter->tunnel_type == I40E_CLOUD_TYPE_TCP ||
8728                  tunnel_filter->tunnel_type == I40E_CLOUD_TYPE_SCTP) {
8729                 if (tunnel_filter->l4_port_type == I40E_L4_PORT_TYPE_SRC)
8730                         pfilter->element.flags |=
8731                                 I40E_AQC_ADD_CLOUD_FILTER_0X11;
8732                 else
8733                         pfilter->element.flags |=
8734                                 I40E_AQC_ADD_CLOUD_FILTER_0X10;
8735         } else {
8736                 val = i40e_dev_get_filter_type(tunnel_filter->filter_type,
8737                                                 &pfilter->element.flags);
8738                 if (val < 0) {
8739                         rte_free(cld_filter);
8740                         return -EINVAL;
8741                 }
8742         }
8743
8744         pfilter->element.flags |= rte_cpu_to_le_16(
8745                 I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE |
8746                 ip_type | (tun_type << I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT));
8747         pfilter->element.tenant_id = rte_cpu_to_le_32(tunnel_filter->tenant_id);
8748         pfilter->element.queue_number =
8749                 rte_cpu_to_le_16(tunnel_filter->queue_id);
8750
8751         if (!tunnel_filter->is_to_vf)
8752                 vsi = pf->main_vsi;
8753         else {
8754                 if (tunnel_filter->vf_id >= pf->vf_num) {
8755                         PMD_DRV_LOG(ERR, "Invalid argument.");
8756                         rte_free(cld_filter);
8757                         return -EINVAL;
8758                 }
8759                 vf = &pf->vfs[tunnel_filter->vf_id];
8760                 vsi = vf->vsi;
8761         }
8762
8763         /* Check if there is the filter in SW list */
8764         memset(&check_filter, 0, sizeof(check_filter));
8765         i40e_tunnel_filter_convert(cld_filter, &check_filter);
8766         check_filter.is_to_vf = tunnel_filter->is_to_vf;
8767         check_filter.vf_id = tunnel_filter->vf_id;
8768         node = i40e_sw_tunnel_filter_lookup(tunnel_rule, &check_filter.input);
8769         if (add && node) {
8770                 PMD_DRV_LOG(ERR, "Conflict with existing tunnel rules!");
8771                 rte_free(cld_filter);
8772                 return -EINVAL;
8773         }
8774
8775         if (!add && !node) {
8776                 PMD_DRV_LOG(ERR, "There's no corresponding tunnel filter!");
8777                 rte_free(cld_filter);
8778                 return -EINVAL;
8779         }
8780
8781         if (add) {
8782                 if (big_buffer)
8783                         ret = i40e_aq_add_cloud_filters_bb(hw,
8784                                                    vsi->seid, cld_filter, 1);
8785                 else
8786                         ret = i40e_aq_add_cloud_filters(hw,
8787                                         vsi->seid, &cld_filter->element, 1);
8788                 if (ret < 0) {
8789                         PMD_DRV_LOG(ERR, "Failed to add a tunnel filter.");
8790                         rte_free(cld_filter);
8791                         return -ENOTSUP;
8792                 }
8793                 tunnel = rte_zmalloc("tunnel_filter", sizeof(*tunnel), 0);
8794                 if (tunnel == NULL) {
8795                         PMD_DRV_LOG(ERR, "Failed to alloc memory.");
8796                         rte_free(cld_filter);
8797                         return -ENOMEM;
8798                 }
8799
8800                 rte_memcpy(tunnel, &check_filter, sizeof(check_filter));
8801                 ret = i40e_sw_tunnel_filter_insert(pf, tunnel);
8802                 if (ret < 0)
8803                         rte_free(tunnel);
8804         } else {
8805                 if (big_buffer)
8806                         ret = i40e_aq_rem_cloud_filters_bb(
8807                                 hw, vsi->seid, cld_filter, 1);
8808                 else
8809                         ret = i40e_aq_rem_cloud_filters(hw, vsi->seid,
8810                                                 &cld_filter->element, 1);
8811                 if (ret < 0) {
8812                         PMD_DRV_LOG(ERR, "Failed to delete a tunnel filter.");
8813                         rte_free(cld_filter);
8814                         return -ENOTSUP;
8815                 }
8816                 ret = i40e_sw_tunnel_filter_del(pf, &node->input);
8817         }
8818
8819         rte_free(cld_filter);
8820         return ret;
8821 }
8822
8823 static int
8824 i40e_get_vxlan_port_idx(struct i40e_pf *pf, uint16_t port)
8825 {
8826         uint8_t i;
8827
8828         for (i = 0; i < I40E_MAX_PF_UDP_OFFLOAD_PORTS; i++) {
8829                 if (pf->vxlan_ports[i] == port)
8830                         return i;
8831         }
8832
8833         return -1;
8834 }
8835
8836 static int
8837 i40e_add_vxlan_port(struct i40e_pf *pf, uint16_t port, int udp_type)
8838 {
8839         int  idx, ret;
8840         uint8_t filter_idx = 0;
8841         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
8842
8843         idx = i40e_get_vxlan_port_idx(pf, port);
8844
8845         /* Check if port already exists */
8846         if (idx >= 0) {
8847                 PMD_DRV_LOG(ERR, "Port %d already offloaded", port);
8848                 return -EINVAL;
8849         }
8850
8851         /* Now check if there is space to add the new port */
8852         idx = i40e_get_vxlan_port_idx(pf, 0);
8853         if (idx < 0) {
8854                 PMD_DRV_LOG(ERR,
8855                         "Maximum number of UDP ports reached, not adding port %d",
8856                         port);
8857                 return -ENOSPC;
8858         }
8859
8860         ret =  i40e_aq_add_udp_tunnel(hw, port, udp_type,
8861                                         &filter_idx, NULL);
8862         if (ret < 0) {
8863                 PMD_DRV_LOG(ERR, "Failed to add VXLAN UDP port %d", port);
8864                 return -1;
8865         }
8866
8867         PMD_DRV_LOG(INFO, "Added port %d with AQ command with index %d",
8868                          port,  filter_idx);
8869
8870         /* New port: add it and mark its index in the bitmap */
8871         pf->vxlan_ports[idx] = port;
8872         pf->vxlan_bitmap |= (1 << idx);
8873
8874         if (!(pf->flags & I40E_FLAG_VXLAN))
8875                 pf->flags |= I40E_FLAG_VXLAN;
8876
8877         return 0;
8878 }
8879
8880 static int
8881 i40e_del_vxlan_port(struct i40e_pf *pf, uint16_t port)
8882 {
8883         int idx;
8884         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
8885
8886         if (!(pf->flags & I40E_FLAG_VXLAN)) {
8887                 PMD_DRV_LOG(ERR, "VXLAN UDP port was not configured.");
8888                 return -EINVAL;
8889         }
8890
8891         idx = i40e_get_vxlan_port_idx(pf, port);
8892
8893         if (idx < 0) {
8894                 PMD_DRV_LOG(ERR, "Port %d doesn't exist", port);
8895                 return -EINVAL;
8896         }
8897
8898         if (i40e_aq_del_udp_tunnel(hw, idx, NULL) < 0) {
8899                 PMD_DRV_LOG(ERR, "Failed to delete VXLAN UDP port %d", port);
8900                 return -1;
8901         }
8902
8903         PMD_DRV_LOG(INFO, "Deleted port %d with AQ command with index %d",
8904                         port, idx);
8905
8906         pf->vxlan_ports[idx] = 0;
8907         pf->vxlan_bitmap &= ~(1 << idx);
8908
8909         if (!pf->vxlan_bitmap)
8910                 pf->flags &= ~I40E_FLAG_VXLAN;
8911
8912         return 0;
8913 }
8914
8915 /* Add UDP tunneling port */
8916 static int
8917 i40e_dev_udp_tunnel_port_add(struct rte_eth_dev *dev,
8918                              struct rte_eth_udp_tunnel *udp_tunnel)
8919 {
8920         int ret = 0;
8921         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
8922
8923         if (udp_tunnel == NULL)
8924                 return -EINVAL;
8925
8926         switch (udp_tunnel->prot_type) {
8927         case RTE_TUNNEL_TYPE_VXLAN:
8928                 ret = i40e_add_vxlan_port(pf, udp_tunnel->udp_port,
8929                                           I40E_AQC_TUNNEL_TYPE_VXLAN);
8930                 break;
8931         case RTE_TUNNEL_TYPE_VXLAN_GPE:
8932                 ret = i40e_add_vxlan_port(pf, udp_tunnel->udp_port,
8933                                           I40E_AQC_TUNNEL_TYPE_VXLAN_GPE);
8934                 break;
8935         case RTE_TUNNEL_TYPE_GENEVE:
8936         case RTE_TUNNEL_TYPE_TEREDO:
8937                 PMD_DRV_LOG(ERR, "Tunnel type is not supported now.");
8938                 ret = -1;
8939                 break;
8940
8941         default:
8942                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8943                 ret = -1;
8944                 break;
8945         }
8946
8947         return ret;
8948 }
8949
8950 /* Remove UDP tunneling port */
8951 static int
8952 i40e_dev_udp_tunnel_port_del(struct rte_eth_dev *dev,
8953                              struct rte_eth_udp_tunnel *udp_tunnel)
8954 {
8955         int ret = 0;
8956         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
8957
8958         if (udp_tunnel == NULL)
8959                 return -EINVAL;
8960
8961         switch (udp_tunnel->prot_type) {
8962         case RTE_TUNNEL_TYPE_VXLAN:
8963         case RTE_TUNNEL_TYPE_VXLAN_GPE:
8964                 ret = i40e_del_vxlan_port(pf, udp_tunnel->udp_port);
8965                 break;
8966         case RTE_TUNNEL_TYPE_GENEVE:
8967         case RTE_TUNNEL_TYPE_TEREDO:
8968                 PMD_DRV_LOG(ERR, "Tunnel type is not supported now.");
8969                 ret = -1;
8970                 break;
8971         default:
8972                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8973                 ret = -1;
8974                 break;
8975         }
8976
8977         return ret;
8978 }
8979
8980 /* Calculate the maximum number of contiguous PF queues that are configured */
8981 static int
8982 i40e_pf_calc_configured_queues_num(struct i40e_pf *pf)
8983 {
8984         struct rte_eth_dev_data *data = pf->dev_data;
8985         int i, num;
8986         struct i40e_rx_queue *rxq;
8987
8988         num = 0;
8989         for (i = 0; i < pf->lan_nb_qps; i++) {
8990                 rxq = data->rx_queues[i];
8991                 if (rxq && rxq->q_set)
8992                         num++;
8993                 else
8994                         break;
8995         }
8996
8997         return num;
8998 }
8999
9000 /* Configure RSS */
9001 static int
9002 i40e_pf_config_rss(struct i40e_pf *pf)
9003 {
9004         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
9005         struct rte_eth_rss_conf rss_conf;
9006         uint32_t i, lut = 0;
9007         uint16_t j, num;
9008
9009         /*
9010          * If both VMDQ and RSS enabled, not all of PF queues are configured.
9011          * It's necessary to calculate the actual PF queues that are configured.
9012          */
9013         if (pf->dev_data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_VMDQ_FLAG)
9014                 num = i40e_pf_calc_configured_queues_num(pf);
9015         else
9016                 num = pf->dev_data->nb_rx_queues;
9017
9018         num = RTE_MIN(num, I40E_MAX_Q_PER_TC);
9019         PMD_INIT_LOG(INFO, "Max of contiguous %u PF queues are configured",
9020                         num);
9021
9022         if (num == 0) {
9023                 PMD_INIT_LOG(ERR,
9024                         "No PF queues are configured to enable RSS for port %u",
9025                         pf->dev_data->port_id);
9026                 return -ENOTSUP;
9027         }
9028
9029         if (pf->adapter->rss_reta_updated == 0) {
9030                 for (i = 0, j = 0; i < hw->func_caps.rss_table_size; i++, j++) {
9031                         if (j == num)
9032                                 j = 0;
9033                         lut = (lut << 8) | (j & ((0x1 <<
9034                                 hw->func_caps.rss_table_entry_width) - 1));
9035                         if ((i & 3) == 3)
9036                                 I40E_WRITE_REG(hw, I40E_PFQF_HLUT(i >> 2),
9037                                                rte_bswap32(lut));
9038                 }
9039         }
9040
9041         rss_conf = pf->dev_data->dev_conf.rx_adv_conf.rss_conf;
9042         if ((rss_conf.rss_hf & pf->adapter->flow_types_mask) == 0) {
9043                 i40e_pf_disable_rss(pf);
9044                 return 0;
9045         }
9046         if (rss_conf.rss_key == NULL || rss_conf.rss_key_len <
9047                 (I40E_PFQF_HKEY_MAX_INDEX + 1) * sizeof(uint32_t)) {
9048                 /* Random default keys */
9049                 static uint32_t rss_key_default[] = {0x6b793944,
9050                         0x23504cb5, 0x5bea75b6, 0x309f4f12, 0x3dc0a2b8,
9051                         0x024ddcdf, 0x339b8ca0, 0x4c4af64a, 0x34fac605,
9052                         0x55d85839, 0x3a58997d, 0x2ec938e1, 0x66031581};
9053
9054                 rss_conf.rss_key = (uint8_t *)rss_key_default;
9055                 rss_conf.rss_key_len = (I40E_PFQF_HKEY_MAX_INDEX + 1) *
9056                                                         sizeof(uint32_t);
9057         }
9058
9059         return i40e_hw_rss_hash_set(pf, &rss_conf);
9060 }
9061
9062 static int
9063 i40e_tunnel_filter_param_check(struct i40e_pf *pf,
9064                                struct rte_eth_tunnel_filter_conf *filter)
9065 {
9066         if (pf == NULL || filter == NULL) {
9067                 PMD_DRV_LOG(ERR, "Invalid parameter");
9068                 return -EINVAL;
9069         }
9070
9071         if (filter->queue_id >= pf->dev_data->nb_rx_queues) {
9072                 PMD_DRV_LOG(ERR, "Invalid queue ID");
9073                 return -EINVAL;
9074         }
9075
9076         if (filter->inner_vlan > RTE_ETHER_MAX_VLAN_ID) {
9077                 PMD_DRV_LOG(ERR, "Invalid inner VLAN ID");
9078                 return -EINVAL;
9079         }
9080
9081         if ((filter->filter_type & ETH_TUNNEL_FILTER_OMAC) &&
9082                 (rte_is_zero_ether_addr(&filter->outer_mac))) {
9083                 PMD_DRV_LOG(ERR, "Cannot add NULL outer MAC address");
9084                 return -EINVAL;
9085         }
9086
9087         if ((filter->filter_type & ETH_TUNNEL_FILTER_IMAC) &&
9088                 (rte_is_zero_ether_addr(&filter->inner_mac))) {
9089                 PMD_DRV_LOG(ERR, "Cannot add NULL inner MAC address");
9090                 return -EINVAL;
9091         }
9092
9093         return 0;
9094 }
9095
9096 #define I40E_GL_PRS_FVBM_MSK_ENA 0x80000000
9097 #define I40E_GL_PRS_FVBM(_i)     (0x00269760 + ((_i) * 4))
9098 int
9099 i40e_dev_set_gre_key_len(struct i40e_hw *hw, uint8_t len)
9100 {
9101         struct i40e_pf *pf = &((struct i40e_adapter *)hw->back)->pf;
9102         uint32_t val, reg;
9103         int ret = -EINVAL;
9104
9105         if (pf->support_multi_driver) {
9106                 PMD_DRV_LOG(ERR, "GRE key length configuration is unsupported");
9107                 return -ENOTSUP;
9108         }
9109
9110         val = I40E_READ_REG(hw, I40E_GL_PRS_FVBM(2));
9111         PMD_DRV_LOG(DEBUG, "Read original GL_PRS_FVBM with 0x%08x", val);
9112
9113         if (len == 3) {
9114                 reg = val | I40E_GL_PRS_FVBM_MSK_ENA;
9115         } else if (len == 4) {
9116                 reg = val & ~I40E_GL_PRS_FVBM_MSK_ENA;
9117         } else {
9118                 PMD_DRV_LOG(ERR, "Unsupported GRE key length of %u", len);
9119                 return ret;
9120         }
9121
9122         if (reg != val) {
9123                 ret = i40e_aq_debug_write_global_register(hw,
9124                                                    I40E_GL_PRS_FVBM(2),
9125                                                    reg, NULL);
9126                 if (ret != 0)
9127                         return ret;
9128                 PMD_DRV_LOG(DEBUG, "Global register 0x%08x is changed "
9129                             "with value 0x%08x",
9130                             I40E_GL_PRS_FVBM(2), reg);
9131         } else {
9132                 ret = 0;
9133         }
9134         PMD_DRV_LOG(DEBUG, "Read modified GL_PRS_FVBM with 0x%08x",
9135                     I40E_READ_REG(hw, I40E_GL_PRS_FVBM(2)));
9136
9137         return ret;
9138 }
9139
9140 static int
9141 i40e_dev_global_config_set(struct i40e_hw *hw, struct rte_eth_global_cfg *cfg)
9142 {
9143         int ret = -EINVAL;
9144
9145         if (!hw || !cfg)
9146                 return -EINVAL;
9147
9148         switch (cfg->cfg_type) {
9149         case RTE_ETH_GLOBAL_CFG_TYPE_GRE_KEY_LEN:
9150                 ret = i40e_dev_set_gre_key_len(hw, cfg->cfg.gre_key_len);
9151                 break;
9152         default:
9153                 PMD_DRV_LOG(ERR, "Unknown config type %u", cfg->cfg_type);
9154                 break;
9155         }
9156
9157         return ret;
9158 }
9159
9160 static int
9161 i40e_filter_ctrl_global_config(struct rte_eth_dev *dev,
9162                                enum rte_filter_op filter_op,
9163                                void *arg)
9164 {
9165         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
9166         int ret = I40E_ERR_PARAM;
9167
9168         switch (filter_op) {
9169         case RTE_ETH_FILTER_SET:
9170                 ret = i40e_dev_global_config_set(hw,
9171                         (struct rte_eth_global_cfg *)arg);
9172                 break;
9173         default:
9174                 PMD_DRV_LOG(ERR, "unknown operation %u", filter_op);
9175                 break;
9176         }
9177
9178         return ret;
9179 }
9180
9181 static int
9182 i40e_tunnel_filter_handle(struct rte_eth_dev *dev,
9183                           enum rte_filter_op filter_op,
9184                           void *arg)
9185 {
9186         struct rte_eth_tunnel_filter_conf *filter;
9187         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
9188         int ret = I40E_SUCCESS;
9189
9190         filter = (struct rte_eth_tunnel_filter_conf *)(arg);
9191
9192         if (i40e_tunnel_filter_param_check(pf, filter) < 0)
9193                 return I40E_ERR_PARAM;
9194
9195         switch (filter_op) {
9196         case RTE_ETH_FILTER_NOP:
9197                 if (!(pf->flags & I40E_FLAG_VXLAN))
9198                         ret = I40E_NOT_SUPPORTED;
9199                 break;
9200         case RTE_ETH_FILTER_ADD:
9201                 ret = i40e_dev_tunnel_filter_set(pf, filter, 1);
9202                 break;
9203         case RTE_ETH_FILTER_DELETE:
9204                 ret = i40e_dev_tunnel_filter_set(pf, filter, 0);
9205                 break;
9206         default:
9207                 PMD_DRV_LOG(ERR, "unknown operation %u", filter_op);
9208                 ret = I40E_ERR_PARAM;
9209                 break;
9210         }
9211
9212         return ret;
9213 }
9214
9215 static int
9216 i40e_pf_config_mq_rx(struct i40e_pf *pf)
9217 {
9218         int ret = 0;
9219         enum rte_eth_rx_mq_mode mq_mode = pf->dev_data->dev_conf.rxmode.mq_mode;
9220
9221         /* RSS setup */
9222         if (mq_mode & ETH_MQ_RX_RSS_FLAG)
9223                 ret = i40e_pf_config_rss(pf);
9224         else
9225                 i40e_pf_disable_rss(pf);
9226
9227         return ret;
9228 }
9229
9230 /* Get the symmetric hash enable configurations per port */
9231 static void
9232 i40e_get_symmetric_hash_enable_per_port(struct i40e_hw *hw, uint8_t *enable)
9233 {
9234         uint32_t reg = i40e_read_rx_ctl(hw, I40E_PRTQF_CTL_0);
9235
9236         *enable = reg & I40E_PRTQF_CTL_0_HSYM_ENA_MASK ? 1 : 0;
9237 }
9238
9239 /* Set the symmetric hash enable configurations per port */
9240 static void
9241 i40e_set_symmetric_hash_enable_per_port(struct i40e_hw *hw, uint8_t enable)
9242 {
9243         uint32_t reg = i40e_read_rx_ctl(hw, I40E_PRTQF_CTL_0);
9244
9245         if (enable > 0) {
9246                 if (reg & I40E_PRTQF_CTL_0_HSYM_ENA_MASK) {
9247                         PMD_DRV_LOG(INFO,
9248                                 "Symmetric hash has already been enabled");
9249                         return;
9250                 }
9251                 reg |= I40E_PRTQF_CTL_0_HSYM_ENA_MASK;
9252         } else {
9253                 if (!(reg & I40E_PRTQF_CTL_0_HSYM_ENA_MASK)) {
9254                         PMD_DRV_LOG(INFO,
9255                                 "Symmetric hash has already been disabled");
9256                         return;
9257                 }
9258                 reg &= ~I40E_PRTQF_CTL_0_HSYM_ENA_MASK;
9259         }
9260         i40e_write_rx_ctl(hw, I40E_PRTQF_CTL_0, reg);
9261         I40E_WRITE_FLUSH(hw);
9262 }
9263
9264 /*
9265  * Get global configurations of hash function type and symmetric hash enable
9266  * per flow type (pctype). Note that global configuration means it affects all
9267  * the ports on the same NIC.
9268  */
9269 static int
9270 i40e_get_hash_filter_global_config(struct i40e_hw *hw,
9271                                    struct rte_eth_hash_global_conf *g_cfg)
9272 {
9273         struct i40e_adapter *adapter = (struct i40e_adapter *)hw->back;
9274         uint32_t reg;
9275         uint16_t i, j;
9276
9277         memset(g_cfg, 0, sizeof(*g_cfg));
9278         reg = i40e_read_rx_ctl(hw, I40E_GLQF_CTL);
9279         if (reg & I40E_GLQF_CTL_HTOEP_MASK)
9280                 g_cfg->hash_func = RTE_ETH_HASH_FUNCTION_TOEPLITZ;
9281         else
9282                 g_cfg->hash_func = RTE_ETH_HASH_FUNCTION_SIMPLE_XOR;
9283         PMD_DRV_LOG(DEBUG, "Hash function is %s",
9284                 (reg & I40E_GLQF_CTL_HTOEP_MASK) ? "Toeplitz" : "Simple XOR");
9285
9286         /*
9287          * As i40e supports less than 64 flow types, only first 64 bits need to
9288          * be checked.
9289          */
9290         for (i = 1; i < RTE_SYM_HASH_MASK_ARRAY_SIZE; i++) {
9291                 g_cfg->valid_bit_mask[i] = 0ULL;
9292                 g_cfg->sym_hash_enable_mask[i] = 0ULL;
9293         }
9294
9295         g_cfg->valid_bit_mask[0] = adapter->flow_types_mask;
9296
9297         for (i = RTE_ETH_FLOW_UNKNOWN + 1; i < UINT64_BIT; i++) {
9298                 if (!adapter->pctypes_tbl[i])
9299                         continue;
9300                 for (j = I40E_FILTER_PCTYPE_INVALID + 1;
9301                      j < I40E_FILTER_PCTYPE_MAX; j++) {
9302                         if (adapter->pctypes_tbl[i] & (1ULL << j)) {
9303                                 reg = i40e_read_rx_ctl(hw, I40E_GLQF_HSYM(j));
9304                                 if (reg & I40E_GLQF_HSYM_SYMH_ENA_MASK) {
9305                                         g_cfg->sym_hash_enable_mask[0] |=
9306                                                                 (1ULL << i);
9307                                 }
9308                         }
9309                 }
9310         }
9311
9312         return 0;
9313 }
9314
9315 static int
9316 i40e_hash_global_config_check(const struct i40e_adapter *adapter,
9317                               const struct rte_eth_hash_global_conf *g_cfg)
9318 {
9319         uint32_t i;
9320         uint64_t mask0, i40e_mask = adapter->flow_types_mask;
9321
9322         if (g_cfg->hash_func != RTE_ETH_HASH_FUNCTION_TOEPLITZ &&
9323                 g_cfg->hash_func != RTE_ETH_HASH_FUNCTION_SIMPLE_XOR &&
9324                 g_cfg->hash_func != RTE_ETH_HASH_FUNCTION_DEFAULT) {
9325                 PMD_DRV_LOG(ERR, "Unsupported hash function type %d",
9326                                                 g_cfg->hash_func);
9327                 return -EINVAL;
9328         }
9329
9330         /*
9331          * As i40e supports less than 64 flow types, only first 64 bits need to
9332          * be checked.
9333          */
9334         mask0 = g_cfg->valid_bit_mask[0];
9335         for (i = 0; i < RTE_SYM_HASH_MASK_ARRAY_SIZE; i++) {
9336                 if (i == 0) {
9337                         /* Check if any unsupported flow type configured */
9338                         if ((mask0 | i40e_mask) ^ i40e_mask)
9339                                 goto mask_err;
9340                 } else {
9341                         if (g_cfg->valid_bit_mask[i])
9342                                 goto mask_err;
9343                 }
9344         }
9345
9346         return 0;
9347
9348 mask_err:
9349         PMD_DRV_LOG(ERR, "i40e unsupported flow type bit(s) configured");
9350
9351         return -EINVAL;
9352 }
9353
9354 /*
9355  * Set global configurations of hash function type and symmetric hash enable
9356  * per flow type (pctype). Note any modifying global configuration will affect
9357  * all the ports on the same NIC.
9358  */
9359 static int
9360 i40e_set_hash_filter_global_config(struct i40e_hw *hw,
9361                                    struct rte_eth_hash_global_conf *g_cfg)
9362 {
9363         struct i40e_adapter *adapter = (struct i40e_adapter *)hw->back;
9364         struct i40e_pf *pf = &((struct i40e_adapter *)hw->back)->pf;
9365         int ret;
9366         uint16_t i, j;
9367         uint32_t reg;
9368         uint64_t mask0 = g_cfg->valid_bit_mask[0] & adapter->flow_types_mask;
9369
9370         if (pf->support_multi_driver) {
9371                 PMD_DRV_LOG(ERR, "Hash global configuration is not supported.");
9372                 return -ENOTSUP;
9373         }
9374
9375         /* Check the input parameters */
9376         ret = i40e_hash_global_config_check(adapter, g_cfg);
9377         if (ret < 0)
9378                 return ret;
9379
9380         /*
9381          * As i40e supports less than 64 flow types, only first 64 bits need to
9382          * be configured.
9383          */
9384         for (i = RTE_ETH_FLOW_UNKNOWN + 1; mask0 && i < UINT64_BIT; i++) {
9385                 if (mask0 & (1UL << i)) {
9386                         reg = (g_cfg->sym_hash_enable_mask[0] & (1ULL << i)) ?
9387                                         I40E_GLQF_HSYM_SYMH_ENA_MASK : 0;
9388
9389                         for (j = I40E_FILTER_PCTYPE_INVALID + 1;
9390                              j < I40E_FILTER_PCTYPE_MAX; j++) {
9391                                 if (adapter->pctypes_tbl[i] & (1ULL << j))
9392                                         i40e_write_global_rx_ctl(hw,
9393                                                           I40E_GLQF_HSYM(j),
9394                                                           reg);
9395                         }
9396                 }
9397         }
9398
9399         reg = i40e_read_rx_ctl(hw, I40E_GLQF_CTL);
9400         if (g_cfg->hash_func == RTE_ETH_HASH_FUNCTION_TOEPLITZ) {
9401                 /* Toeplitz */
9402                 if (reg & I40E_GLQF_CTL_HTOEP_MASK) {
9403                         PMD_DRV_LOG(DEBUG,
9404                                 "Hash function already set to Toeplitz");
9405                         goto out;
9406                 }
9407                 reg |= I40E_GLQF_CTL_HTOEP_MASK;
9408         } else if (g_cfg->hash_func == RTE_ETH_HASH_FUNCTION_SIMPLE_XOR) {
9409                 /* Simple XOR */
9410                 if (!(reg & I40E_GLQF_CTL_HTOEP_MASK)) {
9411                         PMD_DRV_LOG(DEBUG,
9412                                 "Hash function already set to Simple XOR");
9413                         goto out;
9414                 }
9415                 reg &= ~I40E_GLQF_CTL_HTOEP_MASK;
9416         } else
9417                 /* Use the default, and keep it as it is */
9418                 goto out;
9419
9420         i40e_write_global_rx_ctl(hw, I40E_GLQF_CTL, reg);
9421
9422 out:
9423         I40E_WRITE_FLUSH(hw);
9424
9425         return 0;
9426 }
9427
9428 /**
9429  * Valid input sets for hash and flow director filters per PCTYPE
9430  */
9431 static uint64_t
9432 i40e_get_valid_input_set(enum i40e_filter_pctype pctype,
9433                 enum rte_filter_type filter)
9434 {
9435         uint64_t valid;
9436
9437         static const uint64_t valid_hash_inset_table[] = {
9438                 [I40E_FILTER_PCTYPE_FRAG_IPV4] =
9439                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9440                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9441                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV4_SRC |
9442                         I40E_INSET_IPV4_DST | I40E_INSET_IPV4_TOS |
9443                         I40E_INSET_IPV4_PROTO | I40E_INSET_IPV4_TTL |
9444                         I40E_INSET_TUNNEL_DMAC | I40E_INSET_TUNNEL_ID |
9445                         I40E_INSET_FLEX_PAYLOAD,
9446                 [I40E_FILTER_PCTYPE_NONF_IPV4_UDP] =
9447                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9448                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9449                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV4_TOS |
9450                         I40E_INSET_IPV4_PROTO | I40E_INSET_IPV4_TTL |
9451                         I40E_INSET_TUNNEL_DMAC | I40E_INSET_TUNNEL_ID |
9452                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9453                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT |
9454                         I40E_INSET_FLEX_PAYLOAD,
9455                 [I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP] =
9456                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9457                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9458                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV4_TOS |
9459                         I40E_INSET_IPV4_PROTO | I40E_INSET_IPV4_TTL |
9460                         I40E_INSET_TUNNEL_DMAC | I40E_INSET_TUNNEL_ID |
9461                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9462                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT |
9463                         I40E_INSET_FLEX_PAYLOAD,
9464                 [I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP] =
9465                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9466                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9467                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV4_TOS |
9468                         I40E_INSET_IPV4_PROTO | I40E_INSET_IPV4_TTL |
9469                         I40E_INSET_TUNNEL_DMAC | I40E_INSET_TUNNEL_ID |
9470                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9471                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT |
9472                         I40E_INSET_FLEX_PAYLOAD,
9473                 [I40E_FILTER_PCTYPE_NONF_IPV4_TCP] =
9474                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9475                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9476                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV4_TOS |
9477                         I40E_INSET_IPV4_PROTO | I40E_INSET_IPV4_TTL |
9478                         I40E_INSET_TUNNEL_DMAC | I40E_INSET_TUNNEL_ID |
9479                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9480                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT |
9481                         I40E_INSET_TCP_FLAGS | I40E_INSET_FLEX_PAYLOAD,
9482                 [I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK] =
9483                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9484                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9485                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV4_TOS |
9486                         I40E_INSET_IPV4_PROTO | I40E_INSET_IPV4_TTL |
9487                         I40E_INSET_TUNNEL_DMAC | I40E_INSET_TUNNEL_ID |
9488                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9489                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT |
9490                         I40E_INSET_TCP_FLAGS | I40E_INSET_FLEX_PAYLOAD,
9491                 [I40E_FILTER_PCTYPE_NONF_IPV4_SCTP] =
9492                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9493                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9494                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV4_TOS |
9495                         I40E_INSET_IPV4_PROTO | I40E_INSET_IPV4_TTL |
9496                         I40E_INSET_TUNNEL_DMAC | I40E_INSET_TUNNEL_ID |
9497                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9498                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT |
9499                         I40E_INSET_SCTP_VT | I40E_INSET_FLEX_PAYLOAD,
9500                 [I40E_FILTER_PCTYPE_NONF_IPV4_OTHER] =
9501                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9502                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9503                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV4_TOS |
9504                         I40E_INSET_IPV4_PROTO | I40E_INSET_IPV4_TTL |
9505                         I40E_INSET_TUNNEL_DMAC | I40E_INSET_TUNNEL_ID |
9506                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9507                         I40E_INSET_FLEX_PAYLOAD,
9508                 [I40E_FILTER_PCTYPE_FRAG_IPV6] =
9509                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9510                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9511                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV6_TC |
9512                         I40E_INSET_IPV6_FLOW | I40E_INSET_IPV6_NEXT_HDR |
9513                         I40E_INSET_IPV6_HOP_LIMIT | I40E_INSET_TUNNEL_DMAC |
9514                         I40E_INSET_TUNNEL_ID | I40E_INSET_IPV6_SRC |
9515                         I40E_INSET_IPV6_DST | I40E_INSET_FLEX_PAYLOAD,
9516                 [I40E_FILTER_PCTYPE_NONF_IPV6_UDP] =
9517                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9518                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9519                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV6_TC |
9520                         I40E_INSET_IPV6_FLOW | I40E_INSET_IPV6_NEXT_HDR |
9521                         I40E_INSET_IPV6_HOP_LIMIT | I40E_INSET_IPV6_SRC |
9522                         I40E_INSET_IPV6_DST | I40E_INSET_SRC_PORT |
9523                         I40E_INSET_DST_PORT | I40E_INSET_FLEX_PAYLOAD,
9524                 [I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP] =
9525                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9526                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9527                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV6_TC |
9528                         I40E_INSET_IPV6_FLOW | I40E_INSET_IPV6_NEXT_HDR |
9529                         I40E_INSET_IPV6_HOP_LIMIT | I40E_INSET_IPV6_SRC |
9530                         I40E_INSET_IPV6_DST | I40E_INSET_SRC_PORT |
9531                         I40E_INSET_DST_PORT | I40E_INSET_TCP_FLAGS |
9532                         I40E_INSET_FLEX_PAYLOAD,
9533                 [I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP] =
9534                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9535                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9536                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV6_TC |
9537                         I40E_INSET_IPV6_FLOW | I40E_INSET_IPV6_NEXT_HDR |
9538                         I40E_INSET_IPV6_HOP_LIMIT | I40E_INSET_IPV6_SRC |
9539                         I40E_INSET_IPV6_DST | I40E_INSET_SRC_PORT |
9540                         I40E_INSET_DST_PORT | I40E_INSET_TCP_FLAGS |
9541                         I40E_INSET_FLEX_PAYLOAD,
9542                 [I40E_FILTER_PCTYPE_NONF_IPV6_TCP] =
9543                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9544                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9545                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV6_TC |
9546                         I40E_INSET_IPV6_FLOW | I40E_INSET_IPV6_NEXT_HDR |
9547                         I40E_INSET_IPV6_HOP_LIMIT | I40E_INSET_IPV6_SRC |
9548                         I40E_INSET_IPV6_DST | I40E_INSET_SRC_PORT |
9549                         I40E_INSET_DST_PORT | I40E_INSET_TCP_FLAGS |
9550                         I40E_INSET_FLEX_PAYLOAD,
9551                 [I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK] =
9552                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9553                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9554                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV6_TC |
9555                         I40E_INSET_IPV6_FLOW | I40E_INSET_IPV6_NEXT_HDR |
9556                         I40E_INSET_IPV6_HOP_LIMIT | I40E_INSET_IPV6_SRC |
9557                         I40E_INSET_IPV6_DST | I40E_INSET_SRC_PORT |
9558                         I40E_INSET_DST_PORT | I40E_INSET_TCP_FLAGS |
9559                         I40E_INSET_FLEX_PAYLOAD,
9560                 [I40E_FILTER_PCTYPE_NONF_IPV6_SCTP] =
9561                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9562                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9563                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV6_TC |
9564                         I40E_INSET_IPV6_FLOW | I40E_INSET_IPV6_NEXT_HDR |
9565                         I40E_INSET_IPV6_HOP_LIMIT | I40E_INSET_IPV6_SRC |
9566                         I40E_INSET_IPV6_DST | I40E_INSET_SRC_PORT |
9567                         I40E_INSET_DST_PORT | I40E_INSET_SCTP_VT |
9568                         I40E_INSET_FLEX_PAYLOAD,
9569                 [I40E_FILTER_PCTYPE_NONF_IPV6_OTHER] =
9570                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9571                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9572                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_IPV6_TC |
9573                         I40E_INSET_IPV6_FLOW | I40E_INSET_IPV6_NEXT_HDR |
9574                         I40E_INSET_IPV6_HOP_LIMIT | I40E_INSET_IPV6_SRC |
9575                         I40E_INSET_IPV6_DST | I40E_INSET_TUNNEL_ID |
9576                         I40E_INSET_FLEX_PAYLOAD,
9577                 [I40E_FILTER_PCTYPE_L2_PAYLOAD] =
9578                         I40E_INSET_DMAC | I40E_INSET_SMAC |
9579                         I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9580                         I40E_INSET_VLAN_TUNNEL | I40E_INSET_LAST_ETHER_TYPE |
9581                         I40E_INSET_FLEX_PAYLOAD,
9582         };
9583
9584         /**
9585          * Flow director supports only fields defined in
9586          * union rte_eth_fdir_flow.
9587          */
9588         static const uint64_t valid_fdir_inset_table[] = {
9589                 [I40E_FILTER_PCTYPE_FRAG_IPV4] =
9590                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9591                 I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9592                 I40E_INSET_IPV4_TOS | I40E_INSET_IPV4_PROTO |
9593                 I40E_INSET_IPV4_TTL,
9594                 [I40E_FILTER_PCTYPE_NONF_IPV4_UDP] =
9595                 I40E_INSET_DMAC | I40E_INSET_SMAC |
9596                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9597                 I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9598                 I40E_INSET_IPV4_TOS | I40E_INSET_IPV4_TTL |
9599                 I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9600                 [I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP] =
9601                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9602                 I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9603                 I40E_INSET_IPV4_TOS | I40E_INSET_IPV4_TTL |
9604                 I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9605                 [I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP] =
9606                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9607                 I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9608                 I40E_INSET_IPV4_TOS | I40E_INSET_IPV4_TTL |
9609                 I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9610                 [I40E_FILTER_PCTYPE_NONF_IPV4_TCP] =
9611                 I40E_INSET_DMAC | I40E_INSET_SMAC |
9612                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9613                 I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9614                 I40E_INSET_IPV4_TOS | I40E_INSET_IPV4_TTL |
9615                 I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9616                 [I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK] =
9617                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9618                 I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9619                 I40E_INSET_IPV4_TOS | I40E_INSET_IPV4_TTL |
9620                 I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9621                 [I40E_FILTER_PCTYPE_NONF_IPV4_SCTP] =
9622                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9623                 I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9624                 I40E_INSET_IPV4_TOS | I40E_INSET_IPV4_TTL |
9625                 I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT |
9626                 I40E_INSET_SCTP_VT,
9627                 [I40E_FILTER_PCTYPE_NONF_IPV4_OTHER] =
9628                 I40E_INSET_DMAC | I40E_INSET_SMAC |
9629                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9630                 I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9631                 I40E_INSET_IPV4_TOS | I40E_INSET_IPV4_PROTO |
9632                 I40E_INSET_IPV4_TTL,
9633                 [I40E_FILTER_PCTYPE_FRAG_IPV6] =
9634                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9635                 I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9636                 I40E_INSET_IPV6_TC | I40E_INSET_IPV6_NEXT_HDR |
9637                 I40E_INSET_IPV6_HOP_LIMIT,
9638                 [I40E_FILTER_PCTYPE_NONF_IPV6_UDP] =
9639                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9640                 I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9641                 I40E_INSET_IPV6_TC | I40E_INSET_IPV6_HOP_LIMIT |
9642                 I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9643                 [I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP] =
9644                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9645                 I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9646                 I40E_INSET_IPV6_TC | I40E_INSET_IPV6_HOP_LIMIT |
9647                 I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9648                 [I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP] =
9649                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9650                 I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9651                 I40E_INSET_IPV6_TC | I40E_INSET_IPV6_HOP_LIMIT |
9652                 I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9653                 [I40E_FILTER_PCTYPE_NONF_IPV6_TCP] =
9654                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9655                 I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9656                 I40E_INSET_IPV6_TC | I40E_INSET_IPV6_HOP_LIMIT |
9657                 I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9658                 [I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK] =
9659                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9660                 I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9661                 I40E_INSET_IPV6_TC | I40E_INSET_IPV6_HOP_LIMIT |
9662                 I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9663                 [I40E_FILTER_PCTYPE_NONF_IPV6_SCTP] =
9664                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9665                 I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9666                 I40E_INSET_IPV6_TC | I40E_INSET_IPV6_HOP_LIMIT |
9667                 I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT |
9668                 I40E_INSET_SCTP_VT,
9669                 [I40E_FILTER_PCTYPE_NONF_IPV6_OTHER] =
9670                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9671                 I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9672                 I40E_INSET_IPV6_TC | I40E_INSET_IPV6_NEXT_HDR |
9673                 I40E_INSET_IPV6_HOP_LIMIT,
9674                 [I40E_FILTER_PCTYPE_L2_PAYLOAD] =
9675                 I40E_INSET_VLAN_OUTER | I40E_INSET_VLAN_INNER |
9676                 I40E_INSET_LAST_ETHER_TYPE,
9677         };
9678
9679         if (pctype > I40E_FILTER_PCTYPE_L2_PAYLOAD)
9680                 return 0;
9681         if (filter == RTE_ETH_FILTER_HASH)
9682                 valid = valid_hash_inset_table[pctype];
9683         else
9684                 valid = valid_fdir_inset_table[pctype];
9685
9686         return valid;
9687 }
9688
9689 /**
9690  * Validate if the input set is allowed for a specific PCTYPE
9691  */
9692 int
9693 i40e_validate_input_set(enum i40e_filter_pctype pctype,
9694                 enum rte_filter_type filter, uint64_t inset)
9695 {
9696         uint64_t valid;
9697
9698         valid = i40e_get_valid_input_set(pctype, filter);
9699         if (inset & (~valid))
9700                 return -EINVAL;
9701
9702         return 0;
9703 }
9704
9705 /* default input set fields combination per pctype */
9706 uint64_t
9707 i40e_get_default_input_set(uint16_t pctype)
9708 {
9709         static const uint64_t default_inset_table[] = {
9710                 [I40E_FILTER_PCTYPE_FRAG_IPV4] =
9711                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST,
9712                 [I40E_FILTER_PCTYPE_NONF_IPV4_UDP] =
9713                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9714                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9715                 [I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP] =
9716                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9717                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9718                 [I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP] =
9719                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9720                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9721                 [I40E_FILTER_PCTYPE_NONF_IPV4_TCP] =
9722                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9723                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9724                 [I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK] =
9725                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9726                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9727                 [I40E_FILTER_PCTYPE_NONF_IPV4_SCTP] =
9728                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST |
9729                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT |
9730                         I40E_INSET_SCTP_VT,
9731                 [I40E_FILTER_PCTYPE_NONF_IPV4_OTHER] =
9732                         I40E_INSET_IPV4_SRC | I40E_INSET_IPV4_DST,
9733                 [I40E_FILTER_PCTYPE_FRAG_IPV6] =
9734                         I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST,
9735                 [I40E_FILTER_PCTYPE_NONF_IPV6_UDP] =
9736                         I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9737                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9738                 [I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP] =
9739                         I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9740                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9741                 [I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP] =
9742                         I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9743                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9744                 [I40E_FILTER_PCTYPE_NONF_IPV6_TCP] =
9745                         I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9746                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9747                 [I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK] =
9748                         I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9749                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT,
9750                 [I40E_FILTER_PCTYPE_NONF_IPV6_SCTP] =
9751                         I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST |
9752                         I40E_INSET_SRC_PORT | I40E_INSET_DST_PORT |
9753                         I40E_INSET_SCTP_VT,
9754                 [I40E_FILTER_PCTYPE_NONF_IPV6_OTHER] =
9755                         I40E_INSET_IPV6_SRC | I40E_INSET_IPV6_DST,
9756                 [I40E_FILTER_PCTYPE_L2_PAYLOAD] =
9757                         I40E_INSET_LAST_ETHER_TYPE,
9758         };
9759
9760         if (pctype > I40E_FILTER_PCTYPE_L2_PAYLOAD)
9761                 return 0;
9762
9763         return default_inset_table[pctype];
9764 }
9765
9766 /**
9767  * Parse the input set from index to logical bit masks
9768  */
9769 static int
9770 i40e_parse_input_set(uint64_t *inset,
9771                      enum i40e_filter_pctype pctype,
9772                      enum rte_eth_input_set_field *field,
9773                      uint16_t size)
9774 {
9775         uint16_t i, j;
9776         int ret = -EINVAL;
9777
9778         static const struct {
9779                 enum rte_eth_input_set_field field;
9780                 uint64_t inset;
9781         } inset_convert_table[] = {
9782                 {RTE_ETH_INPUT_SET_NONE, I40E_INSET_NONE},
9783                 {RTE_ETH_INPUT_SET_L2_SRC_MAC, I40E_INSET_SMAC},
9784                 {RTE_ETH_INPUT_SET_L2_DST_MAC, I40E_INSET_DMAC},
9785                 {RTE_ETH_INPUT_SET_L2_OUTER_VLAN, I40E_INSET_VLAN_OUTER},
9786                 {RTE_ETH_INPUT_SET_L2_INNER_VLAN, I40E_INSET_VLAN_INNER},
9787                 {RTE_ETH_INPUT_SET_L2_ETHERTYPE, I40E_INSET_LAST_ETHER_TYPE},
9788                 {RTE_ETH_INPUT_SET_L3_SRC_IP4, I40E_INSET_IPV4_SRC},
9789                 {RTE_ETH_INPUT_SET_L3_DST_IP4, I40E_INSET_IPV4_DST},
9790                 {RTE_ETH_INPUT_SET_L3_IP4_TOS, I40E_INSET_IPV4_TOS},
9791                 {RTE_ETH_INPUT_SET_L3_IP4_PROTO, I40E_INSET_IPV4_PROTO},
9792                 {RTE_ETH_INPUT_SET_L3_IP4_TTL, I40E_INSET_IPV4_TTL},
9793                 {RTE_ETH_INPUT_SET_L3_SRC_IP6, I40E_INSET_IPV6_SRC},
9794                 {RTE_ETH_INPUT_SET_L3_DST_IP6, I40E_INSET_IPV6_DST},
9795                 {RTE_ETH_INPUT_SET_L3_IP6_TC, I40E_INSET_IPV6_TC},
9796                 {RTE_ETH_INPUT_SET_L3_IP6_NEXT_HEADER,
9797                         I40E_INSET_IPV6_NEXT_HDR},
9798                 {RTE_ETH_INPUT_SET_L3_IP6_HOP_LIMITS,
9799                         I40E_INSET_IPV6_HOP_LIMIT},
9800                 {RTE_ETH_INPUT_SET_L4_UDP_SRC_PORT, I40E_INSET_SRC_PORT},
9801                 {RTE_ETH_INPUT_SET_L4_TCP_SRC_PORT, I40E_INSET_SRC_PORT},
9802                 {RTE_ETH_INPUT_SET_L4_SCTP_SRC_PORT, I40E_INSET_SRC_PORT},
9803                 {RTE_ETH_INPUT_SET_L4_UDP_DST_PORT, I40E_INSET_DST_PORT},
9804                 {RTE_ETH_INPUT_SET_L4_TCP_DST_PORT, I40E_INSET_DST_PORT},
9805                 {RTE_ETH_INPUT_SET_L4_SCTP_DST_PORT, I40E_INSET_DST_PORT},
9806                 {RTE_ETH_INPUT_SET_L4_SCTP_VERIFICATION_TAG,
9807                         I40E_INSET_SCTP_VT},
9808                 {RTE_ETH_INPUT_SET_TUNNEL_L2_INNER_DST_MAC,
9809                         I40E_INSET_TUNNEL_DMAC},
9810                 {RTE_ETH_INPUT_SET_TUNNEL_L2_INNER_VLAN,
9811                         I40E_INSET_VLAN_TUNNEL},
9812                 {RTE_ETH_INPUT_SET_TUNNEL_L4_UDP_KEY,
9813                         I40E_INSET_TUNNEL_ID},
9814                 {RTE_ETH_INPUT_SET_TUNNEL_GRE_KEY, I40E_INSET_TUNNEL_ID},
9815                 {RTE_ETH_INPUT_SET_FLEX_PAYLOAD_1ST_WORD,
9816                         I40E_INSET_FLEX_PAYLOAD_W1},
9817                 {RTE_ETH_INPUT_SET_FLEX_PAYLOAD_2ND_WORD,
9818                         I40E_INSET_FLEX_PAYLOAD_W2},
9819                 {RTE_ETH_INPUT_SET_FLEX_PAYLOAD_3RD_WORD,
9820                         I40E_INSET_FLEX_PAYLOAD_W3},
9821                 {RTE_ETH_INPUT_SET_FLEX_PAYLOAD_4TH_WORD,
9822                         I40E_INSET_FLEX_PAYLOAD_W4},
9823                 {RTE_ETH_INPUT_SET_FLEX_PAYLOAD_5TH_WORD,
9824                         I40E_INSET_FLEX_PAYLOAD_W5},
9825                 {RTE_ETH_INPUT_SET_FLEX_PAYLOAD_6TH_WORD,
9826                         I40E_INSET_FLEX_PAYLOAD_W6},
9827                 {RTE_ETH_INPUT_SET_FLEX_PAYLOAD_7TH_WORD,
9828                         I40E_INSET_FLEX_PAYLOAD_W7},
9829                 {RTE_ETH_INPUT_SET_FLEX_PAYLOAD_8TH_WORD,
9830                         I40E_INSET_FLEX_PAYLOAD_W8},
9831         };
9832
9833         if (!inset || !field || size > RTE_ETH_INSET_SIZE_MAX)
9834                 return ret;
9835
9836         /* Only one item allowed for default or all */
9837         if (size == 1) {
9838                 if (field[0] == RTE_ETH_INPUT_SET_DEFAULT) {
9839                         *inset = i40e_get_default_input_set(pctype);
9840                         return 0;
9841                 } else if (field[0] == RTE_ETH_INPUT_SET_NONE) {
9842                         *inset = I40E_INSET_NONE;
9843                         return 0;
9844                 }
9845         }
9846
9847         for (i = 0, *inset = 0; i < size; i++) {
9848                 for (j = 0; j < RTE_DIM(inset_convert_table); j++) {
9849                         if (field[i] == inset_convert_table[j].field) {
9850                                 *inset |= inset_convert_table[j].inset;
9851                                 break;
9852                         }
9853                 }
9854
9855                 /* It contains unsupported input set, return immediately */
9856                 if (j == RTE_DIM(inset_convert_table))
9857                         return ret;
9858         }
9859
9860         return 0;
9861 }
9862
9863 /**
9864  * Translate the input set from bit masks to register aware bit masks
9865  * and vice versa
9866  */
9867 uint64_t
9868 i40e_translate_input_set_reg(enum i40e_mac_type type, uint64_t input)
9869 {
9870         uint64_t val = 0;
9871         uint16_t i;
9872
9873         struct inset_map {
9874                 uint64_t inset;
9875                 uint64_t inset_reg;
9876         };
9877
9878         static const struct inset_map inset_map_common[] = {
9879                 {I40E_INSET_DMAC, I40E_REG_INSET_L2_DMAC},
9880                 {I40E_INSET_SMAC, I40E_REG_INSET_L2_SMAC},
9881                 {I40E_INSET_VLAN_OUTER, I40E_REG_INSET_L2_OUTER_VLAN},
9882                 {I40E_INSET_VLAN_INNER, I40E_REG_INSET_L2_INNER_VLAN},
9883                 {I40E_INSET_LAST_ETHER_TYPE, I40E_REG_INSET_LAST_ETHER_TYPE},
9884                 {I40E_INSET_IPV4_TOS, I40E_REG_INSET_L3_IP4_TOS},
9885                 {I40E_INSET_IPV6_SRC, I40E_REG_INSET_L3_SRC_IP6},
9886                 {I40E_INSET_IPV6_DST, I40E_REG_INSET_L3_DST_IP6},
9887                 {I40E_INSET_IPV6_TC, I40E_REG_INSET_L3_IP6_TC},
9888                 {I40E_INSET_IPV6_NEXT_HDR, I40E_REG_INSET_L3_IP6_NEXT_HDR},
9889                 {I40E_INSET_IPV6_HOP_LIMIT, I40E_REG_INSET_L3_IP6_HOP_LIMIT},
9890                 {I40E_INSET_SRC_PORT, I40E_REG_INSET_L4_SRC_PORT},
9891                 {I40E_INSET_DST_PORT, I40E_REG_INSET_L4_DST_PORT},
9892                 {I40E_INSET_SCTP_VT, I40E_REG_INSET_L4_SCTP_VERIFICATION_TAG},
9893                 {I40E_INSET_TUNNEL_ID, I40E_REG_INSET_TUNNEL_ID},
9894                 {I40E_INSET_TUNNEL_DMAC,
9895                         I40E_REG_INSET_TUNNEL_L2_INNER_DST_MAC},
9896                 {I40E_INSET_TUNNEL_IPV4_DST, I40E_REG_INSET_TUNNEL_L3_DST_IP4},
9897                 {I40E_INSET_TUNNEL_IPV6_DST, I40E_REG_INSET_TUNNEL_L3_DST_IP6},
9898                 {I40E_INSET_TUNNEL_SRC_PORT,
9899                         I40E_REG_INSET_TUNNEL_L4_UDP_SRC_PORT},
9900                 {I40E_INSET_TUNNEL_DST_PORT,
9901                         I40E_REG_INSET_TUNNEL_L4_UDP_DST_PORT},
9902                 {I40E_INSET_VLAN_TUNNEL, I40E_REG_INSET_TUNNEL_VLAN},
9903                 {I40E_INSET_FLEX_PAYLOAD_W1, I40E_REG_INSET_FLEX_PAYLOAD_WORD1},
9904                 {I40E_INSET_FLEX_PAYLOAD_W2, I40E_REG_INSET_FLEX_PAYLOAD_WORD2},
9905                 {I40E_INSET_FLEX_PAYLOAD_W3, I40E_REG_INSET_FLEX_PAYLOAD_WORD3},
9906                 {I40E_INSET_FLEX_PAYLOAD_W4, I40E_REG_INSET_FLEX_PAYLOAD_WORD4},
9907                 {I40E_INSET_FLEX_PAYLOAD_W5, I40E_REG_INSET_FLEX_PAYLOAD_WORD5},
9908                 {I40E_INSET_FLEX_PAYLOAD_W6, I40E_REG_INSET_FLEX_PAYLOAD_WORD6},
9909                 {I40E_INSET_FLEX_PAYLOAD_W7, I40E_REG_INSET_FLEX_PAYLOAD_WORD7},
9910                 {I40E_INSET_FLEX_PAYLOAD_W8, I40E_REG_INSET_FLEX_PAYLOAD_WORD8},
9911         };
9912
9913     /* some different registers map in x722*/
9914         static const struct inset_map inset_map_diff_x722[] = {
9915                 {I40E_INSET_IPV4_SRC, I40E_X722_REG_INSET_L3_SRC_IP4},
9916                 {I40E_INSET_IPV4_DST, I40E_X722_REG_INSET_L3_DST_IP4},
9917                 {I40E_INSET_IPV4_PROTO, I40E_X722_REG_INSET_L3_IP4_PROTO},
9918                 {I40E_INSET_IPV4_TTL, I40E_X722_REG_INSET_L3_IP4_TTL},
9919         };
9920
9921         static const struct inset_map inset_map_diff_not_x722[] = {
9922                 {I40E_INSET_IPV4_SRC, I40E_REG_INSET_L3_SRC_IP4},
9923                 {I40E_INSET_IPV4_DST, I40E_REG_INSET_L3_DST_IP4},
9924                 {I40E_INSET_IPV4_PROTO, I40E_REG_INSET_L3_IP4_PROTO},
9925                 {I40E_INSET_IPV4_TTL, I40E_REG_INSET_L3_IP4_TTL},
9926         };
9927
9928         if (input == 0)
9929                 return val;
9930
9931         /* Translate input set to register aware inset */
9932         if (type == I40E_MAC_X722) {
9933                 for (i = 0; i < RTE_DIM(inset_map_diff_x722); i++) {
9934                         if (input & inset_map_diff_x722[i].inset)
9935                                 val |= inset_map_diff_x722[i].inset_reg;
9936                 }
9937         } else {
9938                 for (i = 0; i < RTE_DIM(inset_map_diff_not_x722); i++) {
9939                         if (input & inset_map_diff_not_x722[i].inset)
9940                                 val |= inset_map_diff_not_x722[i].inset_reg;
9941                 }
9942         }
9943
9944         for (i = 0; i < RTE_DIM(inset_map_common); i++) {
9945                 if (input & inset_map_common[i].inset)
9946                         val |= inset_map_common[i].inset_reg;
9947         }
9948
9949         return val;
9950 }
9951
9952 int
9953 i40e_generate_inset_mask_reg(uint64_t inset, uint32_t *mask, uint8_t nb_elem)
9954 {
9955         uint8_t i, idx = 0;
9956         uint64_t inset_need_mask = inset;
9957
9958         static const struct {
9959                 uint64_t inset;
9960                 uint32_t mask;
9961         } inset_mask_map[] = {
9962                 {I40E_INSET_IPV4_TOS, I40E_INSET_IPV4_TOS_MASK},
9963                 {I40E_INSET_IPV4_PROTO | I40E_INSET_IPV4_TTL, 0},
9964                 {I40E_INSET_IPV4_PROTO, I40E_INSET_IPV4_PROTO_MASK},
9965                 {I40E_INSET_IPV4_TTL, I40E_INSET_IPv4_TTL_MASK},
9966                 {I40E_INSET_IPV6_TC, I40E_INSET_IPV6_TC_MASK},
9967                 {I40E_INSET_IPV6_NEXT_HDR | I40E_INSET_IPV6_HOP_LIMIT, 0},
9968                 {I40E_INSET_IPV6_NEXT_HDR, I40E_INSET_IPV6_NEXT_HDR_MASK},
9969                 {I40E_INSET_IPV6_HOP_LIMIT, I40E_INSET_IPV6_HOP_LIMIT_MASK},
9970         };
9971
9972         if (!inset || !mask || !nb_elem)
9973                 return 0;
9974
9975         for (i = 0, idx = 0; i < RTE_DIM(inset_mask_map); i++) {
9976                 /* Clear the inset bit, if no MASK is required,
9977                  * for example proto + ttl
9978                  */
9979                 if ((inset & inset_mask_map[i].inset) ==
9980                      inset_mask_map[i].inset && inset_mask_map[i].mask == 0)
9981                         inset_need_mask &= ~inset_mask_map[i].inset;
9982                 if (!inset_need_mask)
9983                         return 0;
9984         }
9985         for (i = 0, idx = 0; i < RTE_DIM(inset_mask_map); i++) {
9986                 if ((inset_need_mask & inset_mask_map[i].inset) ==
9987                     inset_mask_map[i].inset) {
9988                         if (idx >= nb_elem) {
9989                                 PMD_DRV_LOG(ERR, "exceed maximal number of bitmasks");
9990                                 return -EINVAL;
9991                         }
9992                         mask[idx] = inset_mask_map[i].mask;
9993                         idx++;
9994                 }
9995         }
9996
9997         return idx;
9998 }
9999
10000 void
10001 i40e_check_write_reg(struct i40e_hw *hw, uint32_t addr, uint32_t val)
10002 {
10003         uint32_t reg = i40e_read_rx_ctl(hw, addr);
10004
10005         PMD_DRV_LOG(DEBUG, "[0x%08x] original: 0x%08x", addr, reg);
10006         if (reg != val)
10007                 i40e_write_rx_ctl(hw, addr, val);
10008         PMD_DRV_LOG(DEBUG, "[0x%08x] after: 0x%08x", addr,
10009                     (uint32_t)i40e_read_rx_ctl(hw, addr));
10010 }
10011
10012 void
10013 i40e_check_write_global_reg(struct i40e_hw *hw, uint32_t addr, uint32_t val)
10014 {
10015         uint32_t reg = i40e_read_rx_ctl(hw, addr);
10016         struct rte_eth_dev *dev;
10017
10018         dev = ((struct i40e_adapter *)hw->back)->eth_dev;
10019         if (reg != val) {
10020                 i40e_write_rx_ctl(hw, addr, val);
10021                 PMD_DRV_LOG(WARNING,
10022                             "i40e device %s changed global register [0x%08x]."
10023                             " original: 0x%08x, new: 0x%08x",
10024                             dev->device->name, addr, reg,
10025                             (uint32_t)i40e_read_rx_ctl(hw, addr));
10026         }
10027 }
10028
10029 static void
10030 i40e_filter_input_set_init(struct i40e_pf *pf)
10031 {
10032         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
10033         enum i40e_filter_pctype pctype;
10034         uint64_t input_set, inset_reg;
10035         uint32_t mask_reg[I40E_INSET_MASK_NUM_REG] = {0};
10036         int num, i;
10037         uint16_t flow_type;
10038
10039         for (pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
10040              pctype <= I40E_FILTER_PCTYPE_L2_PAYLOAD; pctype++) {
10041                 flow_type = i40e_pctype_to_flowtype(pf->adapter, pctype);
10042
10043                 if (flow_type == RTE_ETH_FLOW_UNKNOWN)
10044                         continue;
10045
10046                 input_set = i40e_get_default_input_set(pctype);
10047
10048                 num = i40e_generate_inset_mask_reg(input_set, mask_reg,
10049                                                    I40E_INSET_MASK_NUM_REG);
10050                 if (num < 0)
10051                         return;
10052                 if (pf->support_multi_driver && num > 0) {
10053                         PMD_DRV_LOG(ERR, "Input set setting is not supported.");
10054                         return;
10055                 }
10056                 inset_reg = i40e_translate_input_set_reg(hw->mac.type,
10057                                         input_set);
10058
10059                 i40e_check_write_reg(hw, I40E_PRTQF_FD_INSET(pctype, 0),
10060                                       (uint32_t)(inset_reg & UINT32_MAX));
10061                 i40e_check_write_reg(hw, I40E_PRTQF_FD_INSET(pctype, 1),
10062                                      (uint32_t)((inset_reg >>
10063                                      I40E_32_BIT_WIDTH) & UINT32_MAX));
10064                 if (!pf->support_multi_driver) {
10065                         i40e_check_write_global_reg(hw,
10066                                             I40E_GLQF_HASH_INSET(0, pctype),
10067                                             (uint32_t)(inset_reg & UINT32_MAX));
10068                         i40e_check_write_global_reg(hw,
10069                                              I40E_GLQF_HASH_INSET(1, pctype),
10070                                              (uint32_t)((inset_reg >>
10071                                               I40E_32_BIT_WIDTH) & UINT32_MAX));
10072
10073                         for (i = 0; i < num; i++) {
10074                                 i40e_check_write_global_reg(hw,
10075                                                     I40E_GLQF_FD_MSK(i, pctype),
10076                                                     mask_reg[i]);
10077                                 i40e_check_write_global_reg(hw,
10078                                                   I40E_GLQF_HASH_MSK(i, pctype),
10079                                                   mask_reg[i]);
10080                         }
10081                         /*clear unused mask registers of the pctype */
10082                         for (i = num; i < I40E_INSET_MASK_NUM_REG; i++) {
10083                                 i40e_check_write_global_reg(hw,
10084                                                     I40E_GLQF_FD_MSK(i, pctype),
10085                                                     0);
10086                                 i40e_check_write_global_reg(hw,
10087                                                   I40E_GLQF_HASH_MSK(i, pctype),
10088                                                   0);
10089                         }
10090                 } else {
10091                         PMD_DRV_LOG(ERR, "Input set setting is not supported.");
10092                 }
10093                 I40E_WRITE_FLUSH(hw);
10094
10095                 /* store the default input set */
10096                 if (!pf->support_multi_driver)
10097                         pf->hash_input_set[pctype] = input_set;
10098                 pf->fdir.input_set[pctype] = input_set;
10099         }
10100 }
10101
10102 int
10103 i40e_hash_filter_inset_select(struct i40e_hw *hw,
10104                          struct rte_eth_input_set_conf *conf)
10105 {
10106         struct i40e_pf *pf = &((struct i40e_adapter *)hw->back)->pf;
10107         enum i40e_filter_pctype pctype;
10108         uint64_t input_set, inset_reg = 0;
10109         uint32_t mask_reg[I40E_INSET_MASK_NUM_REG] = {0};
10110         int ret, i, num;
10111
10112         if (!conf) {
10113                 PMD_DRV_LOG(ERR, "Invalid pointer");
10114                 return -EFAULT;
10115         }
10116         if (conf->op != RTE_ETH_INPUT_SET_SELECT &&
10117             conf->op != RTE_ETH_INPUT_SET_ADD) {
10118                 PMD_DRV_LOG(ERR, "Unsupported input set operation");
10119                 return -EINVAL;
10120         }
10121
10122         if (pf->support_multi_driver) {
10123                 PMD_DRV_LOG(ERR, "Hash input set setting is not supported.");
10124                 return -ENOTSUP;
10125         }
10126
10127         pctype = i40e_flowtype_to_pctype(pf->adapter, conf->flow_type);
10128         if (pctype == I40E_FILTER_PCTYPE_INVALID) {
10129                 PMD_DRV_LOG(ERR, "invalid flow_type input.");
10130                 return -EINVAL;
10131         }
10132
10133         if (hw->mac.type == I40E_MAC_X722) {
10134                 /* get translated pctype value in fd pctype register */
10135                 pctype = (enum i40e_filter_pctype)i40e_read_rx_ctl(hw,
10136                         I40E_GLQF_FD_PCTYPES((int)pctype));
10137         }
10138
10139         ret = i40e_parse_input_set(&input_set, pctype, conf->field,
10140                                    conf->inset_size);
10141         if (ret) {
10142                 PMD_DRV_LOG(ERR, "Failed to parse input set");
10143                 return -EINVAL;
10144         }
10145
10146         if (conf->op == RTE_ETH_INPUT_SET_ADD) {
10147                 /* get inset value in register */
10148                 inset_reg = i40e_read_rx_ctl(hw, I40E_GLQF_HASH_INSET(1, pctype));
10149                 inset_reg <<= I40E_32_BIT_WIDTH;
10150                 inset_reg |= i40e_read_rx_ctl(hw, I40E_GLQF_HASH_INSET(0, pctype));
10151                 input_set |= pf->hash_input_set[pctype];
10152         }
10153         num = i40e_generate_inset_mask_reg(input_set, mask_reg,
10154                                            I40E_INSET_MASK_NUM_REG);
10155         if (num < 0)
10156                 return -EINVAL;
10157
10158         inset_reg |= i40e_translate_input_set_reg(hw->mac.type, input_set);
10159
10160         i40e_check_write_global_reg(hw, I40E_GLQF_HASH_INSET(0, pctype),
10161                                     (uint32_t)(inset_reg & UINT32_MAX));
10162         i40e_check_write_global_reg(hw, I40E_GLQF_HASH_INSET(1, pctype),
10163                                     (uint32_t)((inset_reg >>
10164                                     I40E_32_BIT_WIDTH) & UINT32_MAX));
10165
10166         for (i = 0; i < num; i++)
10167                 i40e_check_write_global_reg(hw, I40E_GLQF_HASH_MSK(i, pctype),
10168                                             mask_reg[i]);
10169         /*clear unused mask registers of the pctype */
10170         for (i = num; i < I40E_INSET_MASK_NUM_REG; i++)
10171                 i40e_check_write_global_reg(hw, I40E_GLQF_HASH_MSK(i, pctype),
10172                                             0);
10173         I40E_WRITE_FLUSH(hw);
10174
10175         pf->hash_input_set[pctype] = input_set;
10176         return 0;
10177 }
10178
10179 int
10180 i40e_fdir_filter_inset_select(struct i40e_pf *pf,
10181                          struct rte_eth_input_set_conf *conf)
10182 {
10183         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
10184         enum i40e_filter_pctype pctype;
10185         uint64_t input_set, inset_reg = 0;
10186         uint32_t mask_reg[I40E_INSET_MASK_NUM_REG] = {0};
10187         int ret, i, num;
10188
10189         if (!hw || !conf) {
10190                 PMD_DRV_LOG(ERR, "Invalid pointer");
10191                 return -EFAULT;
10192         }
10193         if (conf->op != RTE_ETH_INPUT_SET_SELECT &&
10194             conf->op != RTE_ETH_INPUT_SET_ADD) {
10195                 PMD_DRV_LOG(ERR, "Unsupported input set operation");
10196                 return -EINVAL;
10197         }
10198
10199         pctype = i40e_flowtype_to_pctype(pf->adapter, conf->flow_type);
10200
10201         if (pctype == I40E_FILTER_PCTYPE_INVALID) {
10202                 PMD_DRV_LOG(ERR, "invalid flow_type input.");
10203                 return -EINVAL;
10204         }
10205
10206         ret = i40e_parse_input_set(&input_set, pctype, conf->field,
10207                                    conf->inset_size);
10208         if (ret) {
10209                 PMD_DRV_LOG(ERR, "Failed to parse input set");
10210                 return -EINVAL;
10211         }
10212
10213         /* get inset value in register */
10214         inset_reg = i40e_read_rx_ctl(hw, I40E_PRTQF_FD_INSET(pctype, 1));
10215         inset_reg <<= I40E_32_BIT_WIDTH;
10216         inset_reg |= i40e_read_rx_ctl(hw, I40E_PRTQF_FD_INSET(pctype, 0));
10217
10218         /* Can not change the inset reg for flex payload for fdir,
10219          * it is done by writing I40E_PRTQF_FD_FLXINSET
10220          * in i40e_set_flex_mask_on_pctype.
10221          */
10222         if (conf->op == RTE_ETH_INPUT_SET_SELECT)
10223                 inset_reg &= I40E_REG_INSET_FLEX_PAYLOAD_WORDS;
10224         else
10225                 input_set |= pf->fdir.input_set[pctype];
10226         num = i40e_generate_inset_mask_reg(input_set, mask_reg,
10227                                            I40E_INSET_MASK_NUM_REG);
10228         if (num < 0)
10229                 return -EINVAL;
10230         if (pf->support_multi_driver && num > 0) {
10231                 PMD_DRV_LOG(ERR, "FDIR bit mask is not supported.");
10232                 return -ENOTSUP;
10233         }
10234
10235         inset_reg |= i40e_translate_input_set_reg(hw->mac.type, input_set);
10236
10237         i40e_check_write_reg(hw, I40E_PRTQF_FD_INSET(pctype, 0),
10238                               (uint32_t)(inset_reg & UINT32_MAX));
10239         i40e_check_write_reg(hw, I40E_PRTQF_FD_INSET(pctype, 1),
10240                              (uint32_t)((inset_reg >>
10241                              I40E_32_BIT_WIDTH) & UINT32_MAX));
10242
10243         if (!pf->support_multi_driver) {
10244                 for (i = 0; i < num; i++)
10245                         i40e_check_write_global_reg(hw,
10246                                                     I40E_GLQF_FD_MSK(i, pctype),
10247                                                     mask_reg[i]);
10248                 /*clear unused mask registers of the pctype */
10249                 for (i = num; i < I40E_INSET_MASK_NUM_REG; i++)
10250                         i40e_check_write_global_reg(hw,
10251                                                     I40E_GLQF_FD_MSK(i, pctype),
10252                                                     0);
10253         } else {
10254                 PMD_DRV_LOG(ERR, "FDIR bit mask is not supported.");
10255         }
10256         I40E_WRITE_FLUSH(hw);
10257
10258         pf->fdir.input_set[pctype] = input_set;
10259         return 0;
10260 }
10261
10262 static int
10263 i40e_hash_filter_get(struct i40e_hw *hw, struct rte_eth_hash_filter_info *info)
10264 {
10265         int ret = 0;
10266
10267         if (!hw || !info) {
10268                 PMD_DRV_LOG(ERR, "Invalid pointer");
10269                 return -EFAULT;
10270         }
10271
10272         switch (info->info_type) {
10273         case RTE_ETH_HASH_FILTER_SYM_HASH_ENA_PER_PORT:
10274                 i40e_get_symmetric_hash_enable_per_port(hw,
10275                                         &(info->info.enable));
10276                 break;
10277         case RTE_ETH_HASH_FILTER_GLOBAL_CONFIG:
10278                 ret = i40e_get_hash_filter_global_config(hw,
10279                                 &(info->info.global_conf));
10280                 break;
10281         default:
10282                 PMD_DRV_LOG(ERR, "Hash filter info type (%d) not supported",
10283                                                         info->info_type);
10284                 ret = -EINVAL;
10285                 break;
10286         }
10287
10288         return ret;
10289 }
10290
10291 static int
10292 i40e_hash_filter_set(struct i40e_hw *hw, struct rte_eth_hash_filter_info *info)
10293 {
10294         int ret = 0;
10295
10296         if (!hw || !info) {
10297                 PMD_DRV_LOG(ERR, "Invalid pointer");
10298                 return -EFAULT;
10299         }
10300
10301         switch (info->info_type) {
10302         case RTE_ETH_HASH_FILTER_SYM_HASH_ENA_PER_PORT:
10303                 i40e_set_symmetric_hash_enable_per_port(hw, info->info.enable);
10304                 break;
10305         case RTE_ETH_HASH_FILTER_GLOBAL_CONFIG:
10306                 ret = i40e_set_hash_filter_global_config(hw,
10307                                 &(info->info.global_conf));
10308                 break;
10309         case RTE_ETH_HASH_FILTER_INPUT_SET_SELECT:
10310                 ret = i40e_hash_filter_inset_select(hw,
10311                                                &(info->info.input_set_conf));
10312                 break;
10313
10314         default:
10315                 PMD_DRV_LOG(ERR, "Hash filter info type (%d) not supported",
10316                                                         info->info_type);
10317                 ret = -EINVAL;
10318                 break;
10319         }
10320
10321         return ret;
10322 }
10323
10324 /* Operations for hash function */
10325 static int
10326 i40e_hash_filter_ctrl(struct rte_eth_dev *dev,
10327                       enum rte_filter_op filter_op,
10328                       void *arg)
10329 {
10330         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
10331         int ret = 0;
10332
10333         switch (filter_op) {
10334         case RTE_ETH_FILTER_NOP:
10335                 break;
10336         case RTE_ETH_FILTER_GET:
10337                 ret = i40e_hash_filter_get(hw,
10338                         (struct rte_eth_hash_filter_info *)arg);
10339                 break;
10340         case RTE_ETH_FILTER_SET:
10341                 ret = i40e_hash_filter_set(hw,
10342                         (struct rte_eth_hash_filter_info *)arg);
10343                 break;
10344         default:
10345                 PMD_DRV_LOG(WARNING, "Filter operation (%d) not supported",
10346                                                                 filter_op);
10347                 ret = -ENOTSUP;
10348                 break;
10349         }
10350
10351         return ret;
10352 }
10353
10354 /* Convert ethertype filter structure */
10355 static int
10356 i40e_ethertype_filter_convert(const struct rte_eth_ethertype_filter *input,
10357                               struct i40e_ethertype_filter *filter)
10358 {
10359         rte_memcpy(&filter->input.mac_addr, &input->mac_addr,
10360                 RTE_ETHER_ADDR_LEN);
10361         filter->input.ether_type = input->ether_type;
10362         filter->flags = input->flags;
10363         filter->queue = input->queue;
10364
10365         return 0;
10366 }
10367
10368 /* Check if there exists the ehtertype filter */
10369 struct i40e_ethertype_filter *
10370 i40e_sw_ethertype_filter_lookup(struct i40e_ethertype_rule *ethertype_rule,
10371                                 const struct i40e_ethertype_filter_input *input)
10372 {
10373         int ret;
10374
10375         ret = rte_hash_lookup(ethertype_rule->hash_table, (const void *)input);
10376         if (ret < 0)
10377                 return NULL;
10378
10379         return ethertype_rule->hash_map[ret];
10380 }
10381
10382 /* Add ethertype filter in SW list */
10383 static int
10384 i40e_sw_ethertype_filter_insert(struct i40e_pf *pf,
10385                                 struct i40e_ethertype_filter *filter)
10386 {
10387         struct i40e_ethertype_rule *rule = &pf->ethertype;
10388         int ret;
10389
10390         ret = rte_hash_add_key(rule->hash_table, &filter->input);
10391         if (ret < 0) {
10392                 PMD_DRV_LOG(ERR,
10393                             "Failed to insert ethertype filter"
10394                             " to hash table %d!",
10395                             ret);
10396                 return ret;
10397         }
10398         rule->hash_map[ret] = filter;
10399
10400         TAILQ_INSERT_TAIL(&rule->ethertype_list, filter, rules);
10401
10402         return 0;
10403 }
10404
10405 /* Delete ethertype filter in SW list */
10406 int
10407 i40e_sw_ethertype_filter_del(struct i40e_pf *pf,
10408                              struct i40e_ethertype_filter_input *input)
10409 {
10410         struct i40e_ethertype_rule *rule = &pf->ethertype;
10411         struct i40e_ethertype_filter *filter;
10412         int ret;
10413
10414         ret = rte_hash_del_key(rule->hash_table, input);
10415         if (ret < 0) {
10416                 PMD_DRV_LOG(ERR,
10417                             "Failed to delete ethertype filter"
10418                             " to hash table %d!",
10419                             ret);
10420                 return ret;
10421         }
10422         filter = rule->hash_map[ret];
10423         rule->hash_map[ret] = NULL;
10424
10425         TAILQ_REMOVE(&rule->ethertype_list, filter, rules);
10426         rte_free(filter);
10427
10428         return 0;
10429 }
10430
10431 /*
10432  * Configure ethertype filter, which can director packet by filtering
10433  * with mac address and ether_type or only ether_type
10434  */
10435 int
10436 i40e_ethertype_filter_set(struct i40e_pf *pf,
10437                         struct rte_eth_ethertype_filter *filter,
10438                         bool add)
10439 {
10440         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
10441         struct i40e_ethertype_rule *ethertype_rule = &pf->ethertype;
10442         struct i40e_ethertype_filter *ethertype_filter, *node;
10443         struct i40e_ethertype_filter check_filter;
10444         struct i40e_control_filter_stats stats;
10445         uint16_t flags = 0;
10446         int ret;
10447
10448         if (filter->queue >= pf->dev_data->nb_rx_queues) {
10449                 PMD_DRV_LOG(ERR, "Invalid queue ID");
10450                 return -EINVAL;
10451         }
10452         if (filter->ether_type == RTE_ETHER_TYPE_IPV4 ||
10453                 filter->ether_type == RTE_ETHER_TYPE_IPV6) {
10454                 PMD_DRV_LOG(ERR,
10455                         "unsupported ether_type(0x%04x) in control packet filter.",
10456                         filter->ether_type);
10457                 return -EINVAL;
10458         }
10459         if (filter->ether_type == RTE_ETHER_TYPE_VLAN)
10460                 PMD_DRV_LOG(WARNING,
10461                         "filter vlan ether_type in first tag is not supported.");
10462
10463         /* Check if there is the filter in SW list */
10464         memset(&check_filter, 0, sizeof(check_filter));
10465         i40e_ethertype_filter_convert(filter, &check_filter);
10466         node = i40e_sw_ethertype_filter_lookup(ethertype_rule,
10467                                                &check_filter.input);
10468         if (add && node) {
10469                 PMD_DRV_LOG(ERR, "Conflict with existing ethertype rules!");
10470                 return -EINVAL;
10471         }
10472
10473         if (!add && !node) {
10474                 PMD_DRV_LOG(ERR, "There's no corresponding ethertype filter!");
10475                 return -EINVAL;
10476         }
10477
10478         if (!(filter->flags & RTE_ETHTYPE_FLAGS_MAC))
10479                 flags |= I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC;
10480         if (filter->flags & RTE_ETHTYPE_FLAGS_DROP)
10481                 flags |= I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP;
10482         flags |= I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE;
10483
10484         memset(&stats, 0, sizeof(stats));
10485         ret = i40e_aq_add_rem_control_packet_filter(hw,
10486                         filter->mac_addr.addr_bytes,
10487                         filter->ether_type, flags,
10488                         pf->main_vsi->seid,
10489                         filter->queue, add, &stats, NULL);
10490
10491         PMD_DRV_LOG(INFO,
10492                 "add/rem control packet filter, return %d, mac_etype_used = %u, etype_used = %u, mac_etype_free = %u, etype_free = %u",
10493                 ret, stats.mac_etype_used, stats.etype_used,
10494                 stats.mac_etype_free, stats.etype_free);
10495         if (ret < 0)
10496                 return -ENOSYS;
10497
10498         /* Add or delete a filter in SW list */
10499         if (add) {
10500                 ethertype_filter = rte_zmalloc("ethertype_filter",
10501                                        sizeof(*ethertype_filter), 0);
10502                 if (ethertype_filter == NULL) {
10503                         PMD_DRV_LOG(ERR, "Failed to alloc memory.");
10504                         return -ENOMEM;
10505                 }
10506
10507                 rte_memcpy(ethertype_filter, &check_filter,
10508                            sizeof(check_filter));
10509                 ret = i40e_sw_ethertype_filter_insert(pf, ethertype_filter);
10510                 if (ret < 0)
10511                         rte_free(ethertype_filter);
10512         } else {
10513                 ret = i40e_sw_ethertype_filter_del(pf, &node->input);
10514         }
10515
10516         return ret;
10517 }
10518
10519 /*
10520  * Handle operations for ethertype filter.
10521  */
10522 static int
10523 i40e_ethertype_filter_handle(struct rte_eth_dev *dev,
10524                                 enum rte_filter_op filter_op,
10525                                 void *arg)
10526 {
10527         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
10528         int ret = 0;
10529
10530         if (filter_op == RTE_ETH_FILTER_NOP)
10531                 return ret;
10532
10533         if (arg == NULL) {
10534                 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u",
10535                             filter_op);
10536                 return -EINVAL;
10537         }
10538
10539         switch (filter_op) {
10540         case RTE_ETH_FILTER_ADD:
10541                 ret = i40e_ethertype_filter_set(pf,
10542                         (struct rte_eth_ethertype_filter *)arg,
10543                         TRUE);
10544                 break;
10545         case RTE_ETH_FILTER_DELETE:
10546                 ret = i40e_ethertype_filter_set(pf,
10547                         (struct rte_eth_ethertype_filter *)arg,
10548                         FALSE);
10549                 break;
10550         default:
10551                 PMD_DRV_LOG(ERR, "unsupported operation %u", filter_op);
10552                 ret = -ENOSYS;
10553                 break;
10554         }
10555         return ret;
10556 }
10557
10558 static int
10559 i40e_dev_filter_ctrl(struct rte_eth_dev *dev,
10560                      enum rte_filter_type filter_type,
10561                      enum rte_filter_op filter_op,
10562                      void *arg)
10563 {
10564         int ret = 0;
10565
10566         if (dev == NULL)
10567                 return -EINVAL;
10568
10569         switch (filter_type) {
10570         case RTE_ETH_FILTER_NONE:
10571                 /* For global configuration */
10572                 ret = i40e_filter_ctrl_global_config(dev, filter_op, arg);
10573                 break;
10574         case RTE_ETH_FILTER_HASH:
10575                 ret = i40e_hash_filter_ctrl(dev, filter_op, arg);
10576                 break;
10577         case RTE_ETH_FILTER_MACVLAN:
10578                 ret = i40e_mac_filter_handle(dev, filter_op, arg);
10579                 break;
10580         case RTE_ETH_FILTER_ETHERTYPE:
10581                 ret = i40e_ethertype_filter_handle(dev, filter_op, arg);
10582                 break;
10583         case RTE_ETH_FILTER_TUNNEL:
10584                 ret = i40e_tunnel_filter_handle(dev, filter_op, arg);
10585                 break;
10586         case RTE_ETH_FILTER_FDIR:
10587                 ret = i40e_fdir_ctrl_func(dev, filter_op, arg);
10588                 break;
10589         case RTE_ETH_FILTER_GENERIC:
10590                 if (filter_op != RTE_ETH_FILTER_GET)
10591                         return -EINVAL;
10592                 *(const void **)arg = &i40e_flow_ops;
10593                 break;
10594         default:
10595                 PMD_DRV_LOG(WARNING, "Filter type (%d) not supported",
10596                                                         filter_type);
10597                 ret = -EINVAL;
10598                 break;
10599         }
10600
10601         return ret;
10602 }
10603
10604 /*
10605  * Check and enable Extended Tag.
10606  * Enabling Extended Tag is important for 40G performance.
10607  */
10608 static void
10609 i40e_enable_extended_tag(struct rte_eth_dev *dev)
10610 {
10611         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
10612         uint32_t buf = 0;
10613         int ret;
10614
10615         ret = rte_pci_read_config(pci_dev, &buf, sizeof(buf),
10616                                       PCI_DEV_CAP_REG);
10617         if (ret < 0) {
10618                 PMD_DRV_LOG(ERR, "Failed to read PCI offset 0x%x",
10619                             PCI_DEV_CAP_REG);
10620                 return;
10621         }
10622         if (!(buf & PCI_DEV_CAP_EXT_TAG_MASK)) {
10623                 PMD_DRV_LOG(ERR, "Does not support Extended Tag");
10624                 return;
10625         }
10626
10627         buf = 0;
10628         ret = rte_pci_read_config(pci_dev, &buf, sizeof(buf),
10629                                       PCI_DEV_CTRL_REG);
10630         if (ret < 0) {
10631                 PMD_DRV_LOG(ERR, "Failed to read PCI offset 0x%x",
10632                             PCI_DEV_CTRL_REG);
10633                 return;
10634         }
10635         if (buf & PCI_DEV_CTRL_EXT_TAG_MASK) {
10636                 PMD_DRV_LOG(DEBUG, "Extended Tag has already been enabled");
10637                 return;
10638         }
10639         buf |= PCI_DEV_CTRL_EXT_TAG_MASK;
10640         ret = rte_pci_write_config(pci_dev, &buf, sizeof(buf),
10641                                        PCI_DEV_CTRL_REG);
10642         if (ret < 0) {
10643                 PMD_DRV_LOG(ERR, "Failed to write PCI offset 0x%x",
10644                             PCI_DEV_CTRL_REG);
10645                 return;
10646         }
10647 }
10648
10649 /*
10650  * As some registers wouldn't be reset unless a global hardware reset,
10651  * hardware initialization is needed to put those registers into an
10652  * expected initial state.
10653  */
10654 static void
10655 i40e_hw_init(struct rte_eth_dev *dev)
10656 {
10657         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
10658
10659         i40e_enable_extended_tag(dev);
10660
10661         /* clear the PF Queue Filter control register */
10662         i40e_write_rx_ctl(hw, I40E_PFQF_CTL_0, 0);
10663
10664         /* Disable symmetric hash per port */
10665         i40e_set_symmetric_hash_enable_per_port(hw, 0);
10666 }
10667
10668 /*
10669  * For X722 it is possible to have multiple pctypes mapped to the same flowtype
10670  * however this function will return only one highest pctype index,
10671  * which is not quite correct. This is known problem of i40e driver
10672  * and needs to be fixed later.
10673  */
10674 enum i40e_filter_pctype
10675 i40e_flowtype_to_pctype(const struct i40e_adapter *adapter, uint16_t flow_type)
10676 {
10677         int i;
10678         uint64_t pctype_mask;
10679
10680         if (flow_type < I40E_FLOW_TYPE_MAX) {
10681                 pctype_mask = adapter->pctypes_tbl[flow_type];
10682                 for (i = I40E_FILTER_PCTYPE_MAX - 1; i > 0; i--) {
10683                         if (pctype_mask & (1ULL << i))
10684                                 return (enum i40e_filter_pctype)i;
10685                 }
10686         }
10687         return I40E_FILTER_PCTYPE_INVALID;
10688 }
10689
10690 uint16_t
10691 i40e_pctype_to_flowtype(const struct i40e_adapter *adapter,
10692                         enum i40e_filter_pctype pctype)
10693 {
10694         uint16_t flowtype;
10695         uint64_t pctype_mask = 1ULL << pctype;
10696
10697         for (flowtype = RTE_ETH_FLOW_UNKNOWN + 1; flowtype < I40E_FLOW_TYPE_MAX;
10698              flowtype++) {
10699                 if (adapter->pctypes_tbl[flowtype] & pctype_mask)
10700                         return flowtype;
10701         }
10702
10703         return RTE_ETH_FLOW_UNKNOWN;
10704 }
10705
10706 /*
10707  * On X710, performance number is far from the expectation on recent firmware
10708  * versions; on XL710, performance number is also far from the expectation on
10709  * recent firmware versions, if promiscuous mode is disabled, or promiscuous
10710  * mode is enabled and port MAC address is equal to the packet destination MAC
10711  * address. The fix for this issue may not be integrated in the following
10712  * firmware version. So the workaround in software driver is needed. It needs
10713  * to modify the initial values of 3 internal only registers for both X710 and
10714  * XL710. Note that the values for X710 or XL710 could be different, and the
10715  * workaround can be removed when it is fixed in firmware in the future.
10716  */
10717
10718 /* For both X710 and XL710 */
10719 #define I40E_GL_SWR_PRI_JOIN_MAP_0_VALUE_1      0x10000200
10720 #define I40E_GL_SWR_PRI_JOIN_MAP_0_VALUE_2      0x203F0200
10721 #define I40E_GL_SWR_PRI_JOIN_MAP_0              0x26CE00
10722
10723 #define I40E_GL_SWR_PRI_JOIN_MAP_2_VALUE 0x011f0200
10724 #define I40E_GL_SWR_PRI_JOIN_MAP_2       0x26CE08
10725
10726 /* For X722 */
10727 #define I40E_X722_GL_SWR_PRI_JOIN_MAP_0_VALUE 0x20000200
10728 #define I40E_X722_GL_SWR_PRI_JOIN_MAP_2_VALUE 0x013F0200
10729
10730 /* For X710 */
10731 #define I40E_GL_SWR_PM_UP_THR_EF_VALUE   0x03030303
10732 /* For XL710 */
10733 #define I40E_GL_SWR_PM_UP_THR_SF_VALUE   0x06060606
10734 #define I40E_GL_SWR_PM_UP_THR            0x269FBC
10735
10736 /*
10737  * GL_SWR_PM_UP_THR:
10738  * The value is not impacted from the link speed, its value is set according
10739  * to the total number of ports for a better pipe-monitor configuration.
10740  */
10741 static bool
10742 i40e_get_swr_pm_cfg(struct i40e_hw *hw, uint32_t *value)
10743 {
10744 #define I40E_GL_SWR_PM_EF_DEVICE(dev) \
10745                 .device_id = (dev),   \
10746                 .val = I40E_GL_SWR_PM_UP_THR_EF_VALUE
10747
10748 #define I40E_GL_SWR_PM_SF_DEVICE(dev) \
10749                 .device_id = (dev),   \
10750                 .val = I40E_GL_SWR_PM_UP_THR_SF_VALUE
10751
10752         static const struct {
10753                 uint16_t device_id;
10754                 uint32_t val;
10755         } swr_pm_table[] = {
10756                 { I40E_GL_SWR_PM_EF_DEVICE(I40E_DEV_ID_SFP_XL710) },
10757                 { I40E_GL_SWR_PM_EF_DEVICE(I40E_DEV_ID_KX_C) },
10758                 { I40E_GL_SWR_PM_EF_DEVICE(I40E_DEV_ID_10G_BASE_T) },
10759                 { I40E_GL_SWR_PM_EF_DEVICE(I40E_DEV_ID_10G_BASE_T4) },
10760                 { I40E_GL_SWR_PM_EF_DEVICE(I40E_DEV_ID_SFP_X722) },
10761
10762                 { I40E_GL_SWR_PM_SF_DEVICE(I40E_DEV_ID_KX_B) },
10763                 { I40E_GL_SWR_PM_SF_DEVICE(I40E_DEV_ID_QSFP_A) },
10764                 { I40E_GL_SWR_PM_SF_DEVICE(I40E_DEV_ID_QSFP_B) },
10765                 { I40E_GL_SWR_PM_SF_DEVICE(I40E_DEV_ID_20G_KR2) },
10766                 { I40E_GL_SWR_PM_SF_DEVICE(I40E_DEV_ID_20G_KR2_A) },
10767                 { I40E_GL_SWR_PM_SF_DEVICE(I40E_DEV_ID_25G_B) },
10768                 { I40E_GL_SWR_PM_SF_DEVICE(I40E_DEV_ID_25G_SFP28) },
10769         };
10770         uint32_t i;
10771
10772         if (value == NULL) {
10773                 PMD_DRV_LOG(ERR, "value is NULL");
10774                 return false;
10775         }
10776
10777         for (i = 0; i < RTE_DIM(swr_pm_table); i++) {
10778                 if (hw->device_id == swr_pm_table[i].device_id) {
10779                         *value = swr_pm_table[i].val;
10780
10781                         PMD_DRV_LOG(DEBUG, "Device 0x%x with GL_SWR_PM_UP_THR "
10782                                     "value - 0x%08x",
10783                                     hw->device_id, *value);
10784                         return true;
10785                 }
10786         }
10787
10788         return false;
10789 }
10790
10791 static int
10792 i40e_dev_sync_phy_type(struct i40e_hw *hw)
10793 {
10794         enum i40e_status_code status;
10795         struct i40e_aq_get_phy_abilities_resp phy_ab;
10796         int ret = -ENOTSUP;
10797         int retries = 0;
10798
10799         status = i40e_aq_get_phy_capabilities(hw, false, true, &phy_ab,
10800                                               NULL);
10801
10802         while (status) {
10803                 PMD_INIT_LOG(WARNING, "Failed to sync phy type: status=%d",
10804                         status);
10805                 retries++;
10806                 rte_delay_us(100000);
10807                 if  (retries < 5)
10808                         status = i40e_aq_get_phy_capabilities(hw, false,
10809                                         true, &phy_ab, NULL);
10810                 else
10811                         return ret;
10812         }
10813         return 0;
10814 }
10815
10816 static void
10817 i40e_configure_registers(struct i40e_hw *hw)
10818 {
10819         static struct {
10820                 uint32_t addr;
10821                 uint64_t val;
10822         } reg_table[] = {
10823                 {I40E_GL_SWR_PRI_JOIN_MAP_0, 0},
10824                 {I40E_GL_SWR_PRI_JOIN_MAP_2, 0},
10825                 {I40E_GL_SWR_PM_UP_THR, 0}, /* Compute value dynamically */
10826         };
10827         uint64_t reg;
10828         uint32_t i;
10829         int ret;
10830
10831         for (i = 0; i < RTE_DIM(reg_table); i++) {
10832                 if (reg_table[i].addr == I40E_GL_SWR_PRI_JOIN_MAP_0) {
10833                         if (hw->mac.type == I40E_MAC_X722) /* For X722 */
10834                                 reg_table[i].val =
10835                                         I40E_X722_GL_SWR_PRI_JOIN_MAP_0_VALUE;
10836                         else /* For X710/XL710/XXV710 */
10837                                 if (hw->aq.fw_maj_ver < 6)
10838                                         reg_table[i].val =
10839                                              I40E_GL_SWR_PRI_JOIN_MAP_0_VALUE_1;
10840                                 else
10841                                         reg_table[i].val =
10842                                              I40E_GL_SWR_PRI_JOIN_MAP_0_VALUE_2;
10843                 }
10844
10845                 if (reg_table[i].addr == I40E_GL_SWR_PRI_JOIN_MAP_2) {
10846                         if (hw->mac.type == I40E_MAC_X722) /* For X722 */
10847                                 reg_table[i].val =
10848                                         I40E_X722_GL_SWR_PRI_JOIN_MAP_2_VALUE;
10849                         else /* For X710/XL710/XXV710 */
10850                                 reg_table[i].val =
10851                                         I40E_GL_SWR_PRI_JOIN_MAP_2_VALUE;
10852                 }
10853
10854                 if (reg_table[i].addr == I40E_GL_SWR_PM_UP_THR) {
10855                         uint32_t cfg_val;
10856
10857                         if (!i40e_get_swr_pm_cfg(hw, &cfg_val)) {
10858                                 PMD_DRV_LOG(DEBUG, "Device 0x%x skips "
10859                                             "GL_SWR_PM_UP_THR value fixup",
10860                                             hw->device_id);
10861                                 continue;
10862                         }
10863
10864                         reg_table[i].val = cfg_val;
10865                 }
10866
10867                 ret = i40e_aq_debug_read_register(hw, reg_table[i].addr,
10868                                                         &reg, NULL);
10869                 if (ret < 0) {
10870                         PMD_DRV_LOG(ERR, "Failed to read from 0x%"PRIx32,
10871                                                         reg_table[i].addr);
10872                         break;
10873                 }
10874                 PMD_DRV_LOG(DEBUG, "Read from 0x%"PRIx32": 0x%"PRIx64,
10875                                                 reg_table[i].addr, reg);
10876                 if (reg == reg_table[i].val)
10877                         continue;
10878
10879                 ret = i40e_aq_debug_write_register(hw, reg_table[i].addr,
10880                                                 reg_table[i].val, NULL);
10881                 if (ret < 0) {
10882                         PMD_DRV_LOG(ERR,
10883                                 "Failed to write 0x%"PRIx64" to the address of 0x%"PRIx32,
10884                                 reg_table[i].val, reg_table[i].addr);
10885                         break;
10886                 }
10887                 PMD_DRV_LOG(DEBUG, "Write 0x%"PRIx64" to the address of "
10888                         "0x%"PRIx32, reg_table[i].val, reg_table[i].addr);
10889         }
10890 }
10891
10892 #define I40E_VSI_TSR(_i)            (0x00050800 + ((_i) * 4))
10893 #define I40E_VSI_TSR_QINQ_CONFIG    0xc030
10894 #define I40E_VSI_L2TAGSTXVALID(_i)  (0x00042800 + ((_i) * 4))
10895 #define I40E_VSI_L2TAGSTXVALID_QINQ 0xab
10896 static int
10897 i40e_config_qinq(struct i40e_hw *hw, struct i40e_vsi *vsi)
10898 {
10899         uint32_t reg;
10900         int ret;
10901
10902         if (vsi->vsi_id >= I40E_MAX_NUM_VSIS) {
10903                 PMD_DRV_LOG(ERR, "VSI ID exceeds the maximum");
10904                 return -EINVAL;
10905         }
10906
10907         /* Configure for double VLAN RX stripping */
10908         reg = I40E_READ_REG(hw, I40E_VSI_TSR(vsi->vsi_id));
10909         if ((reg & I40E_VSI_TSR_QINQ_CONFIG) != I40E_VSI_TSR_QINQ_CONFIG) {
10910                 reg |= I40E_VSI_TSR_QINQ_CONFIG;
10911                 ret = i40e_aq_debug_write_register(hw,
10912                                                    I40E_VSI_TSR(vsi->vsi_id),
10913                                                    reg, NULL);
10914                 if (ret < 0) {
10915                         PMD_DRV_LOG(ERR, "Failed to update VSI_TSR[%d]",
10916                                     vsi->vsi_id);
10917                         return I40E_ERR_CONFIG;
10918                 }
10919         }
10920
10921         /* Configure for double VLAN TX insertion */
10922         reg = I40E_READ_REG(hw, I40E_VSI_L2TAGSTXVALID(vsi->vsi_id));
10923         if ((reg & 0xff) != I40E_VSI_L2TAGSTXVALID_QINQ) {
10924                 reg = I40E_VSI_L2TAGSTXVALID_QINQ;
10925                 ret = i40e_aq_debug_write_register(hw,
10926                                                    I40E_VSI_L2TAGSTXVALID(
10927                                                    vsi->vsi_id), reg, NULL);
10928                 if (ret < 0) {
10929                         PMD_DRV_LOG(ERR,
10930                                 "Failed to update VSI_L2TAGSTXVALID[%d]",
10931                                 vsi->vsi_id);
10932                         return I40E_ERR_CONFIG;
10933                 }
10934         }
10935
10936         return 0;
10937 }
10938
10939 /**
10940  * i40e_aq_add_mirror_rule
10941  * @hw: pointer to the hardware structure
10942  * @seid: VEB seid to add mirror rule to
10943  * @dst_id: destination vsi seid
10944  * @entries: Buffer which contains the entities to be mirrored
10945  * @count: number of entities contained in the buffer
10946  * @rule_id:the rule_id of the rule to be added
10947  *
10948  * Add a mirror rule for a given veb.
10949  *
10950  **/
10951 static enum i40e_status_code
10952 i40e_aq_add_mirror_rule(struct i40e_hw *hw,
10953                         uint16_t seid, uint16_t dst_id,
10954                         uint16_t rule_type, uint16_t *entries,
10955                         uint16_t count, uint16_t *rule_id)
10956 {
10957         struct i40e_aq_desc desc;
10958         struct i40e_aqc_add_delete_mirror_rule cmd;
10959         struct i40e_aqc_add_delete_mirror_rule_completion *resp =
10960                 (struct i40e_aqc_add_delete_mirror_rule_completion *)
10961                 &desc.params.raw;
10962         uint16_t buff_len;
10963         enum i40e_status_code status;
10964
10965         i40e_fill_default_direct_cmd_desc(&desc,
10966                                           i40e_aqc_opc_add_mirror_rule);
10967         memset(&cmd, 0, sizeof(cmd));
10968
10969         buff_len = sizeof(uint16_t) * count;
10970         desc.datalen = rte_cpu_to_le_16(buff_len);
10971         if (buff_len > 0)
10972                 desc.flags |= rte_cpu_to_le_16(
10973                         (uint16_t)(I40E_AQ_FLAG_BUF | I40E_AQ_FLAG_RD));
10974         cmd.rule_type = rte_cpu_to_le_16(rule_type <<
10975                                 I40E_AQC_MIRROR_RULE_TYPE_SHIFT);
10976         cmd.num_entries = rte_cpu_to_le_16(count);
10977         cmd.seid = rte_cpu_to_le_16(seid);
10978         cmd.destination = rte_cpu_to_le_16(dst_id);
10979
10980         rte_memcpy(&desc.params.raw, &cmd, sizeof(cmd));
10981         status = i40e_asq_send_command(hw, &desc, entries, buff_len, NULL);
10982         PMD_DRV_LOG(INFO,
10983                 "i40e_aq_add_mirror_rule, aq_status %d, rule_id = %u mirror_rules_used = %u, mirror_rules_free = %u,",
10984                 hw->aq.asq_last_status, resp->rule_id,
10985                 resp->mirror_rules_used, resp->mirror_rules_free);
10986         *rule_id = rte_le_to_cpu_16(resp->rule_id);
10987
10988         return status;
10989 }
10990
10991 /**
10992  * i40e_aq_del_mirror_rule
10993  * @hw: pointer to the hardware structure
10994  * @seid: VEB seid to add mirror rule to
10995  * @entries: Buffer which contains the entities to be mirrored
10996  * @count: number of entities contained in the buffer
10997  * @rule_id:the rule_id of the rule to be delete
10998  *
10999  * Delete a mirror rule for a given veb.
11000  *
11001  **/
11002 static enum i40e_status_code
11003 i40e_aq_del_mirror_rule(struct i40e_hw *hw,
11004                 uint16_t seid, uint16_t rule_type, uint16_t *entries,
11005                 uint16_t count, uint16_t rule_id)
11006 {
11007         struct i40e_aq_desc desc;
11008         struct i40e_aqc_add_delete_mirror_rule cmd;
11009         uint16_t buff_len = 0;
11010         enum i40e_status_code status;
11011         void *buff = NULL;
11012
11013         i40e_fill_default_direct_cmd_desc(&desc,
11014                                           i40e_aqc_opc_delete_mirror_rule);
11015         memset(&cmd, 0, sizeof(cmd));
11016         if (rule_type == I40E_AQC_MIRROR_RULE_TYPE_VLAN) {
11017                 desc.flags |= rte_cpu_to_le_16((uint16_t)(I40E_AQ_FLAG_BUF |
11018                                                           I40E_AQ_FLAG_RD));
11019                 cmd.num_entries = count;
11020                 buff_len = sizeof(uint16_t) * count;
11021                 desc.datalen = rte_cpu_to_le_16(buff_len);
11022                 buff = (void *)entries;
11023         } else
11024                 /* rule id is filled in destination field for deleting mirror rule */
11025                 cmd.destination = rte_cpu_to_le_16(rule_id);
11026
11027         cmd.rule_type = rte_cpu_to_le_16(rule_type <<
11028                                 I40E_AQC_MIRROR_RULE_TYPE_SHIFT);
11029         cmd.seid = rte_cpu_to_le_16(seid);
11030
11031         rte_memcpy(&desc.params.raw, &cmd, sizeof(cmd));
11032         status = i40e_asq_send_command(hw, &desc, buff, buff_len, NULL);
11033
11034         return status;
11035 }
11036
11037 /**
11038  * i40e_mirror_rule_set
11039  * @dev: pointer to the hardware structure
11040  * @mirror_conf: mirror rule info
11041  * @sw_id: mirror rule's sw_id
11042  * @on: enable/disable
11043  *
11044  * set a mirror rule.
11045  *
11046  **/
11047 static int
11048 i40e_mirror_rule_set(struct rte_eth_dev *dev,
11049                         struct rte_eth_mirror_conf *mirror_conf,
11050                         uint8_t sw_id, uint8_t on)
11051 {
11052         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
11053         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
11054         struct i40e_mirror_rule *it, *mirr_rule = NULL;
11055         struct i40e_mirror_rule *parent = NULL;
11056         uint16_t seid, dst_seid, rule_id;
11057         uint16_t i, j = 0;
11058         int ret;
11059
11060         PMD_DRV_LOG(DEBUG, "i40e_mirror_rule_set: sw_id = %d.", sw_id);
11061
11062         if (pf->main_vsi->veb == NULL || pf->vfs == NULL) {
11063                 PMD_DRV_LOG(ERR,
11064                         "mirror rule can not be configured without veb or vfs.");
11065                 return -ENOSYS;
11066         }
11067         if (pf->nb_mirror_rule > I40E_MAX_MIRROR_RULES) {
11068                 PMD_DRV_LOG(ERR, "mirror table is full.");
11069                 return -ENOSPC;
11070         }
11071         if (mirror_conf->dst_pool > pf->vf_num) {
11072                 PMD_DRV_LOG(ERR, "invalid destination pool %u.",
11073                                  mirror_conf->dst_pool);
11074                 return -EINVAL;
11075         }
11076
11077         seid = pf->main_vsi->veb->seid;
11078
11079         TAILQ_FOREACH(it, &pf->mirror_list, rules) {
11080                 if (sw_id <= it->index) {
11081                         mirr_rule = it;
11082                         break;
11083                 }
11084                 parent = it;
11085         }
11086         if (mirr_rule && sw_id == mirr_rule->index) {
11087                 if (on) {
11088                         PMD_DRV_LOG(ERR, "mirror rule exists.");
11089                         return -EEXIST;
11090                 } else {
11091                         ret = i40e_aq_del_mirror_rule(hw, seid,
11092                                         mirr_rule->rule_type,
11093                                         mirr_rule->entries,
11094                                         mirr_rule->num_entries, mirr_rule->id);
11095                         if (ret < 0) {
11096                                 PMD_DRV_LOG(ERR,
11097                                         "failed to remove mirror rule: ret = %d, aq_err = %d.",
11098                                         ret, hw->aq.asq_last_status);
11099                                 return -ENOSYS;
11100                         }
11101                         TAILQ_REMOVE(&pf->mirror_list, mirr_rule, rules);
11102                         rte_free(mirr_rule);
11103                         pf->nb_mirror_rule--;
11104                         return 0;
11105                 }
11106         } else if (!on) {
11107                 PMD_DRV_LOG(ERR, "mirror rule doesn't exist.");
11108                 return -ENOENT;
11109         }
11110
11111         mirr_rule = rte_zmalloc("i40e_mirror_rule",
11112                                 sizeof(struct i40e_mirror_rule) , 0);
11113         if (!mirr_rule) {
11114                 PMD_DRV_LOG(ERR, "failed to allocate memory");
11115                 return I40E_ERR_NO_MEMORY;
11116         }
11117         switch (mirror_conf->rule_type) {
11118         case ETH_MIRROR_VLAN:
11119                 for (i = 0, j = 0; i < ETH_MIRROR_MAX_VLANS; i++) {
11120                         if (mirror_conf->vlan.vlan_mask & (1ULL << i)) {
11121                                 mirr_rule->entries[j] =
11122                                         mirror_conf->vlan.vlan_id[i];
11123                                 j++;
11124                         }
11125                 }
11126                 if (j == 0) {
11127                         PMD_DRV_LOG(ERR, "vlan is not specified.");
11128                         rte_free(mirr_rule);
11129                         return -EINVAL;
11130                 }
11131                 mirr_rule->rule_type = I40E_AQC_MIRROR_RULE_TYPE_VLAN;
11132                 break;
11133         case ETH_MIRROR_VIRTUAL_POOL_UP:
11134         case ETH_MIRROR_VIRTUAL_POOL_DOWN:
11135                 /* check if the specified pool bit is out of range */
11136                 if (mirror_conf->pool_mask > (uint64_t)(1ULL << (pf->vf_num + 1))) {
11137                         PMD_DRV_LOG(ERR, "pool mask is out of range.");
11138                         rte_free(mirr_rule);
11139                         return -EINVAL;
11140                 }
11141                 for (i = 0, j = 0; i < pf->vf_num; i++) {
11142                         if (mirror_conf->pool_mask & (1ULL << i)) {
11143                                 mirr_rule->entries[j] = pf->vfs[i].vsi->seid;
11144                                 j++;
11145                         }
11146                 }
11147                 if (mirror_conf->pool_mask & (1ULL << pf->vf_num)) {
11148                         /* add pf vsi to entries */
11149                         mirr_rule->entries[j] = pf->main_vsi_seid;
11150                         j++;
11151                 }
11152                 if (j == 0) {
11153                         PMD_DRV_LOG(ERR, "pool is not specified.");
11154                         rte_free(mirr_rule);
11155                         return -EINVAL;
11156                 }
11157                 /* egress and ingress in aq commands means from switch but not port */
11158                 mirr_rule->rule_type =
11159                         (mirror_conf->rule_type == ETH_MIRROR_VIRTUAL_POOL_UP) ?
11160                         I40E_AQC_MIRROR_RULE_TYPE_VPORT_EGRESS :
11161                         I40E_AQC_MIRROR_RULE_TYPE_VPORT_INGRESS;
11162                 break;
11163         case ETH_MIRROR_UPLINK_PORT:
11164                 /* egress and ingress in aq commands means from switch but not port*/
11165                 mirr_rule->rule_type = I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS;
11166                 break;
11167         case ETH_MIRROR_DOWNLINK_PORT:
11168                 mirr_rule->rule_type = I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS;
11169                 break;
11170         default:
11171                 PMD_DRV_LOG(ERR, "unsupported mirror type %d.",
11172                         mirror_conf->rule_type);
11173                 rte_free(mirr_rule);
11174                 return -EINVAL;
11175         }
11176
11177         /* If the dst_pool is equal to vf_num, consider it as PF */
11178         if (mirror_conf->dst_pool == pf->vf_num)
11179                 dst_seid = pf->main_vsi_seid;
11180         else
11181                 dst_seid = pf->vfs[mirror_conf->dst_pool].vsi->seid;
11182
11183         ret = i40e_aq_add_mirror_rule(hw, seid, dst_seid,
11184                                       mirr_rule->rule_type, mirr_rule->entries,
11185                                       j, &rule_id);
11186         if (ret < 0) {
11187                 PMD_DRV_LOG(ERR,
11188                         "failed to add mirror rule: ret = %d, aq_err = %d.",
11189                         ret, hw->aq.asq_last_status);
11190                 rte_free(mirr_rule);
11191                 return -ENOSYS;
11192         }
11193
11194         mirr_rule->index = sw_id;
11195         mirr_rule->num_entries = j;
11196         mirr_rule->id = rule_id;
11197         mirr_rule->dst_vsi_seid = dst_seid;
11198
11199         if (parent)
11200                 TAILQ_INSERT_AFTER(&pf->mirror_list, parent, mirr_rule, rules);
11201         else
11202                 TAILQ_INSERT_HEAD(&pf->mirror_list, mirr_rule, rules);
11203
11204         pf->nb_mirror_rule++;
11205         return 0;
11206 }
11207
11208 /**
11209  * i40e_mirror_rule_reset
11210  * @dev: pointer to the device
11211  * @sw_id: mirror rule's sw_id
11212  *
11213  * reset a mirror rule.
11214  *
11215  **/
11216 static int
11217 i40e_mirror_rule_reset(struct rte_eth_dev *dev, uint8_t sw_id)
11218 {
11219         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
11220         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
11221         struct i40e_mirror_rule *it, *mirr_rule = NULL;
11222         uint16_t seid;
11223         int ret;
11224
11225         PMD_DRV_LOG(DEBUG, "i40e_mirror_rule_reset: sw_id = %d.", sw_id);
11226
11227         seid = pf->main_vsi->veb->seid;
11228
11229         TAILQ_FOREACH(it, &pf->mirror_list, rules) {
11230                 if (sw_id == it->index) {
11231                         mirr_rule = it;
11232                         break;
11233                 }
11234         }
11235         if (mirr_rule) {
11236                 ret = i40e_aq_del_mirror_rule(hw, seid,
11237                                 mirr_rule->rule_type,
11238                                 mirr_rule->entries,
11239                                 mirr_rule->num_entries, mirr_rule->id);
11240                 if (ret < 0) {
11241                         PMD_DRV_LOG(ERR,
11242                                 "failed to remove mirror rule: status = %d, aq_err = %d.",
11243                                 ret, hw->aq.asq_last_status);
11244                         return -ENOSYS;
11245                 }
11246                 TAILQ_REMOVE(&pf->mirror_list, mirr_rule, rules);
11247                 rte_free(mirr_rule);
11248                 pf->nb_mirror_rule--;
11249         } else {
11250                 PMD_DRV_LOG(ERR, "mirror rule doesn't exist.");
11251                 return -ENOENT;
11252         }
11253         return 0;
11254 }
11255
11256 static uint64_t
11257 i40e_read_systime_cyclecounter(struct rte_eth_dev *dev)
11258 {
11259         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
11260         uint64_t systim_cycles;
11261
11262         systim_cycles = (uint64_t)I40E_READ_REG(hw, I40E_PRTTSYN_TIME_L);
11263         systim_cycles |= (uint64_t)I40E_READ_REG(hw, I40E_PRTTSYN_TIME_H)
11264                         << 32;
11265
11266         return systim_cycles;
11267 }
11268
11269 static uint64_t
11270 i40e_read_rx_tstamp_cyclecounter(struct rte_eth_dev *dev, uint8_t index)
11271 {
11272         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
11273         uint64_t rx_tstamp;
11274
11275         rx_tstamp = (uint64_t)I40E_READ_REG(hw, I40E_PRTTSYN_RXTIME_L(index));
11276         rx_tstamp |= (uint64_t)I40E_READ_REG(hw, I40E_PRTTSYN_RXTIME_H(index))
11277                         << 32;
11278
11279         return rx_tstamp;
11280 }
11281
11282 static uint64_t
11283 i40e_read_tx_tstamp_cyclecounter(struct rte_eth_dev *dev)
11284 {
11285         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
11286         uint64_t tx_tstamp;
11287
11288         tx_tstamp = (uint64_t)I40E_READ_REG(hw, I40E_PRTTSYN_TXTIME_L);
11289         tx_tstamp |= (uint64_t)I40E_READ_REG(hw, I40E_PRTTSYN_TXTIME_H)
11290                         << 32;
11291
11292         return tx_tstamp;
11293 }
11294
11295 static void
11296 i40e_start_timecounters(struct rte_eth_dev *dev)
11297 {
11298         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
11299         struct i40e_adapter *adapter = dev->data->dev_private;
11300         struct rte_eth_link link;
11301         uint32_t tsync_inc_l;
11302         uint32_t tsync_inc_h;
11303
11304         /* Get current link speed. */
11305         i40e_dev_link_update(dev, 1);
11306         rte_eth_linkstatus_get(dev, &link);
11307
11308         switch (link.link_speed) {
11309         case ETH_SPEED_NUM_40G:
11310         case ETH_SPEED_NUM_25G:
11311                 tsync_inc_l = I40E_PTP_40GB_INCVAL & 0xFFFFFFFF;
11312                 tsync_inc_h = I40E_PTP_40GB_INCVAL >> 32;
11313                 break;
11314         case ETH_SPEED_NUM_10G:
11315                 tsync_inc_l = I40E_PTP_10GB_INCVAL & 0xFFFFFFFF;
11316                 tsync_inc_h = I40E_PTP_10GB_INCVAL >> 32;
11317                 break;
11318         case ETH_SPEED_NUM_1G:
11319                 tsync_inc_l = I40E_PTP_1GB_INCVAL & 0xFFFFFFFF;
11320                 tsync_inc_h = I40E_PTP_1GB_INCVAL >> 32;
11321                 break;
11322         default:
11323                 tsync_inc_l = 0x0;
11324                 tsync_inc_h = 0x0;
11325         }
11326
11327         /* Set the timesync increment value. */
11328         I40E_WRITE_REG(hw, I40E_PRTTSYN_INC_L, tsync_inc_l);
11329         I40E_WRITE_REG(hw, I40E_PRTTSYN_INC_H, tsync_inc_h);
11330
11331         memset(&adapter->systime_tc, 0, sizeof(struct rte_timecounter));
11332         memset(&adapter->rx_tstamp_tc, 0, sizeof(struct rte_timecounter));
11333         memset(&adapter->tx_tstamp_tc, 0, sizeof(struct rte_timecounter));
11334
11335         adapter->systime_tc.cc_mask = I40E_CYCLECOUNTER_MASK;
11336         adapter->systime_tc.cc_shift = 0;
11337         adapter->systime_tc.nsec_mask = 0;
11338
11339         adapter->rx_tstamp_tc.cc_mask = I40E_CYCLECOUNTER_MASK;
11340         adapter->rx_tstamp_tc.cc_shift = 0;
11341         adapter->rx_tstamp_tc.nsec_mask = 0;
11342
11343         adapter->tx_tstamp_tc.cc_mask = I40E_CYCLECOUNTER_MASK;
11344         adapter->tx_tstamp_tc.cc_shift = 0;
11345         adapter->tx_tstamp_tc.nsec_mask = 0;
11346 }
11347
11348 static int
11349 i40e_timesync_adjust_time(struct rte_eth_dev *dev, int64_t delta)
11350 {
11351         struct i40e_adapter *adapter = dev->data->dev_private;
11352
11353         adapter->systime_tc.nsec += delta;
11354         adapter->rx_tstamp_tc.nsec += delta;
11355         adapter->tx_tstamp_tc.nsec += delta;
11356
11357         return 0;
11358 }
11359
11360 static int
11361 i40e_timesync_write_time(struct rte_eth_dev *dev, const struct timespec *ts)
11362 {
11363         uint64_t ns;
11364         struct i40e_adapter *adapter = dev->data->dev_private;
11365
11366         ns = rte_timespec_to_ns(ts);
11367
11368         /* Set the timecounters to a new value. */
11369         adapter->systime_tc.nsec = ns;
11370         adapter->rx_tstamp_tc.nsec = ns;
11371         adapter->tx_tstamp_tc.nsec = ns;
11372
11373         return 0;
11374 }
11375
11376 static int
11377 i40e_timesync_read_time(struct rte_eth_dev *dev, struct timespec *ts)
11378 {
11379         uint64_t ns, systime_cycles;
11380         struct i40e_adapter *adapter = dev->data->dev_private;
11381
11382         systime_cycles = i40e_read_systime_cyclecounter(dev);
11383         ns = rte_timecounter_update(&adapter->systime_tc, systime_cycles);
11384         *ts = rte_ns_to_timespec(ns);
11385
11386         return 0;
11387 }
11388
11389 static int
11390 i40e_timesync_enable(struct rte_eth_dev *dev)
11391 {
11392         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
11393         uint32_t tsync_ctl_l;
11394         uint32_t tsync_ctl_h;
11395
11396         /* Stop the timesync system time. */
11397         I40E_WRITE_REG(hw, I40E_PRTTSYN_INC_L, 0x0);
11398         I40E_WRITE_REG(hw, I40E_PRTTSYN_INC_H, 0x0);
11399         /* Reset the timesync system time value. */
11400         I40E_WRITE_REG(hw, I40E_PRTTSYN_TIME_L, 0x0);
11401         I40E_WRITE_REG(hw, I40E_PRTTSYN_TIME_H, 0x0);
11402
11403         i40e_start_timecounters(dev);
11404
11405         /* Clear timesync registers. */
11406         I40E_READ_REG(hw, I40E_PRTTSYN_STAT_0);
11407         I40E_READ_REG(hw, I40E_PRTTSYN_TXTIME_H);
11408         I40E_READ_REG(hw, I40E_PRTTSYN_RXTIME_H(0));
11409         I40E_READ_REG(hw, I40E_PRTTSYN_RXTIME_H(1));
11410         I40E_READ_REG(hw, I40E_PRTTSYN_RXTIME_H(2));
11411         I40E_READ_REG(hw, I40E_PRTTSYN_RXTIME_H(3));
11412
11413         /* Enable timestamping of PTP packets. */
11414         tsync_ctl_l = I40E_READ_REG(hw, I40E_PRTTSYN_CTL0);
11415         tsync_ctl_l |= I40E_PRTTSYN_TSYNENA;
11416
11417         tsync_ctl_h = I40E_READ_REG(hw, I40E_PRTTSYN_CTL1);
11418         tsync_ctl_h |= I40E_PRTTSYN_TSYNENA;
11419         tsync_ctl_h |= I40E_PRTTSYN_TSYNTYPE;
11420
11421         I40E_WRITE_REG(hw, I40E_PRTTSYN_CTL0, tsync_ctl_l);
11422         I40E_WRITE_REG(hw, I40E_PRTTSYN_CTL1, tsync_ctl_h);
11423
11424         return 0;
11425 }
11426
11427 static int
11428 i40e_timesync_disable(struct rte_eth_dev *dev)
11429 {
11430         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
11431         uint32_t tsync_ctl_l;
11432         uint32_t tsync_ctl_h;
11433
11434         /* Disable timestamping of transmitted PTP packets. */
11435         tsync_ctl_l = I40E_READ_REG(hw, I40E_PRTTSYN_CTL0);
11436         tsync_ctl_l &= ~I40E_PRTTSYN_TSYNENA;
11437
11438         tsync_ctl_h = I40E_READ_REG(hw, I40E_PRTTSYN_CTL1);
11439         tsync_ctl_h &= ~I40E_PRTTSYN_TSYNENA;
11440
11441         I40E_WRITE_REG(hw, I40E_PRTTSYN_CTL0, tsync_ctl_l);
11442         I40E_WRITE_REG(hw, I40E_PRTTSYN_CTL1, tsync_ctl_h);
11443
11444         /* Reset the timesync increment value. */
11445         I40E_WRITE_REG(hw, I40E_PRTTSYN_INC_L, 0x0);
11446         I40E_WRITE_REG(hw, I40E_PRTTSYN_INC_H, 0x0);
11447
11448         return 0;
11449 }
11450
11451 static int
11452 i40e_timesync_read_rx_timestamp(struct rte_eth_dev *dev,
11453                                 struct timespec *timestamp, uint32_t flags)
11454 {
11455         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
11456         struct i40e_adapter *adapter = dev->data->dev_private;
11457         uint32_t sync_status;
11458         uint32_t index = flags & 0x03;
11459         uint64_t rx_tstamp_cycles;
11460         uint64_t ns;
11461
11462         sync_status = I40E_READ_REG(hw, I40E_PRTTSYN_STAT_1);
11463         if ((sync_status & (1 << index)) == 0)
11464                 return -EINVAL;
11465
11466         rx_tstamp_cycles = i40e_read_rx_tstamp_cyclecounter(dev, index);
11467         ns = rte_timecounter_update(&adapter->rx_tstamp_tc, rx_tstamp_cycles);
11468         *timestamp = rte_ns_to_timespec(ns);
11469
11470         return 0;
11471 }
11472
11473 static int
11474 i40e_timesync_read_tx_timestamp(struct rte_eth_dev *dev,
11475                                 struct timespec *timestamp)
11476 {
11477         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
11478         struct i40e_adapter *adapter = dev->data->dev_private;
11479         uint32_t sync_status;
11480         uint64_t tx_tstamp_cycles;
11481         uint64_t ns;
11482
11483         sync_status = I40E_READ_REG(hw, I40E_PRTTSYN_STAT_0);
11484         if ((sync_status & I40E_PRTTSYN_STAT_0_TXTIME_MASK) == 0)
11485                 return -EINVAL;
11486
11487         tx_tstamp_cycles = i40e_read_tx_tstamp_cyclecounter(dev);
11488         ns = rte_timecounter_update(&adapter->tx_tstamp_tc, tx_tstamp_cycles);
11489         *timestamp = rte_ns_to_timespec(ns);
11490
11491         return 0;
11492 }
11493
11494 /*
11495  * i40e_parse_dcb_configure - parse dcb configure from user
11496  * @dev: the device being configured
11497  * @dcb_cfg: pointer of the result of parse
11498  * @*tc_map: bit map of enabled traffic classes
11499  *
11500  * Returns 0 on success, negative value on failure
11501  */
11502 static int
11503 i40e_parse_dcb_configure(struct rte_eth_dev *dev,
11504                          struct i40e_dcbx_config *dcb_cfg,
11505                          uint8_t *tc_map)
11506 {
11507         struct rte_eth_dcb_rx_conf *dcb_rx_conf;
11508         uint8_t i, tc_bw, bw_lf;
11509
11510         memset(dcb_cfg, 0, sizeof(struct i40e_dcbx_config));
11511
11512         dcb_rx_conf = &dev->data->dev_conf.rx_adv_conf.dcb_rx_conf;
11513         if (dcb_rx_conf->nb_tcs > I40E_MAX_TRAFFIC_CLASS) {
11514                 PMD_INIT_LOG(ERR, "number of tc exceeds max.");
11515                 return -EINVAL;
11516         }
11517
11518         /* assume each tc has the same bw */
11519         tc_bw = I40E_MAX_PERCENT / dcb_rx_conf->nb_tcs;
11520         for (i = 0; i < dcb_rx_conf->nb_tcs; i++)
11521                 dcb_cfg->etscfg.tcbwtable[i] = tc_bw;
11522         /* to ensure the sum of tcbw is equal to 100 */
11523         bw_lf = I40E_MAX_PERCENT % dcb_rx_conf->nb_tcs;
11524         for (i = 0; i < bw_lf; i++)
11525                 dcb_cfg->etscfg.tcbwtable[i]++;
11526
11527         /* assume each tc has the same Transmission Selection Algorithm */
11528         for (i = 0; i < dcb_rx_conf->nb_tcs; i++)
11529                 dcb_cfg->etscfg.tsatable[i] = I40E_IEEE_TSA_ETS;
11530
11531         for (i = 0; i < I40E_MAX_USER_PRIORITY; i++)
11532                 dcb_cfg->etscfg.prioritytable[i] =
11533                                 dcb_rx_conf->dcb_tc[i];
11534
11535         /* FW needs one App to configure HW */
11536         dcb_cfg->numapps = I40E_DEFAULT_DCB_APP_NUM;
11537         dcb_cfg->app[0].selector = I40E_APP_SEL_ETHTYPE;
11538         dcb_cfg->app[0].priority = I40E_DEFAULT_DCB_APP_PRIO;
11539         dcb_cfg->app[0].protocolid = I40E_APP_PROTOID_FCOE;
11540
11541         if (dcb_rx_conf->nb_tcs == 0)
11542                 *tc_map = 1; /* tc0 only */
11543         else
11544                 *tc_map = RTE_LEN2MASK(dcb_rx_conf->nb_tcs, uint8_t);
11545
11546         if (dev->data->dev_conf.dcb_capability_en & ETH_DCB_PFC_SUPPORT) {
11547                 dcb_cfg->pfc.willing = 0;
11548                 dcb_cfg->pfc.pfccap = I40E_MAX_TRAFFIC_CLASS;
11549                 dcb_cfg->pfc.pfcenable = *tc_map;
11550         }
11551         return 0;
11552 }
11553
11554
11555 static enum i40e_status_code
11556 i40e_vsi_update_queue_mapping(struct i40e_vsi *vsi,
11557                               struct i40e_aqc_vsi_properties_data *info,
11558                               uint8_t enabled_tcmap)
11559 {
11560         enum i40e_status_code ret;
11561         int i, total_tc = 0;
11562         uint16_t qpnum_per_tc, bsf, qp_idx;
11563         struct rte_eth_dev_data *dev_data = I40E_VSI_TO_DEV_DATA(vsi);
11564         struct i40e_pf *pf = I40E_VSI_TO_PF(vsi);
11565         uint16_t used_queues;
11566
11567         ret = validate_tcmap_parameter(vsi, enabled_tcmap);
11568         if (ret != I40E_SUCCESS)
11569                 return ret;
11570
11571         for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
11572                 if (enabled_tcmap & (1 << i))
11573                         total_tc++;
11574         }
11575         if (total_tc == 0)
11576                 total_tc = 1;
11577         vsi->enabled_tc = enabled_tcmap;
11578
11579         /* different VSI has different queues assigned */
11580         if (vsi->type == I40E_VSI_MAIN)
11581                 used_queues = dev_data->nb_rx_queues -
11582                         pf->nb_cfg_vmdq_vsi * RTE_LIBRTE_I40E_QUEUE_NUM_PER_VM;
11583         else if (vsi->type == I40E_VSI_VMDQ2)
11584                 used_queues = RTE_LIBRTE_I40E_QUEUE_NUM_PER_VM;
11585         else {
11586                 PMD_INIT_LOG(ERR, "unsupported VSI type.");
11587                 return I40E_ERR_NO_AVAILABLE_VSI;
11588         }
11589
11590         qpnum_per_tc = used_queues / total_tc;
11591         /* Number of queues per enabled TC */
11592         if (qpnum_per_tc == 0) {
11593                 PMD_INIT_LOG(ERR, " number of queues is less that tcs.");
11594                 return I40E_ERR_INVALID_QP_ID;
11595         }
11596         qpnum_per_tc = RTE_MIN(i40e_align_floor(qpnum_per_tc),
11597                                 I40E_MAX_Q_PER_TC);
11598         bsf = rte_bsf32(qpnum_per_tc);
11599
11600         /**
11601          * Configure TC and queue mapping parameters, for enabled TC,
11602          * allocate qpnum_per_tc queues to this traffic. For disabled TC,
11603          * default queue will serve it.
11604          */
11605         qp_idx = 0;
11606         for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
11607                 if (vsi->enabled_tc & (1 << i)) {
11608                         info->tc_mapping[i] = rte_cpu_to_le_16((qp_idx <<
11609                                         I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT) |
11610                                 (bsf << I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT));
11611                         qp_idx += qpnum_per_tc;
11612                 } else
11613                         info->tc_mapping[i] = 0;
11614         }
11615
11616         /* Associate queue number with VSI, Keep vsi->nb_qps unchanged */
11617         if (vsi->type == I40E_VSI_SRIOV) {
11618                 info->mapping_flags |=
11619                         rte_cpu_to_le_16(I40E_AQ_VSI_QUE_MAP_NONCONTIG);
11620                 for (i = 0; i < vsi->nb_qps; i++)
11621                         info->queue_mapping[i] =
11622                                 rte_cpu_to_le_16(vsi->base_queue + i);
11623         } else {
11624                 info->mapping_flags |=
11625                         rte_cpu_to_le_16(I40E_AQ_VSI_QUE_MAP_CONTIG);
11626                 info->queue_mapping[0] = rte_cpu_to_le_16(vsi->base_queue);
11627         }
11628         info->valid_sections |=
11629                 rte_cpu_to_le_16(I40E_AQ_VSI_PROP_QUEUE_MAP_VALID);
11630
11631         return I40E_SUCCESS;
11632 }
11633
11634 /*
11635  * i40e_config_switch_comp_tc - Configure VEB tc setting for given TC map
11636  * @veb: VEB to be configured
11637  * @tc_map: enabled TC bitmap
11638  *
11639  * Returns 0 on success, negative value on failure
11640  */
11641 static enum i40e_status_code
11642 i40e_config_switch_comp_tc(struct i40e_veb *veb, uint8_t tc_map)
11643 {
11644         struct i40e_aqc_configure_switching_comp_bw_config_data veb_bw;
11645         struct i40e_aqc_query_switching_comp_bw_config_resp bw_query;
11646         struct i40e_aqc_query_switching_comp_ets_config_resp ets_query;
11647         struct i40e_hw *hw = I40E_VSI_TO_HW(veb->associate_vsi);
11648         enum i40e_status_code ret = I40E_SUCCESS;
11649         int i;
11650         uint32_t bw_max;
11651
11652         /* Check if enabled_tc is same as existing or new TCs */
11653         if (veb->enabled_tc == tc_map)
11654                 return ret;
11655
11656         /* configure tc bandwidth */
11657         memset(&veb_bw, 0, sizeof(veb_bw));
11658         veb_bw.tc_valid_bits = tc_map;
11659         /* Enable ETS TCs with equal BW Share for now across all VSIs */
11660         for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
11661                 if (tc_map & BIT_ULL(i))
11662                         veb_bw.tc_bw_share_credits[i] = 1;
11663         }
11664         ret = i40e_aq_config_switch_comp_bw_config(hw, veb->seid,
11665                                                    &veb_bw, NULL);
11666         if (ret) {
11667                 PMD_INIT_LOG(ERR,
11668                         "AQ command Config switch_comp BW allocation per TC failed = %d",
11669                         hw->aq.asq_last_status);
11670                 return ret;
11671         }
11672
11673         memset(&ets_query, 0, sizeof(ets_query));
11674         ret = i40e_aq_query_switch_comp_ets_config(hw, veb->seid,
11675                                                    &ets_query, NULL);
11676         if (ret != I40E_SUCCESS) {
11677                 PMD_DRV_LOG(ERR,
11678                         "Failed to get switch_comp ETS configuration %u",
11679                         hw->aq.asq_last_status);
11680                 return ret;
11681         }
11682         memset(&bw_query, 0, sizeof(bw_query));
11683         ret = i40e_aq_query_switch_comp_bw_config(hw, veb->seid,
11684                                                   &bw_query, NULL);
11685         if (ret != I40E_SUCCESS) {
11686                 PMD_DRV_LOG(ERR,
11687                         "Failed to get switch_comp bandwidth configuration %u",
11688                         hw->aq.asq_last_status);
11689                 return ret;
11690         }
11691
11692         /* store and print out BW info */
11693         veb->bw_info.bw_limit = rte_le_to_cpu_16(ets_query.port_bw_limit);
11694         veb->bw_info.bw_max = ets_query.tc_bw_max;
11695         PMD_DRV_LOG(DEBUG, "switch_comp bw limit:%u", veb->bw_info.bw_limit);
11696         PMD_DRV_LOG(DEBUG, "switch_comp max_bw:%u", veb->bw_info.bw_max);
11697         bw_max = rte_le_to_cpu_16(bw_query.tc_bw_max[0]) |
11698                     (rte_le_to_cpu_16(bw_query.tc_bw_max[1]) <<
11699                      I40E_16_BIT_WIDTH);
11700         for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
11701                 veb->bw_info.bw_ets_share_credits[i] =
11702                                 bw_query.tc_bw_share_credits[i];
11703                 veb->bw_info.bw_ets_credits[i] =
11704                                 rte_le_to_cpu_16(bw_query.tc_bw_limits[i]);
11705                 /* 4 bits per TC, 4th bit is reserved */
11706                 veb->bw_info.bw_ets_max[i] =
11707                         (uint8_t)((bw_max >> (i * I40E_4_BIT_WIDTH)) &
11708                                   RTE_LEN2MASK(3, uint8_t));
11709                 PMD_DRV_LOG(DEBUG, "\tVEB TC%u:share credits %u", i,
11710                             veb->bw_info.bw_ets_share_credits[i]);
11711                 PMD_DRV_LOG(DEBUG, "\tVEB TC%u:credits %u", i,
11712                             veb->bw_info.bw_ets_credits[i]);
11713                 PMD_DRV_LOG(DEBUG, "\tVEB TC%u: max credits: %u", i,
11714                             veb->bw_info.bw_ets_max[i]);
11715         }
11716
11717         veb->enabled_tc = tc_map;
11718
11719         return ret;
11720 }
11721
11722
11723 /*
11724  * i40e_vsi_config_tc - Configure VSI tc setting for given TC map
11725  * @vsi: VSI to be configured
11726  * @tc_map: enabled TC bitmap
11727  *
11728  * Returns 0 on success, negative value on failure
11729  */
11730 static enum i40e_status_code
11731 i40e_vsi_config_tc(struct i40e_vsi *vsi, uint8_t tc_map)
11732 {
11733         struct i40e_aqc_configure_vsi_tc_bw_data bw_data;
11734         struct i40e_vsi_context ctxt;
11735         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
11736         enum i40e_status_code ret = I40E_SUCCESS;
11737         int i;
11738
11739         /* Check if enabled_tc is same as existing or new TCs */
11740         if (vsi->enabled_tc == tc_map)
11741                 return ret;
11742
11743         /* configure tc bandwidth */
11744         memset(&bw_data, 0, sizeof(bw_data));
11745         bw_data.tc_valid_bits = tc_map;
11746         /* Enable ETS TCs with equal BW Share for now across all VSIs */
11747         for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
11748                 if (tc_map & BIT_ULL(i))
11749                         bw_data.tc_bw_credits[i] = 1;
11750         }
11751         ret = i40e_aq_config_vsi_tc_bw(hw, vsi->seid, &bw_data, NULL);
11752         if (ret) {
11753                 PMD_INIT_LOG(ERR,
11754                         "AQ command Config VSI BW allocation per TC failed = %d",
11755                         hw->aq.asq_last_status);
11756                 goto out;
11757         }
11758         for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++)
11759                 vsi->info.qs_handle[i] = bw_data.qs_handles[i];
11760
11761         /* Update Queue Pairs Mapping for currently enabled UPs */
11762         ctxt.seid = vsi->seid;
11763         ctxt.pf_num = hw->pf_id;
11764         ctxt.vf_num = 0;
11765         ctxt.uplink_seid = vsi->uplink_seid;
11766         ctxt.info = vsi->info;
11767         i40e_get_cap(hw);
11768         ret = i40e_vsi_update_queue_mapping(vsi, &ctxt.info, tc_map);
11769         if (ret)
11770                 goto out;
11771
11772         /* Update the VSI after updating the VSI queue-mapping information */
11773         ret = i40e_aq_update_vsi_params(hw, &ctxt, NULL);
11774         if (ret) {
11775                 PMD_INIT_LOG(ERR, "Failed to configure TC queue mapping = %d",
11776                         hw->aq.asq_last_status);
11777                 goto out;
11778         }
11779         /* update the local VSI info with updated queue map */
11780         rte_memcpy(&vsi->info.tc_mapping, &ctxt.info.tc_mapping,
11781                                         sizeof(vsi->info.tc_mapping));
11782         rte_memcpy(&vsi->info.queue_mapping,
11783                         &ctxt.info.queue_mapping,
11784                 sizeof(vsi->info.queue_mapping));
11785         vsi->info.mapping_flags = ctxt.info.mapping_flags;
11786         vsi->info.valid_sections = 0;
11787
11788         /* query and update current VSI BW information */
11789         ret = i40e_vsi_get_bw_config(vsi);
11790         if (ret) {
11791                 PMD_INIT_LOG(ERR,
11792                          "Failed updating vsi bw info, err %s aq_err %s",
11793                          i40e_stat_str(hw, ret),
11794                          i40e_aq_str(hw, hw->aq.asq_last_status));
11795                 goto out;
11796         }
11797
11798         vsi->enabled_tc = tc_map;
11799
11800 out:
11801         return ret;
11802 }
11803
11804 /*
11805  * i40e_dcb_hw_configure - program the dcb setting to hw
11806  * @pf: pf the configuration is taken on
11807  * @new_cfg: new configuration
11808  * @tc_map: enabled TC bitmap
11809  *
11810  * Returns 0 on success, negative value on failure
11811  */
11812 static enum i40e_status_code
11813 i40e_dcb_hw_configure(struct i40e_pf *pf,
11814                       struct i40e_dcbx_config *new_cfg,
11815                       uint8_t tc_map)
11816 {
11817         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
11818         struct i40e_dcbx_config *old_cfg = &hw->local_dcbx_config;
11819         struct i40e_vsi *main_vsi = pf->main_vsi;
11820         struct i40e_vsi_list *vsi_list;
11821         enum i40e_status_code ret;
11822         int i;
11823         uint32_t val;
11824
11825         /* Use the FW API if FW > v4.4*/
11826         if (!(((hw->aq.fw_maj_ver == 4) && (hw->aq.fw_min_ver >= 4)) ||
11827               (hw->aq.fw_maj_ver >= 5))) {
11828                 PMD_INIT_LOG(ERR,
11829                         "FW < v4.4, can not use FW LLDP API to configure DCB");
11830                 return I40E_ERR_FIRMWARE_API_VERSION;
11831         }
11832
11833         /* Check if need reconfiguration */
11834         if (!memcmp(new_cfg, old_cfg, sizeof(struct i40e_dcbx_config))) {
11835                 PMD_INIT_LOG(ERR, "No Change in DCB Config required.");
11836                 return I40E_SUCCESS;
11837         }
11838
11839         /* Copy the new config to the current config */
11840         *old_cfg = *new_cfg;
11841         old_cfg->etsrec = old_cfg->etscfg;
11842         ret = i40e_set_dcb_config(hw);
11843         if (ret) {
11844                 PMD_INIT_LOG(ERR, "Set DCB Config failed, err %s aq_err %s",
11845                          i40e_stat_str(hw, ret),
11846                          i40e_aq_str(hw, hw->aq.asq_last_status));
11847                 return ret;
11848         }
11849         /* set receive Arbiter to RR mode and ETS scheme by default */
11850         for (i = 0; i <= I40E_PRTDCB_RETSTCC_MAX_INDEX; i++) {
11851                 val = I40E_READ_REG(hw, I40E_PRTDCB_RETSTCC(i));
11852                 val &= ~(I40E_PRTDCB_RETSTCC_BWSHARE_MASK     |
11853                          I40E_PRTDCB_RETSTCC_UPINTC_MODE_MASK |
11854                          I40E_PRTDCB_RETSTCC_ETSTC_SHIFT);
11855                 val |= ((uint32_t)old_cfg->etscfg.tcbwtable[i] <<
11856                         I40E_PRTDCB_RETSTCC_BWSHARE_SHIFT) &
11857                          I40E_PRTDCB_RETSTCC_BWSHARE_MASK;
11858                 val |= ((uint32_t)1 << I40E_PRTDCB_RETSTCC_UPINTC_MODE_SHIFT) &
11859                          I40E_PRTDCB_RETSTCC_UPINTC_MODE_MASK;
11860                 val |= ((uint32_t)1 << I40E_PRTDCB_RETSTCC_ETSTC_SHIFT) &
11861                          I40E_PRTDCB_RETSTCC_ETSTC_MASK;
11862                 I40E_WRITE_REG(hw, I40E_PRTDCB_RETSTCC(i), val);
11863         }
11864         /* get local mib to check whether it is configured correctly */
11865         /* IEEE mode */
11866         hw->local_dcbx_config.dcbx_mode = I40E_DCBX_MODE_IEEE;
11867         /* Get Local DCB Config */
11868         i40e_aq_get_dcb_config(hw, I40E_AQ_LLDP_MIB_LOCAL, 0,
11869                                      &hw->local_dcbx_config);
11870
11871         /* if Veb is created, need to update TC of it at first */
11872         if (main_vsi->veb) {
11873                 ret = i40e_config_switch_comp_tc(main_vsi->veb, tc_map);
11874                 if (ret)
11875                         PMD_INIT_LOG(WARNING,
11876                                  "Failed configuring TC for VEB seid=%d",
11877                                  main_vsi->veb->seid);
11878         }
11879         /* Update each VSI */
11880         i40e_vsi_config_tc(main_vsi, tc_map);
11881         if (main_vsi->veb) {
11882                 TAILQ_FOREACH(vsi_list, &main_vsi->veb->head, list) {
11883                         /* Beside main VSI and VMDQ VSIs, only enable default
11884                          * TC for other VSIs
11885                          */
11886                         if (vsi_list->vsi->type == I40E_VSI_VMDQ2)
11887                                 ret = i40e_vsi_config_tc(vsi_list->vsi,
11888                                                          tc_map);
11889                         else
11890                                 ret = i40e_vsi_config_tc(vsi_list->vsi,
11891                                                          I40E_DEFAULT_TCMAP);
11892                         if (ret)
11893                                 PMD_INIT_LOG(WARNING,
11894                                         "Failed configuring TC for VSI seid=%d",
11895                                         vsi_list->vsi->seid);
11896                         /* continue */
11897                 }
11898         }
11899         return I40E_SUCCESS;
11900 }
11901
11902 /*
11903  * i40e_dcb_init_configure - initial dcb config
11904  * @dev: device being configured
11905  * @sw_dcb: indicate whether dcb is sw configured or hw offload
11906  *
11907  * Returns 0 on success, negative value on failure
11908  */
11909 int
11910 i40e_dcb_init_configure(struct rte_eth_dev *dev, bool sw_dcb)
11911 {
11912         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
11913         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
11914         int i, ret = 0;
11915
11916         if ((pf->flags & I40E_FLAG_DCB) == 0) {
11917                 PMD_INIT_LOG(ERR, "HW doesn't support DCB");
11918                 return -ENOTSUP;
11919         }
11920
11921         /* DCB initialization:
11922          * Update DCB configuration from the Firmware and configure
11923          * LLDP MIB change event.
11924          */
11925         if (sw_dcb == TRUE) {
11926                 /* Stopping lldp is necessary for DPDK, but it will cause
11927                  * DCB init failed. For i40e_init_dcb(), the prerequisite
11928                  * for successful initialization of DCB is that LLDP is
11929                  * enabled. So it is needed to start lldp before DCB init
11930                  * and stop it after initialization.
11931                  */
11932                 ret = i40e_aq_start_lldp(hw, true, NULL);
11933                 if (ret != I40E_SUCCESS)
11934                         PMD_INIT_LOG(DEBUG, "Failed to start lldp");
11935
11936                 ret = i40e_init_dcb(hw, true);
11937                 /* If lldp agent is stopped, the return value from
11938                  * i40e_init_dcb we expect is failure with I40E_AQ_RC_EPERM
11939                  * adminq status. Otherwise, it should return success.
11940                  */
11941                 if ((ret == I40E_SUCCESS) || (ret != I40E_SUCCESS &&
11942                     hw->aq.asq_last_status == I40E_AQ_RC_EPERM)) {
11943                         memset(&hw->local_dcbx_config, 0,
11944                                 sizeof(struct i40e_dcbx_config));
11945                         /* set dcb default configuration */
11946                         hw->local_dcbx_config.etscfg.willing = 0;
11947                         hw->local_dcbx_config.etscfg.maxtcs = 0;
11948                         hw->local_dcbx_config.etscfg.tcbwtable[0] = 100;
11949                         hw->local_dcbx_config.etscfg.tsatable[0] =
11950                                                 I40E_IEEE_TSA_ETS;
11951                         /* all UPs mapping to TC0 */
11952                         for (i = 0; i < I40E_MAX_USER_PRIORITY; i++)
11953                                 hw->local_dcbx_config.etscfg.prioritytable[i] = 0;
11954                         hw->local_dcbx_config.etsrec =
11955                                 hw->local_dcbx_config.etscfg;
11956                         hw->local_dcbx_config.pfc.willing = 0;
11957                         hw->local_dcbx_config.pfc.pfccap =
11958                                                 I40E_MAX_TRAFFIC_CLASS;
11959                         /* FW needs one App to configure HW */
11960                         hw->local_dcbx_config.numapps = 1;
11961                         hw->local_dcbx_config.app[0].selector =
11962                                                 I40E_APP_SEL_ETHTYPE;
11963                         hw->local_dcbx_config.app[0].priority = 3;
11964                         hw->local_dcbx_config.app[0].protocolid =
11965                                                 I40E_APP_PROTOID_FCOE;
11966                         ret = i40e_set_dcb_config(hw);
11967                         if (ret) {
11968                                 PMD_INIT_LOG(ERR,
11969                                         "default dcb config fails. err = %d, aq_err = %d.",
11970                                         ret, hw->aq.asq_last_status);
11971                                 return -ENOSYS;
11972                         }
11973                 } else {
11974                         PMD_INIT_LOG(ERR,
11975                                 "DCB initialization in FW fails, err = %d, aq_err = %d.",
11976                                 ret, hw->aq.asq_last_status);
11977                         return -ENOTSUP;
11978                 }
11979
11980                 if (i40e_need_stop_lldp(dev)) {
11981                         ret = i40e_aq_stop_lldp(hw, true, true, NULL);
11982                         if (ret != I40E_SUCCESS)
11983                                 PMD_INIT_LOG(DEBUG, "Failed to stop lldp");
11984                 }
11985         } else {
11986                 ret = i40e_aq_start_lldp(hw, true, NULL);
11987                 if (ret != I40E_SUCCESS)
11988                         PMD_INIT_LOG(DEBUG, "Failed to start lldp");
11989
11990                 ret = i40e_init_dcb(hw, true);
11991                 if (!ret) {
11992                         if (hw->dcbx_status == I40E_DCBX_STATUS_DISABLED) {
11993                                 PMD_INIT_LOG(ERR,
11994                                         "HW doesn't support DCBX offload.");
11995                                 return -ENOTSUP;
11996                         }
11997                 } else {
11998                         PMD_INIT_LOG(ERR,
11999                                 "DCBX configuration failed, err = %d, aq_err = %d.",
12000                                 ret, hw->aq.asq_last_status);
12001                         return -ENOTSUP;
12002                 }
12003         }
12004         return 0;
12005 }
12006
12007 /*
12008  * i40e_dcb_setup - setup dcb related config
12009  * @dev: device being configured
12010  *
12011  * Returns 0 on success, negative value on failure
12012  */
12013 static int
12014 i40e_dcb_setup(struct rte_eth_dev *dev)
12015 {
12016         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
12017         struct i40e_dcbx_config dcb_cfg;
12018         uint8_t tc_map = 0;
12019         int ret = 0;
12020
12021         if ((pf->flags & I40E_FLAG_DCB) == 0) {
12022                 PMD_INIT_LOG(ERR, "HW doesn't support DCB");
12023                 return -ENOTSUP;
12024         }
12025
12026         if (pf->vf_num != 0)
12027                 PMD_INIT_LOG(DEBUG, " DCB only works on pf and vmdq vsis.");
12028
12029         ret = i40e_parse_dcb_configure(dev, &dcb_cfg, &tc_map);
12030         if (ret) {
12031                 PMD_INIT_LOG(ERR, "invalid dcb config");
12032                 return -EINVAL;
12033         }
12034         ret = i40e_dcb_hw_configure(pf, &dcb_cfg, tc_map);
12035         if (ret) {
12036                 PMD_INIT_LOG(ERR, "dcb sw configure fails");
12037                 return -ENOSYS;
12038         }
12039
12040         return 0;
12041 }
12042
12043 static int
12044 i40e_dev_get_dcb_info(struct rte_eth_dev *dev,
12045                       struct rte_eth_dcb_info *dcb_info)
12046 {
12047         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
12048         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
12049         struct i40e_vsi *vsi = pf->main_vsi;
12050         struct i40e_dcbx_config *dcb_cfg = &hw->local_dcbx_config;
12051         uint16_t bsf, tc_mapping;
12052         int i, j = 0;
12053
12054         if (dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_DCB_FLAG)
12055                 dcb_info->nb_tcs = rte_bsf32(vsi->enabled_tc + 1);
12056         else
12057                 dcb_info->nb_tcs = 1;
12058         for (i = 0; i < I40E_MAX_USER_PRIORITY; i++)
12059                 dcb_info->prio_tc[i] = dcb_cfg->etscfg.prioritytable[i];
12060         for (i = 0; i < dcb_info->nb_tcs; i++)
12061                 dcb_info->tc_bws[i] = dcb_cfg->etscfg.tcbwtable[i];
12062
12063         /* get queue mapping if vmdq is disabled */
12064         if (!pf->nb_cfg_vmdq_vsi) {
12065                 for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
12066                         if (!(vsi->enabled_tc & (1 << i)))
12067                                 continue;
12068                         tc_mapping = rte_le_to_cpu_16(vsi->info.tc_mapping[i]);
12069                         dcb_info->tc_queue.tc_rxq[j][i].base =
12070                                 (tc_mapping & I40E_AQ_VSI_TC_QUE_OFFSET_MASK) >>
12071                                 I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT;
12072                         dcb_info->tc_queue.tc_txq[j][i].base =
12073                                 dcb_info->tc_queue.tc_rxq[j][i].base;
12074                         bsf = (tc_mapping & I40E_AQ_VSI_TC_QUE_NUMBER_MASK) >>
12075                                 I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT;
12076                         dcb_info->tc_queue.tc_rxq[j][i].nb_queue = 1 << bsf;
12077                         dcb_info->tc_queue.tc_txq[j][i].nb_queue =
12078                                 dcb_info->tc_queue.tc_rxq[j][i].nb_queue;
12079                 }
12080                 return 0;
12081         }
12082
12083         /* get queue mapping if vmdq is enabled */
12084         do {
12085                 vsi = pf->vmdq[j].vsi;
12086                 for (i = 0; i < I40E_MAX_TRAFFIC_CLASS; i++) {
12087                         if (!(vsi->enabled_tc & (1 << i)))
12088                                 continue;
12089                         tc_mapping = rte_le_to_cpu_16(vsi->info.tc_mapping[i]);
12090                         dcb_info->tc_queue.tc_rxq[j][i].base =
12091                                 (tc_mapping & I40E_AQ_VSI_TC_QUE_OFFSET_MASK) >>
12092                                 I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT;
12093                         dcb_info->tc_queue.tc_txq[j][i].base =
12094                                 dcb_info->tc_queue.tc_rxq[j][i].base;
12095                         bsf = (tc_mapping & I40E_AQ_VSI_TC_QUE_NUMBER_MASK) >>
12096                                 I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT;
12097                         dcb_info->tc_queue.tc_rxq[j][i].nb_queue = 1 << bsf;
12098                         dcb_info->tc_queue.tc_txq[j][i].nb_queue =
12099                                 dcb_info->tc_queue.tc_rxq[j][i].nb_queue;
12100                 }
12101                 j++;
12102         } while (j < RTE_MIN(pf->nb_cfg_vmdq_vsi, ETH_MAX_VMDQ_POOL));
12103         return 0;
12104 }
12105
12106 static int
12107 i40e_dev_rx_queue_intr_enable(struct rte_eth_dev *dev, uint16_t queue_id)
12108 {
12109         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
12110         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
12111         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
12112         uint16_t msix_intr;
12113
12114         msix_intr = intr_handle->intr_vec[queue_id];
12115         if (msix_intr == I40E_MISC_VEC_ID)
12116                 I40E_WRITE_REG(hw, I40E_PFINT_DYN_CTL0,
12117                                I40E_PFINT_DYN_CTL0_INTENA_MASK |
12118                                I40E_PFINT_DYN_CTL0_CLEARPBA_MASK |
12119                                I40E_PFINT_DYN_CTL0_ITR_INDX_MASK);
12120         else
12121                 I40E_WRITE_REG(hw,
12122                                I40E_PFINT_DYN_CTLN(msix_intr -
12123                                                    I40E_RX_VEC_START),
12124                                I40E_PFINT_DYN_CTLN_INTENA_MASK |
12125                                I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
12126                                I40E_PFINT_DYN_CTLN_ITR_INDX_MASK);
12127
12128         I40E_WRITE_FLUSH(hw);
12129         rte_intr_ack(&pci_dev->intr_handle);
12130
12131         return 0;
12132 }
12133
12134 static int
12135 i40e_dev_rx_queue_intr_disable(struct rte_eth_dev *dev, uint16_t queue_id)
12136 {
12137         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
12138         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
12139         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
12140         uint16_t msix_intr;
12141
12142         msix_intr = intr_handle->intr_vec[queue_id];
12143         if (msix_intr == I40E_MISC_VEC_ID)
12144                 I40E_WRITE_REG(hw, I40E_PFINT_DYN_CTL0,
12145                                I40E_PFINT_DYN_CTL0_ITR_INDX_MASK);
12146         else
12147                 I40E_WRITE_REG(hw,
12148                                I40E_PFINT_DYN_CTLN(msix_intr -
12149                                                    I40E_RX_VEC_START),
12150                                I40E_PFINT_DYN_CTLN_ITR_INDX_MASK);
12151         I40E_WRITE_FLUSH(hw);
12152
12153         return 0;
12154 }
12155
12156 /**
12157  * This function is used to check if the register is valid.
12158  * Below is the valid registers list for X722 only:
12159  * 0x2b800--0x2bb00
12160  * 0x38700--0x38a00
12161  * 0x3d800--0x3db00
12162  * 0x208e00--0x209000
12163  * 0x20be00--0x20c000
12164  * 0x263c00--0x264000
12165  * 0x265c00--0x266000
12166  */
12167 static inline int i40e_valid_regs(enum i40e_mac_type type, uint32_t reg_offset)
12168 {
12169         if ((type != I40E_MAC_X722) &&
12170             ((reg_offset >= 0x2b800 && reg_offset <= 0x2bb00) ||
12171              (reg_offset >= 0x38700 && reg_offset <= 0x38a00) ||
12172              (reg_offset >= 0x3d800 && reg_offset <= 0x3db00) ||
12173              (reg_offset >= 0x208e00 && reg_offset <= 0x209000) ||
12174              (reg_offset >= 0x20be00 && reg_offset <= 0x20c000) ||
12175              (reg_offset >= 0x263c00 && reg_offset <= 0x264000) ||
12176              (reg_offset >= 0x265c00 && reg_offset <= 0x266000)))
12177                 return 0;
12178         else
12179                 return 1;
12180 }
12181
12182 static int i40e_get_regs(struct rte_eth_dev *dev,
12183                          struct rte_dev_reg_info *regs)
12184 {
12185         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
12186         uint32_t *ptr_data = regs->data;
12187         uint32_t reg_idx, arr_idx, arr_idx2, reg_offset;
12188         const struct i40e_reg_info *reg_info;
12189
12190         if (ptr_data == NULL) {
12191                 regs->length = I40E_GLGEN_STAT_CLEAR + 4;
12192                 regs->width = sizeof(uint32_t);
12193                 return 0;
12194         }
12195
12196         /* The first few registers have to be read using AQ operations */
12197         reg_idx = 0;
12198         while (i40e_regs_adminq[reg_idx].name) {
12199                 reg_info = &i40e_regs_adminq[reg_idx++];
12200                 for (arr_idx = 0; arr_idx <= reg_info->count1; arr_idx++)
12201                         for (arr_idx2 = 0;
12202                                         arr_idx2 <= reg_info->count2;
12203                                         arr_idx2++) {
12204                                 reg_offset = arr_idx * reg_info->stride1 +
12205                                         arr_idx2 * reg_info->stride2;
12206                                 reg_offset += reg_info->base_addr;
12207                                 ptr_data[reg_offset >> 2] =
12208                                         i40e_read_rx_ctl(hw, reg_offset);
12209                         }
12210         }
12211
12212         /* The remaining registers can be read using primitives */
12213         reg_idx = 0;
12214         while (i40e_regs_others[reg_idx].name) {
12215                 reg_info = &i40e_regs_others[reg_idx++];
12216                 for (arr_idx = 0; arr_idx <= reg_info->count1; arr_idx++)
12217                         for (arr_idx2 = 0;
12218                                         arr_idx2 <= reg_info->count2;
12219                                         arr_idx2++) {
12220                                 reg_offset = arr_idx * reg_info->stride1 +
12221                                         arr_idx2 * reg_info->stride2;
12222                                 reg_offset += reg_info->base_addr;
12223                                 if (!i40e_valid_regs(hw->mac.type, reg_offset))
12224                                         ptr_data[reg_offset >> 2] = 0;
12225                                 else
12226                                         ptr_data[reg_offset >> 2] =
12227                                                 I40E_READ_REG(hw, reg_offset);
12228                         }
12229         }
12230
12231         return 0;
12232 }
12233
12234 static int i40e_get_eeprom_length(struct rte_eth_dev *dev)
12235 {
12236         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
12237
12238         /* Convert word count to byte count */
12239         return hw->nvm.sr_size << 1;
12240 }
12241
12242 static int i40e_get_eeprom(struct rte_eth_dev *dev,
12243                            struct rte_dev_eeprom_info *eeprom)
12244 {
12245         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
12246         uint16_t *data = eeprom->data;
12247         uint16_t offset, length, cnt_words;
12248         int ret_code;
12249
12250         offset = eeprom->offset >> 1;
12251         length = eeprom->length >> 1;
12252         cnt_words = length;
12253
12254         if (offset > hw->nvm.sr_size ||
12255                 offset + length > hw->nvm.sr_size) {
12256                 PMD_DRV_LOG(ERR, "Requested EEPROM bytes out of range.");
12257                 return -EINVAL;
12258         }
12259
12260         eeprom->magic = hw->vendor_id | (hw->device_id << 16);
12261
12262         ret_code = i40e_read_nvm_buffer(hw, offset, &cnt_words, data);
12263         if (ret_code != I40E_SUCCESS || cnt_words != length) {
12264                 PMD_DRV_LOG(ERR, "EEPROM read failed.");
12265                 return -EIO;
12266         }
12267
12268         return 0;
12269 }
12270
12271 static int i40e_get_module_info(struct rte_eth_dev *dev,
12272                                 struct rte_eth_dev_module_info *modinfo)
12273 {
12274         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
12275         uint32_t sff8472_comp = 0;
12276         uint32_t sff8472_swap = 0;
12277         uint32_t sff8636_rev = 0;
12278         i40e_status status;
12279         uint32_t type = 0;
12280
12281         /* Check if firmware supports reading module EEPROM. */
12282         if (!(hw->flags & I40E_HW_FLAG_AQ_PHY_ACCESS_CAPABLE)) {
12283                 PMD_DRV_LOG(ERR,
12284                             "Module EEPROM memory read not supported. "
12285                             "Please update the NVM image.\n");
12286                 return -EINVAL;
12287         }
12288
12289         status = i40e_update_link_info(hw);
12290         if (status)
12291                 return -EIO;
12292
12293         if (hw->phy.link_info.phy_type == I40E_PHY_TYPE_EMPTY) {
12294                 PMD_DRV_LOG(ERR,
12295                             "Cannot read module EEPROM memory. "
12296                             "No module connected.\n");
12297                 return -EINVAL;
12298         }
12299
12300         type = hw->phy.link_info.module_type[0];
12301
12302         switch (type) {
12303         case I40E_MODULE_TYPE_SFP:
12304                 status = i40e_aq_get_phy_register(hw,
12305                                 I40E_AQ_PHY_REG_ACCESS_EXTERNAL_MODULE,
12306                                 I40E_I2C_EEPROM_DEV_ADDR, 1,
12307                                 I40E_MODULE_SFF_8472_COMP,
12308                                 &sff8472_comp, NULL);
12309                 if (status)
12310                         return -EIO;
12311
12312                 status = i40e_aq_get_phy_register(hw,
12313                                 I40E_AQ_PHY_REG_ACCESS_EXTERNAL_MODULE,
12314                                 I40E_I2C_EEPROM_DEV_ADDR, 1,
12315                                 I40E_MODULE_SFF_8472_SWAP,
12316                                 &sff8472_swap, NULL);
12317                 if (status)
12318                         return -EIO;
12319
12320                 /* Check if the module requires address swap to access
12321                  * the other EEPROM memory page.
12322                  */
12323                 if (sff8472_swap & I40E_MODULE_SFF_ADDR_MODE) {
12324                         PMD_DRV_LOG(WARNING,
12325                                     "Module address swap to access "
12326                                     "page 0xA2 is not supported.\n");
12327                         modinfo->type = RTE_ETH_MODULE_SFF_8079;
12328                         modinfo->eeprom_len = RTE_ETH_MODULE_SFF_8079_LEN;
12329                 } else if (sff8472_comp == 0x00) {
12330                         /* Module is not SFF-8472 compliant */
12331                         modinfo->type = RTE_ETH_MODULE_SFF_8079;
12332                         modinfo->eeprom_len = RTE_ETH_MODULE_SFF_8079_LEN;
12333                 } else {
12334                         modinfo->type = RTE_ETH_MODULE_SFF_8472;
12335                         modinfo->eeprom_len = RTE_ETH_MODULE_SFF_8472_LEN;
12336                 }
12337                 break;
12338         case I40E_MODULE_TYPE_QSFP_PLUS:
12339                 /* Read from memory page 0. */
12340                 status = i40e_aq_get_phy_register(hw,
12341                                 I40E_AQ_PHY_REG_ACCESS_EXTERNAL_MODULE,
12342                                 0, 1,
12343                                 I40E_MODULE_REVISION_ADDR,
12344                                 &sff8636_rev, NULL);
12345                 if (status)
12346                         return -EIO;
12347                 /* Determine revision compliance byte */
12348                 if (sff8636_rev > 0x02) {
12349                         /* Module is SFF-8636 compliant */
12350                         modinfo->type = RTE_ETH_MODULE_SFF_8636;
12351                         modinfo->eeprom_len = I40E_MODULE_QSFP_MAX_LEN;
12352                 } else {
12353                         modinfo->type = RTE_ETH_MODULE_SFF_8436;
12354                         modinfo->eeprom_len = I40E_MODULE_QSFP_MAX_LEN;
12355                 }
12356                 break;
12357         case I40E_MODULE_TYPE_QSFP28:
12358                 modinfo->type = RTE_ETH_MODULE_SFF_8636;
12359                 modinfo->eeprom_len = I40E_MODULE_QSFP_MAX_LEN;
12360                 break;
12361         default:
12362                 PMD_DRV_LOG(ERR, "Module type unrecognized\n");
12363                 return -EINVAL;
12364         }
12365         return 0;
12366 }
12367
12368 static int i40e_get_module_eeprom(struct rte_eth_dev *dev,
12369                                   struct rte_dev_eeprom_info *info)
12370 {
12371         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
12372         bool is_sfp = false;
12373         i40e_status status;
12374         uint8_t *data;
12375         uint32_t value = 0;
12376         uint32_t i;
12377
12378         if (!info || !info->length || !info->data)
12379                 return -EINVAL;
12380
12381         if (hw->phy.link_info.module_type[0] == I40E_MODULE_TYPE_SFP)
12382                 is_sfp = true;
12383
12384         data = info->data;
12385         for (i = 0; i < info->length; i++) {
12386                 u32 offset = i + info->offset;
12387                 u32 addr = is_sfp ? I40E_I2C_EEPROM_DEV_ADDR : 0;
12388
12389                 /* Check if we need to access the other memory page */
12390                 if (is_sfp) {
12391                         if (offset >= RTE_ETH_MODULE_SFF_8079_LEN) {
12392                                 offset -= RTE_ETH_MODULE_SFF_8079_LEN;
12393                                 addr = I40E_I2C_EEPROM_DEV_ADDR2;
12394                         }
12395                 } else {
12396                         while (offset >= RTE_ETH_MODULE_SFF_8436_LEN) {
12397                                 /* Compute memory page number and offset. */
12398                                 offset -= RTE_ETH_MODULE_SFF_8436_LEN / 2;
12399                                 addr++;
12400                         }
12401                 }
12402                 status = i40e_aq_get_phy_register(hw,
12403                                 I40E_AQ_PHY_REG_ACCESS_EXTERNAL_MODULE,
12404                                 addr, 1, offset, &value, NULL);
12405                 if (status)
12406                         return -EIO;
12407                 data[i] = (uint8_t)value;
12408         }
12409         return 0;
12410 }
12411
12412 static int i40e_set_default_mac_addr(struct rte_eth_dev *dev,
12413                                      struct rte_ether_addr *mac_addr)
12414 {
12415         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
12416         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
12417         struct i40e_vsi *vsi = pf->main_vsi;
12418         struct i40e_mac_filter_info mac_filter;
12419         struct i40e_mac_filter *f;
12420         int ret;
12421
12422         if (!rte_is_valid_assigned_ether_addr(mac_addr)) {
12423                 PMD_DRV_LOG(ERR, "Tried to set invalid MAC address.");
12424                 return -EINVAL;
12425         }
12426
12427         TAILQ_FOREACH(f, &vsi->mac_list, next) {
12428                 if (rte_is_same_ether_addr(&pf->dev_addr,
12429                                                 &f->mac_info.mac_addr))
12430                         break;
12431         }
12432
12433         if (f == NULL) {
12434                 PMD_DRV_LOG(ERR, "Failed to find filter for default mac");
12435                 return -EIO;
12436         }
12437
12438         mac_filter = f->mac_info;
12439         ret = i40e_vsi_delete_mac(vsi, &mac_filter.mac_addr);
12440         if (ret != I40E_SUCCESS) {
12441                 PMD_DRV_LOG(ERR, "Failed to delete mac filter");
12442                 return -EIO;
12443         }
12444         memcpy(&mac_filter.mac_addr, mac_addr, ETH_ADDR_LEN);
12445         ret = i40e_vsi_add_mac(vsi, &mac_filter);
12446         if (ret != I40E_SUCCESS) {
12447                 PMD_DRV_LOG(ERR, "Failed to add mac filter");
12448                 return -EIO;
12449         }
12450         memcpy(&pf->dev_addr, mac_addr, ETH_ADDR_LEN);
12451
12452         ret = i40e_aq_mac_address_write(hw, I40E_AQC_WRITE_TYPE_LAA_WOL,
12453                                         mac_addr->addr_bytes, NULL);
12454         if (ret != I40E_SUCCESS) {
12455                 PMD_DRV_LOG(ERR, "Failed to change mac");
12456                 return -EIO;
12457         }
12458
12459         return 0;
12460 }
12461
12462 static int
12463 i40e_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
12464 {
12465         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
12466         struct rte_eth_dev_data *dev_data = pf->dev_data;
12467         uint32_t frame_size = mtu + I40E_ETH_OVERHEAD;
12468         int ret = 0;
12469
12470         /* check if mtu is within the allowed range */
12471         if (mtu < RTE_ETHER_MIN_MTU || frame_size > I40E_FRAME_SIZE_MAX)
12472                 return -EINVAL;
12473
12474         /* mtu setting is forbidden if port is start */
12475         if (dev_data->dev_started) {
12476                 PMD_DRV_LOG(ERR, "port %d must be stopped before configuration",
12477                             dev_data->port_id);
12478                 return -EBUSY;
12479         }
12480
12481         if (frame_size > RTE_ETHER_MAX_LEN)
12482                 dev_data->dev_conf.rxmode.offloads |=
12483                         DEV_RX_OFFLOAD_JUMBO_FRAME;
12484         else
12485                 dev_data->dev_conf.rxmode.offloads &=
12486                         ~DEV_RX_OFFLOAD_JUMBO_FRAME;
12487
12488         dev_data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
12489
12490         return ret;
12491 }
12492
12493 /* Restore ethertype filter */
12494 static void
12495 i40e_ethertype_filter_restore(struct i40e_pf *pf)
12496 {
12497         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
12498         struct i40e_ethertype_filter_list
12499                 *ethertype_list = &pf->ethertype.ethertype_list;
12500         struct i40e_ethertype_filter *f;
12501         struct i40e_control_filter_stats stats;
12502         uint16_t flags;
12503
12504         TAILQ_FOREACH(f, ethertype_list, rules) {
12505                 flags = 0;
12506                 if (!(f->flags & RTE_ETHTYPE_FLAGS_MAC))
12507                         flags |= I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC;
12508                 if (f->flags & RTE_ETHTYPE_FLAGS_DROP)
12509                         flags |= I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP;
12510                 flags |= I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE;
12511
12512                 memset(&stats, 0, sizeof(stats));
12513                 i40e_aq_add_rem_control_packet_filter(hw,
12514                                             f->input.mac_addr.addr_bytes,
12515                                             f->input.ether_type,
12516                                             flags, pf->main_vsi->seid,
12517                                             f->queue, 1, &stats, NULL);
12518         }
12519         PMD_DRV_LOG(INFO, "Ethertype filter:"
12520                     " mac_etype_used = %u, etype_used = %u,"
12521                     " mac_etype_free = %u, etype_free = %u",
12522                     stats.mac_etype_used, stats.etype_used,
12523                     stats.mac_etype_free, stats.etype_free);
12524 }
12525
12526 /* Restore tunnel filter */
12527 static void
12528 i40e_tunnel_filter_restore(struct i40e_pf *pf)
12529 {
12530         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
12531         struct i40e_vsi *vsi;
12532         struct i40e_pf_vf *vf;
12533         struct i40e_tunnel_filter_list
12534                 *tunnel_list = &pf->tunnel.tunnel_list;
12535         struct i40e_tunnel_filter *f;
12536         struct i40e_aqc_cloud_filters_element_bb cld_filter;
12537         bool big_buffer = 0;
12538
12539         TAILQ_FOREACH(f, tunnel_list, rules) {
12540                 if (!f->is_to_vf)
12541                         vsi = pf->main_vsi;
12542                 else {
12543                         vf = &pf->vfs[f->vf_id];
12544                         vsi = vf->vsi;
12545                 }
12546                 memset(&cld_filter, 0, sizeof(cld_filter));
12547                 rte_ether_addr_copy((struct rte_ether_addr *)
12548                                 &f->input.outer_mac,
12549                         (struct rte_ether_addr *)&cld_filter.element.outer_mac);
12550                 rte_ether_addr_copy((struct rte_ether_addr *)
12551                                 &f->input.inner_mac,
12552                         (struct rte_ether_addr *)&cld_filter.element.inner_mac);
12553                 cld_filter.element.inner_vlan = f->input.inner_vlan;
12554                 cld_filter.element.flags = f->input.flags;
12555                 cld_filter.element.tenant_id = f->input.tenant_id;
12556                 cld_filter.element.queue_number = f->queue;
12557                 rte_memcpy(cld_filter.general_fields,
12558                            f->input.general_fields,
12559                            sizeof(f->input.general_fields));
12560
12561                 if (((f->input.flags &
12562                      I40E_AQC_ADD_CLOUD_FILTER_0X11) ==
12563                      I40E_AQC_ADD_CLOUD_FILTER_0X11) ||
12564                     ((f->input.flags &
12565                      I40E_AQC_ADD_CLOUD_FILTER_0X12) ==
12566                      I40E_AQC_ADD_CLOUD_FILTER_0X12) ||
12567                     ((f->input.flags &
12568                      I40E_AQC_ADD_CLOUD_FILTER_0X10) ==
12569                      I40E_AQC_ADD_CLOUD_FILTER_0X10))
12570                         big_buffer = 1;
12571
12572                 if (big_buffer)
12573                         i40e_aq_add_cloud_filters_bb(hw,
12574                                         vsi->seid, &cld_filter, 1);
12575                 else
12576                         i40e_aq_add_cloud_filters(hw, vsi->seid,
12577                                                   &cld_filter.element, 1);
12578         }
12579 }
12580
12581 /* Restore RSS filter */
12582 static inline void
12583 i40e_rss_filter_restore(struct i40e_pf *pf)
12584 {
12585         struct i40e_rss_conf_list *list = &pf->rss_config_list;
12586         struct i40e_rss_filter *filter;
12587
12588         TAILQ_FOREACH(filter, list, next) {
12589                 i40e_config_rss_filter(pf, &filter->rss_filter_info, TRUE);
12590         }
12591 }
12592
12593 static void
12594 i40e_filter_restore(struct i40e_pf *pf)
12595 {
12596         i40e_ethertype_filter_restore(pf);
12597         i40e_tunnel_filter_restore(pf);
12598         i40e_fdir_filter_restore(pf);
12599         i40e_rss_filter_restore(pf);
12600 }
12601
12602 bool
12603 is_device_supported(struct rte_eth_dev *dev, struct rte_pci_driver *drv)
12604 {
12605         if (strcmp(dev->device->driver->name, drv->driver.name))
12606                 return false;
12607
12608         return true;
12609 }
12610
12611 bool
12612 is_i40e_supported(struct rte_eth_dev *dev)
12613 {
12614         return is_device_supported(dev, &rte_i40e_pmd);
12615 }
12616
12617 struct i40e_customized_pctype*
12618 i40e_find_customized_pctype(struct i40e_pf *pf, uint8_t index)
12619 {
12620         int i;
12621
12622         for (i = 0; i < I40E_CUSTOMIZED_MAX; i++) {
12623                 if (pf->customized_pctype[i].index == index)
12624                         return &pf->customized_pctype[i];
12625         }
12626         return NULL;
12627 }
12628
12629 static int
12630 i40e_update_customized_pctype(struct rte_eth_dev *dev, uint8_t *pkg,
12631                               uint32_t pkg_size, uint32_t proto_num,
12632                               struct rte_pmd_i40e_proto_info *proto,
12633                               enum rte_pmd_i40e_package_op op)
12634 {
12635         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
12636         uint32_t pctype_num;
12637         struct rte_pmd_i40e_ptype_info *pctype;
12638         uint32_t buff_size;
12639         struct i40e_customized_pctype *new_pctype = NULL;
12640         uint8_t proto_id;
12641         uint8_t pctype_value;
12642         char name[64];
12643         uint32_t i, j, n;
12644         int ret;
12645
12646         if (op != RTE_PMD_I40E_PKG_OP_WR_ADD &&
12647             op != RTE_PMD_I40E_PKG_OP_WR_DEL) {
12648                 PMD_DRV_LOG(ERR, "Unsupported operation.");
12649                 return -1;
12650         }
12651
12652         ret = rte_pmd_i40e_get_ddp_info(pkg, pkg_size,
12653                                 (uint8_t *)&pctype_num, sizeof(pctype_num),
12654                                 RTE_PMD_I40E_PKG_INFO_PCTYPE_NUM);
12655         if (ret) {
12656                 PMD_DRV_LOG(ERR, "Failed to get pctype number");
12657                 return -1;
12658         }
12659         if (!pctype_num) {
12660                 PMD_DRV_LOG(INFO, "No new pctype added");
12661                 return -1;
12662         }
12663
12664         buff_size = pctype_num * sizeof(struct rte_pmd_i40e_proto_info);
12665         pctype = rte_zmalloc("new_pctype", buff_size, 0);
12666         if (!pctype) {
12667                 PMD_DRV_LOG(ERR, "Failed to allocate memory");
12668                 return -1;
12669         }
12670         /* get information about new pctype list */
12671         ret = rte_pmd_i40e_get_ddp_info(pkg, pkg_size,
12672                                         (uint8_t *)pctype, buff_size,
12673                                         RTE_PMD_I40E_PKG_INFO_PCTYPE_LIST);
12674         if (ret) {
12675                 PMD_DRV_LOG(ERR, "Failed to get pctype list");
12676                 rte_free(pctype);
12677                 return -1;
12678         }
12679
12680         /* Update customized pctype. */
12681         for (i = 0; i < pctype_num; i++) {
12682                 pctype_value = pctype[i].ptype_id;
12683                 memset(name, 0, sizeof(name));
12684                 for (j = 0; j < RTE_PMD_I40E_PROTO_NUM; j++) {
12685                         proto_id = pctype[i].protocols[j];
12686                         if (proto_id == RTE_PMD_I40E_PROTO_UNUSED)
12687                                 continue;
12688                         for (n = 0; n < proto_num; n++) {
12689                                 if (proto[n].proto_id != proto_id)
12690                                         continue;
12691                                 strlcat(name, proto[n].name, sizeof(name));
12692                                 strlcat(name, "_", sizeof(name));
12693                                 break;
12694                         }
12695                 }
12696                 name[strlen(name) - 1] = '\0';
12697                 PMD_DRV_LOG(INFO, "name = %s\n", name);
12698                 if (!strcmp(name, "GTPC"))
12699                         new_pctype =
12700                                 i40e_find_customized_pctype(pf,
12701                                                       I40E_CUSTOMIZED_GTPC);
12702                 else if (!strcmp(name, "GTPU_IPV4"))
12703                         new_pctype =
12704                                 i40e_find_customized_pctype(pf,
12705                                                    I40E_CUSTOMIZED_GTPU_IPV4);
12706                 else if (!strcmp(name, "GTPU_IPV6"))
12707                         new_pctype =
12708                                 i40e_find_customized_pctype(pf,
12709                                                    I40E_CUSTOMIZED_GTPU_IPV6);
12710                 else if (!strcmp(name, "GTPU"))
12711                         new_pctype =
12712                                 i40e_find_customized_pctype(pf,
12713                                                       I40E_CUSTOMIZED_GTPU);
12714                 else if (!strcmp(name, "IPV4_L2TPV3"))
12715                         new_pctype =
12716                                 i40e_find_customized_pctype(pf,
12717                                                 I40E_CUSTOMIZED_IPV4_L2TPV3);
12718                 else if (!strcmp(name, "IPV6_L2TPV3"))
12719                         new_pctype =
12720                                 i40e_find_customized_pctype(pf,
12721                                                 I40E_CUSTOMIZED_IPV6_L2TPV3);
12722                 else if (!strcmp(name, "IPV4_ESP"))
12723                         new_pctype =
12724                                 i40e_find_customized_pctype(pf,
12725                                                 I40E_CUSTOMIZED_ESP_IPV4);
12726                 else if (!strcmp(name, "IPV6_ESP"))
12727                         new_pctype =
12728                                 i40e_find_customized_pctype(pf,
12729                                                 I40E_CUSTOMIZED_ESP_IPV6);
12730                 else if (!strcmp(name, "IPV4_UDP_ESP"))
12731                         new_pctype =
12732                                 i40e_find_customized_pctype(pf,
12733                                                 I40E_CUSTOMIZED_ESP_IPV4_UDP);
12734                 else if (!strcmp(name, "IPV6_UDP_ESP"))
12735                         new_pctype =
12736                                 i40e_find_customized_pctype(pf,
12737                                                 I40E_CUSTOMIZED_ESP_IPV6_UDP);
12738                 else if (!strcmp(name, "IPV4_AH"))
12739                         new_pctype =
12740                                 i40e_find_customized_pctype(pf,
12741                                                 I40E_CUSTOMIZED_AH_IPV4);
12742                 else if (!strcmp(name, "IPV6_AH"))
12743                         new_pctype =
12744                                 i40e_find_customized_pctype(pf,
12745                                                 I40E_CUSTOMIZED_AH_IPV6);
12746                 if (new_pctype) {
12747                         if (op == RTE_PMD_I40E_PKG_OP_WR_ADD) {
12748                                 new_pctype->pctype = pctype_value;
12749                                 new_pctype->valid = true;
12750                         } else {
12751                                 new_pctype->pctype = I40E_FILTER_PCTYPE_INVALID;
12752                                 new_pctype->valid = false;
12753                         }
12754                 }
12755         }
12756
12757         rte_free(pctype);
12758         return 0;
12759 }
12760
12761 static int
12762 i40e_update_customized_ptype(struct rte_eth_dev *dev, uint8_t *pkg,
12763                              uint32_t pkg_size, uint32_t proto_num,
12764                              struct rte_pmd_i40e_proto_info *proto,
12765                              enum rte_pmd_i40e_package_op op)
12766 {
12767         struct rte_pmd_i40e_ptype_mapping *ptype_mapping;
12768         uint16_t port_id = dev->data->port_id;
12769         uint32_t ptype_num;
12770         struct rte_pmd_i40e_ptype_info *ptype;
12771         uint32_t buff_size;
12772         uint8_t proto_id;
12773         char name[RTE_PMD_I40E_DDP_NAME_SIZE];
12774         uint32_t i, j, n;
12775         bool in_tunnel;
12776         int ret;
12777
12778         if (op != RTE_PMD_I40E_PKG_OP_WR_ADD &&
12779             op != RTE_PMD_I40E_PKG_OP_WR_DEL) {
12780                 PMD_DRV_LOG(ERR, "Unsupported operation.");
12781                 return -1;
12782         }
12783
12784         if (op == RTE_PMD_I40E_PKG_OP_WR_DEL) {
12785                 rte_pmd_i40e_ptype_mapping_reset(port_id);
12786                 return 0;
12787         }
12788
12789         /* get information about new ptype num */
12790         ret = rte_pmd_i40e_get_ddp_info(pkg, pkg_size,
12791                                 (uint8_t *)&ptype_num, sizeof(ptype_num),
12792                                 RTE_PMD_I40E_PKG_INFO_PTYPE_NUM);
12793         if (ret) {
12794                 PMD_DRV_LOG(ERR, "Failed to get ptype number");
12795                 return ret;
12796         }
12797         if (!ptype_num) {
12798                 PMD_DRV_LOG(INFO, "No new ptype added");
12799                 return -1;
12800         }
12801
12802         buff_size = ptype_num * sizeof(struct rte_pmd_i40e_ptype_info);
12803         ptype = rte_zmalloc("new_ptype", buff_size, 0);
12804         if (!ptype) {
12805                 PMD_DRV_LOG(ERR, "Failed to allocate memory");
12806                 return -1;
12807         }
12808
12809         /* get information about new ptype list */
12810         ret = rte_pmd_i40e_get_ddp_info(pkg, pkg_size,
12811                                         (uint8_t *)ptype, buff_size,
12812                                         RTE_PMD_I40E_PKG_INFO_PTYPE_LIST);
12813         if (ret) {
12814                 PMD_DRV_LOG(ERR, "Failed to get ptype list");
12815                 rte_free(ptype);
12816                 return ret;
12817         }
12818
12819         buff_size = ptype_num * sizeof(struct rte_pmd_i40e_ptype_mapping);
12820         ptype_mapping = rte_zmalloc("ptype_mapping", buff_size, 0);
12821         if (!ptype_mapping) {
12822                 PMD_DRV_LOG(ERR, "Failed to allocate memory");
12823                 rte_free(ptype);
12824                 return -1;
12825         }
12826
12827         /* Update ptype mapping table. */
12828         for (i = 0; i < ptype_num; i++) {
12829                 ptype_mapping[i].hw_ptype = ptype[i].ptype_id;
12830                 ptype_mapping[i].sw_ptype = 0;
12831                 in_tunnel = false;
12832                 for (j = 0; j < RTE_PMD_I40E_PROTO_NUM; j++) {
12833                         proto_id = ptype[i].protocols[j];
12834                         if (proto_id == RTE_PMD_I40E_PROTO_UNUSED)
12835                                 continue;
12836                         for (n = 0; n < proto_num; n++) {
12837                                 if (proto[n].proto_id != proto_id)
12838                                         continue;
12839                                 memset(name, 0, sizeof(name));
12840                                 strcpy(name, proto[n].name);
12841                                 PMD_DRV_LOG(INFO, "name = %s\n", name);
12842                                 if (!strncasecmp(name, "PPPOE", 5))
12843                                         ptype_mapping[i].sw_ptype |=
12844                                                 RTE_PTYPE_L2_ETHER_PPPOE;
12845                                 else if (!strncasecmp(name, "IPV4FRAG", 8) &&
12846                                          !in_tunnel) {
12847                                         ptype_mapping[i].sw_ptype |=
12848                                                 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN;
12849                                         ptype_mapping[i].sw_ptype |=
12850                                                 RTE_PTYPE_L4_FRAG;
12851                                 } else if (!strncasecmp(name, "IPV4FRAG", 8) &&
12852                                            in_tunnel) {
12853                                         ptype_mapping[i].sw_ptype |=
12854                                             RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN;
12855                                         ptype_mapping[i].sw_ptype |=
12856                                                 RTE_PTYPE_INNER_L4_FRAG;
12857                                 } else if (!strncasecmp(name, "OIPV4", 5)) {
12858                                         ptype_mapping[i].sw_ptype |=
12859                                                 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN;
12860                                         in_tunnel = true;
12861                                 } else if (!strncasecmp(name, "IPV4", 4) &&
12862                                            !in_tunnel)
12863                                         ptype_mapping[i].sw_ptype |=
12864                                                 RTE_PTYPE_L3_IPV4_EXT_UNKNOWN;
12865                                 else if (!strncasecmp(name, "IPV4", 4) &&
12866                                          in_tunnel)
12867                                         ptype_mapping[i].sw_ptype |=
12868                                             RTE_PTYPE_INNER_L3_IPV4_EXT_UNKNOWN;
12869                                 else if (!strncasecmp(name, "IPV6FRAG", 8) &&
12870                                          !in_tunnel) {
12871                                         ptype_mapping[i].sw_ptype |=
12872                                                 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN;
12873                                         ptype_mapping[i].sw_ptype |=
12874                                                 RTE_PTYPE_L4_FRAG;
12875                                 } else if (!strncasecmp(name, "IPV6FRAG", 8) &&
12876                                            in_tunnel) {
12877                                         ptype_mapping[i].sw_ptype |=
12878                                             RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN;
12879                                         ptype_mapping[i].sw_ptype |=
12880                                                 RTE_PTYPE_INNER_L4_FRAG;
12881                                 } else if (!strncasecmp(name, "OIPV6", 5)) {
12882                                         ptype_mapping[i].sw_ptype |=
12883                                                 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN;
12884                                         in_tunnel = true;
12885                                 } else if (!strncasecmp(name, "IPV6", 4) &&
12886                                            !in_tunnel)
12887                                         ptype_mapping[i].sw_ptype |=
12888                                                 RTE_PTYPE_L3_IPV6_EXT_UNKNOWN;
12889                                 else if (!strncasecmp(name, "IPV6", 4) &&
12890                                          in_tunnel)
12891                                         ptype_mapping[i].sw_ptype |=
12892                                             RTE_PTYPE_INNER_L3_IPV6_EXT_UNKNOWN;
12893                                 else if (!strncasecmp(name, "UDP", 3) &&
12894                                          !in_tunnel)
12895                                         ptype_mapping[i].sw_ptype |=
12896                                                 RTE_PTYPE_L4_UDP;
12897                                 else if (!strncasecmp(name, "UDP", 3) &&
12898                                          in_tunnel)
12899                                         ptype_mapping[i].sw_ptype |=
12900                                                 RTE_PTYPE_INNER_L4_UDP;
12901                                 else if (!strncasecmp(name, "TCP", 3) &&
12902                                          !in_tunnel)
12903                                         ptype_mapping[i].sw_ptype |=
12904                                                 RTE_PTYPE_L4_TCP;
12905                                 else if (!strncasecmp(name, "TCP", 3) &&
12906                                          in_tunnel)
12907                                         ptype_mapping[i].sw_ptype |=
12908                                                 RTE_PTYPE_INNER_L4_TCP;
12909                                 else if (!strncasecmp(name, "SCTP", 4) &&
12910                                          !in_tunnel)
12911                                         ptype_mapping[i].sw_ptype |=
12912                                                 RTE_PTYPE_L4_SCTP;
12913                                 else if (!strncasecmp(name, "SCTP", 4) &&
12914                                          in_tunnel)
12915                                         ptype_mapping[i].sw_ptype |=
12916                                                 RTE_PTYPE_INNER_L4_SCTP;
12917                                 else if ((!strncasecmp(name, "ICMP", 4) ||
12918                                           !strncasecmp(name, "ICMPV6", 6)) &&
12919                                          !in_tunnel)
12920                                         ptype_mapping[i].sw_ptype |=
12921                                                 RTE_PTYPE_L4_ICMP;
12922                                 else if ((!strncasecmp(name, "ICMP", 4) ||
12923                                           !strncasecmp(name, "ICMPV6", 6)) &&
12924                                          in_tunnel)
12925                                         ptype_mapping[i].sw_ptype |=
12926                                                 RTE_PTYPE_INNER_L4_ICMP;
12927                                 else if (!strncasecmp(name, "GTPC", 4)) {
12928                                         ptype_mapping[i].sw_ptype |=
12929                                                 RTE_PTYPE_TUNNEL_GTPC;
12930                                         in_tunnel = true;
12931                                 } else if (!strncasecmp(name, "GTPU", 4)) {
12932                                         ptype_mapping[i].sw_ptype |=
12933                                                 RTE_PTYPE_TUNNEL_GTPU;
12934                                         in_tunnel = true;
12935                                 } else if (!strncasecmp(name, "ESP", 3)) {
12936                                         ptype_mapping[i].sw_ptype |=
12937                                                 RTE_PTYPE_TUNNEL_ESP;
12938                                         in_tunnel = true;
12939                                 } else if (!strncasecmp(name, "GRENAT", 6)) {
12940                                         ptype_mapping[i].sw_ptype |=
12941                                                 RTE_PTYPE_TUNNEL_GRENAT;
12942                                         in_tunnel = true;
12943                                 } else if (!strncasecmp(name, "L2TPV2CTL", 9) ||
12944                                            !strncasecmp(name, "L2TPV2", 6) ||
12945                                            !strncasecmp(name, "L2TPV3", 6)) {
12946                                         ptype_mapping[i].sw_ptype |=
12947                                                 RTE_PTYPE_TUNNEL_L2TP;
12948                                         in_tunnel = true;
12949                                 }
12950
12951                                 break;
12952                         }
12953                 }
12954         }
12955
12956         ret = rte_pmd_i40e_ptype_mapping_update(port_id, ptype_mapping,
12957                                                 ptype_num, 0);
12958         if (ret)
12959                 PMD_DRV_LOG(ERR, "Failed to update ptype mapping table.");
12960
12961         rte_free(ptype_mapping);
12962         rte_free(ptype);
12963         return ret;
12964 }
12965
12966 void
12967 i40e_update_customized_info(struct rte_eth_dev *dev, uint8_t *pkg,
12968                             uint32_t pkg_size, enum rte_pmd_i40e_package_op op)
12969 {
12970         struct i40e_pf *pf = I40E_DEV_PRIVATE_TO_PF(dev->data->dev_private);
12971         uint32_t proto_num;
12972         struct rte_pmd_i40e_proto_info *proto;
12973         uint32_t buff_size;
12974         uint32_t i;
12975         int ret;
12976
12977         if (op != RTE_PMD_I40E_PKG_OP_WR_ADD &&
12978             op != RTE_PMD_I40E_PKG_OP_WR_DEL) {
12979                 PMD_DRV_LOG(ERR, "Unsupported operation.");
12980                 return;
12981         }
12982
12983         /* get information about protocol number */
12984         ret = rte_pmd_i40e_get_ddp_info(pkg, pkg_size,
12985                                        (uint8_t *)&proto_num, sizeof(proto_num),
12986                                        RTE_PMD_I40E_PKG_INFO_PROTOCOL_NUM);
12987         if (ret) {
12988                 PMD_DRV_LOG(ERR, "Failed to get protocol number");
12989                 return;
12990         }
12991         if (!proto_num) {
12992                 PMD_DRV_LOG(INFO, "No new protocol added");
12993                 return;
12994         }
12995
12996         buff_size = proto_num * sizeof(struct rte_pmd_i40e_proto_info);
12997         proto = rte_zmalloc("new_proto", buff_size, 0);
12998         if (!proto) {
12999                 PMD_DRV_LOG(ERR, "Failed to allocate memory");
13000                 return;
13001         }
13002
13003         /* get information about protocol list */
13004         ret = rte_pmd_i40e_get_ddp_info(pkg, pkg_size,
13005                                         (uint8_t *)proto, buff_size,
13006                                         RTE_PMD_I40E_PKG_INFO_PROTOCOL_LIST);
13007         if (ret) {
13008                 PMD_DRV_LOG(ERR, "Failed to get protocol list");
13009                 rte_free(proto);
13010                 return;
13011         }
13012
13013         /* Check if GTP is supported. */
13014         for (i = 0; i < proto_num; i++) {
13015                 if (!strncmp(proto[i].name, "GTP", 3)) {
13016                         if (op == RTE_PMD_I40E_PKG_OP_WR_ADD)
13017                                 pf->gtp_support = true;
13018                         else
13019                                 pf->gtp_support = false;
13020                         break;
13021                 }
13022         }
13023
13024         /* Check if ESP is supported. */
13025         for (i = 0; i < proto_num; i++) {
13026                 if (!strncmp(proto[i].name, "ESP", 3)) {
13027                         if (op == RTE_PMD_I40E_PKG_OP_WR_ADD)
13028                                 pf->esp_support = true;
13029                         else
13030                                 pf->esp_support = false;
13031                         break;
13032                 }
13033         }
13034
13035         /* Update customized pctype info */
13036         ret = i40e_update_customized_pctype(dev, pkg, pkg_size,
13037                                             proto_num, proto, op);
13038         if (ret)
13039                 PMD_DRV_LOG(INFO, "No pctype is updated.");
13040
13041         /* Update customized ptype info */
13042         ret = i40e_update_customized_ptype(dev, pkg, pkg_size,
13043                                            proto_num, proto, op);
13044         if (ret)
13045                 PMD_DRV_LOG(INFO, "No ptype is updated.");
13046
13047         rte_free(proto);
13048 }
13049
13050 /* Create a QinQ cloud filter
13051  *
13052  * The Fortville NIC has limited resources for tunnel filters,
13053  * so we can only reuse existing filters.
13054  *
13055  * In step 1 we define which Field Vector fields can be used for
13056  * filter types.
13057  * As we do not have the inner tag defined as a field,
13058  * we have to define it first, by reusing one of L1 entries.
13059  *
13060  * In step 2 we are replacing one of existing filter types with
13061  * a new one for QinQ.
13062  * As we reusing L1 and replacing L2, some of the default filter
13063  * types will disappear,which depends on L1 and L2 entries we reuse.
13064  *
13065  * Step 1: Create L1 filter of outer vlan (12b) + inner vlan (12b)
13066  *
13067  * 1.   Create L1 filter of outer vlan (12b) which will be in use
13068  *              later when we define the cloud filter.
13069  *      a.      Valid_flags.replace_cloud = 0
13070  *      b.      Old_filter = 10 (Stag_Inner_Vlan)
13071  *      c.      New_filter = 0x10
13072  *      d.      TR bit = 0xff (optional, not used here)
13073  *      e.      Buffer â€“ 2 entries:
13074  *              i.      Byte 0 = 8 (outer vlan FV index).
13075  *                      Byte 1 = 0 (rsv)
13076  *                      Byte 2-3 = 0x0fff
13077  *              ii.     Byte 0 = 37 (inner vlan FV index).
13078  *                      Byte 1 =0 (rsv)
13079  *                      Byte 2-3 = 0x0fff
13080  *
13081  * Step 2:
13082  * 2.   Create cloud filter using two L1 filters entries: stag and
13083  *              new filter(outer vlan+ inner vlan)
13084  *      a.      Valid_flags.replace_cloud = 1
13085  *      b.      Old_filter = 1 (instead of outer IP)
13086  *      c.      New_filter = 0x10
13087  *      d.      Buffer â€“ 2 entries:
13088  *              i.      Byte 0 = 0x80 | 7 (valid | Stag).
13089  *                      Byte 1-3 = 0 (rsv)
13090  *              ii.     Byte 8 = 0x80 | 0x10 (valid | new l1 filter step1)
13091  *                      Byte 9-11 = 0 (rsv)
13092  */
13093 static int
13094 i40e_cloud_filter_qinq_create(struct i40e_pf *pf)
13095 {
13096         int ret = -ENOTSUP;
13097         struct i40e_aqc_replace_cloud_filters_cmd  filter_replace;
13098         struct i40e_aqc_replace_cloud_filters_cmd_buf  filter_replace_buf;
13099         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
13100         struct rte_eth_dev *dev = ((struct i40e_adapter *)hw->back)->eth_dev;
13101
13102         if (pf->support_multi_driver) {
13103                 PMD_DRV_LOG(ERR, "Replace cloud filter is not supported.");
13104                 return ret;
13105         }
13106
13107         /* Init */
13108         memset(&filter_replace, 0,
13109                sizeof(struct i40e_aqc_replace_cloud_filters_cmd));
13110         memset(&filter_replace_buf, 0,
13111                sizeof(struct i40e_aqc_replace_cloud_filters_cmd_buf));
13112
13113         /* create L1 filter */
13114         filter_replace.old_filter_type =
13115                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG_IVLAN;
13116         filter_replace.new_filter_type = I40E_AQC_ADD_CLOUD_FILTER_0X10;
13117         filter_replace.tr_bit = 0;
13118
13119         /* Prepare the buffer, 2 entries */
13120         filter_replace_buf.data[0] = I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_VLAN;
13121         filter_replace_buf.data[0] |=
13122                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
13123         /* Field Vector 12b mask */
13124         filter_replace_buf.data[2] = 0xff;
13125         filter_replace_buf.data[3] = 0x0f;
13126         filter_replace_buf.data[4] =
13127                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_INNER_VLAN;
13128         filter_replace_buf.data[4] |=
13129                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
13130         /* Field Vector 12b mask */
13131         filter_replace_buf.data[6] = 0xff;
13132         filter_replace_buf.data[7] = 0x0f;
13133         ret = i40e_aq_replace_cloud_filters(hw, &filter_replace,
13134                         &filter_replace_buf);
13135         if (ret != I40E_SUCCESS)
13136                 return ret;
13137
13138         if (filter_replace.old_filter_type !=
13139             filter_replace.new_filter_type)
13140                 PMD_DRV_LOG(WARNING, "i40e device %s changed cloud l1 type."
13141                             " original: 0x%x, new: 0x%x",
13142                             dev->device->name,
13143                             filter_replace.old_filter_type,
13144                             filter_replace.new_filter_type);
13145
13146         /* Apply the second L2 cloud filter */
13147         memset(&filter_replace, 0,
13148                sizeof(struct i40e_aqc_replace_cloud_filters_cmd));
13149         memset(&filter_replace_buf, 0,
13150                sizeof(struct i40e_aqc_replace_cloud_filters_cmd_buf));
13151
13152         /* create L2 filter, input for L2 filter will be L1 filter  */
13153         filter_replace.valid_flags = I40E_AQC_REPLACE_CLOUD_FILTER;
13154         filter_replace.old_filter_type = I40E_AQC_ADD_CLOUD_FILTER_OIP;
13155         filter_replace.new_filter_type = I40E_AQC_ADD_CLOUD_FILTER_0X10;
13156
13157         /* Prepare the buffer, 2 entries */
13158         filter_replace_buf.data[0] = I40E_AQC_REPLACE_CLOUD_CMD_INPUT_FV_STAG;
13159         filter_replace_buf.data[0] |=
13160                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
13161         filter_replace_buf.data[4] = I40E_AQC_ADD_CLOUD_FILTER_0X10;
13162         filter_replace_buf.data[4] |=
13163                 I40E_AQC_REPLACE_CLOUD_CMD_INPUT_VALIDATED;
13164         ret = i40e_aq_replace_cloud_filters(hw, &filter_replace,
13165                         &filter_replace_buf);
13166         if (!ret && (filter_replace.old_filter_type !=
13167                      filter_replace.new_filter_type))
13168                 PMD_DRV_LOG(WARNING, "i40e device %s changed cloud filter type."
13169                             " original: 0x%x, new: 0x%x",
13170                             dev->device->name,
13171                             filter_replace.old_filter_type,
13172                             filter_replace.new_filter_type);
13173
13174         return ret;
13175 }
13176
13177 int
13178 i40e_rss_conf_init(struct i40e_rte_flow_rss_conf *out,
13179                    const struct rte_flow_action_rss *in)
13180 {
13181         if (in->key_len > RTE_DIM(out->key) ||
13182             in->queue_num > RTE_DIM(out->queue))
13183                 return -EINVAL;
13184         if (!in->key && in->key_len)
13185                 return -EINVAL;
13186         out->conf = (struct rte_flow_action_rss){
13187                 .func = in->func,
13188                 .level = in->level,
13189                 .types = in->types,
13190                 .key_len = in->key_len,
13191                 .queue_num = in->queue_num,
13192                 .queue = memcpy(out->queue, in->queue,
13193                                 sizeof(*in->queue) * in->queue_num),
13194         };
13195         if (in->key)
13196                 out->conf.key = memcpy(out->key, in->key, in->key_len);
13197         return 0;
13198 }
13199
13200 /* Write HENA register to enable hash */
13201 static int
13202 i40e_rss_hash_set(struct i40e_pf *pf, struct i40e_rte_flow_rss_conf *rss_conf)
13203 {
13204         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
13205         uint8_t *key = (void *)(uintptr_t)rss_conf->conf.key;
13206         uint64_t hena;
13207         int ret;
13208
13209         ret = i40e_set_rss_key(pf->main_vsi, key,
13210                                rss_conf->conf.key_len);
13211         if (ret)
13212                 return ret;
13213
13214         hena = i40e_config_hena(pf->adapter, rss_conf->conf.types);
13215         i40e_write_rx_ctl(hw, I40E_PFQF_HENA(0), (uint32_t)hena);
13216         i40e_write_rx_ctl(hw, I40E_PFQF_HENA(1), (uint32_t)(hena >> 32));
13217         I40E_WRITE_FLUSH(hw);
13218
13219         return 0;
13220 }
13221
13222 /* Configure hash input set */
13223 static int
13224 i40e_rss_conf_hash_inset(struct i40e_pf *pf, uint64_t types)
13225 {
13226         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
13227         struct rte_eth_input_set_conf conf;
13228         uint64_t mask0;
13229         int ret = 0;
13230         uint32_t j;
13231         int i;
13232         static const struct {
13233                 uint64_t type;
13234                 enum rte_eth_input_set_field field;
13235         } inset_match_table[] = {
13236                 {ETH_RSS_FRAG_IPV4 | ETH_RSS_L3_SRC_ONLY,
13237                         RTE_ETH_INPUT_SET_L3_SRC_IP4},
13238                 {ETH_RSS_FRAG_IPV4 | ETH_RSS_L3_DST_ONLY,
13239                         RTE_ETH_INPUT_SET_L3_DST_IP4},
13240                 {ETH_RSS_FRAG_IPV4 | ETH_RSS_L4_SRC_ONLY,
13241                         RTE_ETH_INPUT_SET_UNKNOWN},
13242                 {ETH_RSS_FRAG_IPV4 | ETH_RSS_L4_DST_ONLY,
13243                         RTE_ETH_INPUT_SET_UNKNOWN},
13244
13245                 {ETH_RSS_NONFRAG_IPV4_TCP | ETH_RSS_L3_SRC_ONLY,
13246                         RTE_ETH_INPUT_SET_L3_SRC_IP4},
13247                 {ETH_RSS_NONFRAG_IPV4_TCP | ETH_RSS_L3_DST_ONLY,
13248                         RTE_ETH_INPUT_SET_L3_DST_IP4},
13249                 {ETH_RSS_NONFRAG_IPV4_TCP | ETH_RSS_L4_SRC_ONLY,
13250                         RTE_ETH_INPUT_SET_L4_TCP_SRC_PORT},
13251                 {ETH_RSS_NONFRAG_IPV4_TCP | ETH_RSS_L4_DST_ONLY,
13252                         RTE_ETH_INPUT_SET_L4_TCP_DST_PORT},
13253
13254                 {ETH_RSS_NONFRAG_IPV4_UDP | ETH_RSS_L3_SRC_ONLY,
13255                         RTE_ETH_INPUT_SET_L3_SRC_IP4},
13256                 {ETH_RSS_NONFRAG_IPV4_UDP | ETH_RSS_L3_DST_ONLY,
13257                         RTE_ETH_INPUT_SET_L3_DST_IP4},
13258                 {ETH_RSS_NONFRAG_IPV4_UDP | ETH_RSS_L4_SRC_ONLY,
13259                         RTE_ETH_INPUT_SET_L4_UDP_SRC_PORT},
13260                 {ETH_RSS_NONFRAG_IPV4_UDP | ETH_RSS_L4_DST_ONLY,
13261                         RTE_ETH_INPUT_SET_L4_UDP_DST_PORT},
13262
13263                 {ETH_RSS_NONFRAG_IPV4_SCTP | ETH_RSS_L3_SRC_ONLY,
13264                         RTE_ETH_INPUT_SET_L3_SRC_IP4},
13265                 {ETH_RSS_NONFRAG_IPV4_SCTP | ETH_RSS_L3_DST_ONLY,
13266                         RTE_ETH_INPUT_SET_L3_DST_IP4},
13267                 {ETH_RSS_NONFRAG_IPV4_SCTP | ETH_RSS_L4_SRC_ONLY,
13268                         RTE_ETH_INPUT_SET_L4_SCTP_SRC_PORT},
13269                 {ETH_RSS_NONFRAG_IPV4_SCTP | ETH_RSS_L4_DST_ONLY,
13270                         RTE_ETH_INPUT_SET_L4_SCTP_DST_PORT},
13271
13272                 {ETH_RSS_NONFRAG_IPV4_OTHER | ETH_RSS_L3_SRC_ONLY,
13273                         RTE_ETH_INPUT_SET_L3_SRC_IP4},
13274                 {ETH_RSS_NONFRAG_IPV4_OTHER | ETH_RSS_L3_DST_ONLY,
13275                         RTE_ETH_INPUT_SET_L3_DST_IP4},
13276                 {ETH_RSS_NONFRAG_IPV4_OTHER | ETH_RSS_L4_SRC_ONLY,
13277                         RTE_ETH_INPUT_SET_UNKNOWN},
13278                 {ETH_RSS_NONFRAG_IPV4_OTHER | ETH_RSS_L4_DST_ONLY,
13279                         RTE_ETH_INPUT_SET_UNKNOWN},
13280
13281                 {ETH_RSS_FRAG_IPV6 | ETH_RSS_L3_SRC_ONLY,
13282                         RTE_ETH_INPUT_SET_L3_SRC_IP6},
13283                 {ETH_RSS_FRAG_IPV6 | ETH_RSS_L3_DST_ONLY,
13284                         RTE_ETH_INPUT_SET_L3_DST_IP6},
13285                 {ETH_RSS_FRAG_IPV6 | ETH_RSS_L4_SRC_ONLY,
13286                         RTE_ETH_INPUT_SET_UNKNOWN},
13287                 {ETH_RSS_FRAG_IPV6 | ETH_RSS_L4_DST_ONLY,
13288                         RTE_ETH_INPUT_SET_UNKNOWN},
13289
13290                 {ETH_RSS_NONFRAG_IPV6_TCP | ETH_RSS_L3_SRC_ONLY,
13291                         RTE_ETH_INPUT_SET_L3_SRC_IP6},
13292                 {ETH_RSS_NONFRAG_IPV6_TCP | ETH_RSS_L3_DST_ONLY,
13293                         RTE_ETH_INPUT_SET_L3_DST_IP6},
13294                 {ETH_RSS_NONFRAG_IPV6_TCP | ETH_RSS_L4_SRC_ONLY,
13295                         RTE_ETH_INPUT_SET_L4_TCP_SRC_PORT},
13296                 {ETH_RSS_NONFRAG_IPV6_TCP | ETH_RSS_L4_DST_ONLY,
13297                         RTE_ETH_INPUT_SET_L4_TCP_DST_PORT},
13298
13299                 {ETH_RSS_NONFRAG_IPV6_UDP | ETH_RSS_L3_SRC_ONLY,
13300                         RTE_ETH_INPUT_SET_L3_SRC_IP6},
13301                 {ETH_RSS_NONFRAG_IPV6_UDP | ETH_RSS_L3_DST_ONLY,
13302                         RTE_ETH_INPUT_SET_L3_DST_IP6},
13303                 {ETH_RSS_NONFRAG_IPV6_UDP | ETH_RSS_L4_SRC_ONLY,
13304                         RTE_ETH_INPUT_SET_L4_UDP_SRC_PORT},
13305                 {ETH_RSS_NONFRAG_IPV6_UDP | ETH_RSS_L4_DST_ONLY,
13306                         RTE_ETH_INPUT_SET_L4_UDP_DST_PORT},
13307
13308                 {ETH_RSS_NONFRAG_IPV6_SCTP | ETH_RSS_L3_SRC_ONLY,
13309                         RTE_ETH_INPUT_SET_L3_SRC_IP6},
13310                 {ETH_RSS_NONFRAG_IPV6_SCTP | ETH_RSS_L3_DST_ONLY,
13311                         RTE_ETH_INPUT_SET_L3_DST_IP6},
13312                 {ETH_RSS_NONFRAG_IPV6_SCTP | ETH_RSS_L4_SRC_ONLY,
13313                         RTE_ETH_INPUT_SET_L4_SCTP_SRC_PORT},
13314                 {ETH_RSS_NONFRAG_IPV6_SCTP | ETH_RSS_L4_DST_ONLY,
13315                         RTE_ETH_INPUT_SET_L4_SCTP_DST_PORT},
13316
13317                 {ETH_RSS_NONFRAG_IPV6_OTHER | ETH_RSS_L3_SRC_ONLY,
13318                         RTE_ETH_INPUT_SET_L3_SRC_IP6},
13319                 {ETH_RSS_NONFRAG_IPV6_OTHER | ETH_RSS_L3_DST_ONLY,
13320                         RTE_ETH_INPUT_SET_L3_DST_IP6},
13321                 {ETH_RSS_NONFRAG_IPV6_OTHER | ETH_RSS_L4_SRC_ONLY,
13322                         RTE_ETH_INPUT_SET_UNKNOWN},
13323                 {ETH_RSS_NONFRAG_IPV6_OTHER | ETH_RSS_L4_DST_ONLY,
13324                         RTE_ETH_INPUT_SET_UNKNOWN},
13325         };
13326
13327         mask0 = types & pf->adapter->flow_types_mask;
13328         conf.op = RTE_ETH_INPUT_SET_SELECT;
13329         conf.inset_size = 0;
13330         for (i = RTE_ETH_FLOW_UNKNOWN + 1; i < RTE_ETH_FLOW_MAX; i++) {
13331                 if (mask0 & (1ULL << i)) {
13332                         conf.flow_type = i;
13333                         break;
13334                 }
13335         }
13336
13337         for (j = 0; j < RTE_DIM(inset_match_table); j++) {
13338                 if ((types & inset_match_table[j].type) ==
13339                     inset_match_table[j].type) {
13340                         if (inset_match_table[j].field ==
13341                             RTE_ETH_INPUT_SET_UNKNOWN)
13342                                 return -EINVAL;
13343
13344                         conf.field[conf.inset_size] =
13345                                 inset_match_table[j].field;
13346                         conf.inset_size++;
13347                 }
13348         }
13349
13350         if (conf.inset_size) {
13351                 ret = i40e_hash_filter_inset_select(hw, &conf);
13352                 if (ret)
13353                         return ret;
13354         }
13355
13356         return ret;
13357 }
13358
13359 /* Look up the conflicted rule then mark it as invalid */
13360 static void
13361 i40e_rss_mark_invalid_rule(struct i40e_pf *pf,
13362                 struct i40e_rte_flow_rss_conf *conf)
13363 {
13364         struct i40e_rss_filter *rss_item;
13365         uint64_t rss_inset;
13366
13367         /* Clear input set bits before comparing the pctype */
13368         rss_inset = ~(ETH_RSS_L3_SRC_ONLY | ETH_RSS_L3_DST_ONLY |
13369                 ETH_RSS_L4_SRC_ONLY | ETH_RSS_L4_DST_ONLY);
13370
13371         /* Look up the conflicted rule then mark it as invalid */
13372         TAILQ_FOREACH(rss_item, &pf->rss_config_list, next) {
13373                 if (!rss_item->rss_filter_info.valid)
13374                         continue;
13375
13376                 if (conf->conf.queue_num &&
13377                     rss_item->rss_filter_info.conf.queue_num)
13378                         rss_item->rss_filter_info.valid = false;
13379
13380                 if (conf->conf.types &&
13381                     (rss_item->rss_filter_info.conf.types &
13382                     rss_inset) ==
13383                     (conf->conf.types & rss_inset))
13384                         rss_item->rss_filter_info.valid = false;
13385
13386                 if (conf->conf.func ==
13387                     RTE_ETH_HASH_FUNCTION_SIMPLE_XOR &&
13388                     rss_item->rss_filter_info.conf.func ==
13389                     RTE_ETH_HASH_FUNCTION_SIMPLE_XOR)
13390                         rss_item->rss_filter_info.valid = false;
13391         }
13392 }
13393
13394 /* Configure RSS hash function */
13395 static int
13396 i40e_rss_config_hash_function(struct i40e_pf *pf,
13397                 struct i40e_rte_flow_rss_conf *conf)
13398 {
13399         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
13400         uint32_t reg, i;
13401         uint64_t mask0;
13402         uint16_t j;
13403
13404         if (conf->conf.func == RTE_ETH_HASH_FUNCTION_SIMPLE_XOR) {
13405                 reg = i40e_read_rx_ctl(hw, I40E_GLQF_CTL);
13406                 if (!(reg & I40E_GLQF_CTL_HTOEP_MASK)) {
13407                         PMD_DRV_LOG(DEBUG, "Hash function already set to Simple XOR");
13408                         I40E_WRITE_FLUSH(hw);
13409                         i40e_rss_mark_invalid_rule(pf, conf);
13410
13411                         return 0;
13412                 }
13413                 reg &= ~I40E_GLQF_CTL_HTOEP_MASK;
13414
13415                 i40e_write_global_rx_ctl(hw, I40E_GLQF_CTL, reg);
13416                 I40E_WRITE_FLUSH(hw);
13417                 i40e_rss_mark_invalid_rule(pf, conf);
13418         } else if (conf->conf.func ==
13419                    RTE_ETH_HASH_FUNCTION_SYMMETRIC_TOEPLITZ) {
13420                 mask0 = conf->conf.types & pf->adapter->flow_types_mask;
13421
13422                 i40e_set_symmetric_hash_enable_per_port(hw, 1);
13423                 for (i = RTE_ETH_FLOW_UNKNOWN + 1; i < UINT64_BIT; i++) {
13424                         if (mask0 & (1UL << i))
13425                                 break;
13426                 }
13427
13428                 if (i == UINT64_BIT)
13429                         return -EINVAL;
13430
13431                 for (j = I40E_FILTER_PCTYPE_INVALID + 1;
13432                      j < I40E_FILTER_PCTYPE_MAX; j++) {
13433                         if (pf->adapter->pctypes_tbl[i] & (1ULL << j))
13434                                 i40e_write_global_rx_ctl(hw,
13435                                         I40E_GLQF_HSYM(j),
13436                                         I40E_GLQF_HSYM_SYMH_ENA_MASK);
13437                 }
13438         }
13439
13440         return 0;
13441 }
13442
13443 /* Enable RSS according to the configuration */
13444 static int
13445 i40e_rss_enable_hash(struct i40e_pf *pf,
13446                 struct i40e_rte_flow_rss_conf *conf)
13447 {
13448         struct i40e_rte_flow_rss_conf *rss_info = &pf->rss_info;
13449         struct i40e_rte_flow_rss_conf rss_conf;
13450
13451         if (!(conf->conf.types & pf->adapter->flow_types_mask))
13452                 return -ENOTSUP;
13453
13454         memset(&rss_conf, 0, sizeof(rss_conf));
13455         rte_memcpy(&rss_conf, conf, sizeof(rss_conf));
13456
13457         /* Configure hash input set */
13458         if (i40e_rss_conf_hash_inset(pf, conf->conf.types))
13459                 return -EINVAL;
13460
13461         if (rss_conf.conf.key == NULL || rss_conf.conf.key_len <
13462             (I40E_PFQF_HKEY_MAX_INDEX + 1) * sizeof(uint32_t)) {
13463                 /* Random default keys */
13464                 static uint32_t rss_key_default[] = {0x6b793944,
13465                         0x23504cb5, 0x5bea75b6, 0x309f4f12, 0x3dc0a2b8,
13466                         0x024ddcdf, 0x339b8ca0, 0x4c4af64a, 0x34fac605,
13467                         0x55d85839, 0x3a58997d, 0x2ec938e1, 0x66031581};
13468
13469                 rss_conf.conf.key = (uint8_t *)rss_key_default;
13470                 rss_conf.conf.key_len = (I40E_PFQF_HKEY_MAX_INDEX + 1) *
13471                                 sizeof(uint32_t);
13472                 PMD_DRV_LOG(INFO,
13473                         "No valid RSS key config for i40e, using default\n");
13474         }
13475
13476         rss_conf.conf.types |= rss_info->conf.types;
13477         i40e_rss_hash_set(pf, &rss_conf);
13478
13479         if (conf->conf.func == RTE_ETH_HASH_FUNCTION_SYMMETRIC_TOEPLITZ)
13480                 i40e_rss_config_hash_function(pf, conf);
13481
13482         i40e_rss_mark_invalid_rule(pf, conf);
13483
13484         return 0;
13485 }
13486
13487 /* Configure RSS queue region */
13488 static int
13489 i40e_rss_config_queue_region(struct i40e_pf *pf,
13490                 struct i40e_rte_flow_rss_conf *conf)
13491 {
13492         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
13493         uint32_t lut = 0;
13494         uint16_t j, num;
13495         uint32_t i;
13496
13497         /* If both VMDQ and RSS enabled, not all of PF queues are configured.
13498          * It's necessary to calculate the actual PF queues that are configured.
13499          */
13500         if (pf->dev_data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_VMDQ_FLAG)
13501                 num = i40e_pf_calc_configured_queues_num(pf);
13502         else
13503                 num = pf->dev_data->nb_rx_queues;
13504
13505         num = RTE_MIN(num, conf->conf.queue_num);
13506         PMD_DRV_LOG(INFO, "Max of contiguous %u PF queues are configured",
13507                         num);
13508
13509         if (num == 0) {
13510                 PMD_DRV_LOG(ERR,
13511                         "No PF queues are configured to enable RSS for port %u",
13512                         pf->dev_data->port_id);
13513                 return -ENOTSUP;
13514         }
13515
13516         /* Fill in redirection table */
13517         for (i = 0, j = 0; i < hw->func_caps.rss_table_size; i++, j++) {
13518                 if (j == num)
13519                         j = 0;
13520                 lut = (lut << 8) | (conf->conf.queue[j] & ((0x1 <<
13521                         hw->func_caps.rss_table_entry_width) - 1));
13522                 if ((i & 3) == 3)
13523                         I40E_WRITE_REG(hw, I40E_PFQF_HLUT(i >> 2), lut);
13524         }
13525
13526         i40e_rss_mark_invalid_rule(pf, conf);
13527
13528         return 0;
13529 }
13530
13531 /* Configure RSS hash function to default */
13532 static int
13533 i40e_rss_clear_hash_function(struct i40e_pf *pf,
13534                 struct i40e_rte_flow_rss_conf *conf)
13535 {
13536         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
13537         uint32_t i, reg;
13538         uint64_t mask0;
13539         uint16_t j;
13540
13541         if (conf->conf.func == RTE_ETH_HASH_FUNCTION_SIMPLE_XOR) {
13542                 reg = i40e_read_rx_ctl(hw, I40E_GLQF_CTL);
13543                 if (reg & I40E_GLQF_CTL_HTOEP_MASK) {
13544                         PMD_DRV_LOG(DEBUG,
13545                                 "Hash function already set to Toeplitz");
13546                         I40E_WRITE_FLUSH(hw);
13547
13548                         return 0;
13549                 }
13550                 reg |= I40E_GLQF_CTL_HTOEP_MASK;
13551
13552                 i40e_write_global_rx_ctl(hw, I40E_GLQF_CTL, reg);
13553                 I40E_WRITE_FLUSH(hw);
13554         } else if (conf->conf.func ==
13555                    RTE_ETH_HASH_FUNCTION_SYMMETRIC_TOEPLITZ) {
13556                 mask0 = conf->conf.types & pf->adapter->flow_types_mask;
13557
13558                 for (i = RTE_ETH_FLOW_UNKNOWN + 1; i < UINT64_BIT; i++) {
13559                         if (mask0 & (1UL << i))
13560                                 break;
13561                 }
13562
13563                 if (i == UINT64_BIT)
13564                         return -EINVAL;
13565
13566                 for (j = I40E_FILTER_PCTYPE_INVALID + 1;
13567                      j < I40E_FILTER_PCTYPE_MAX; j++) {
13568                         if (pf->adapter->pctypes_tbl[i] & (1ULL << j))
13569                                 i40e_write_global_rx_ctl(hw,
13570                                         I40E_GLQF_HSYM(j),
13571                                         0);
13572                 }
13573         }
13574
13575         return 0;
13576 }
13577
13578 /* Disable RSS hash and configure default input set */
13579 static int
13580 i40e_rss_disable_hash(struct i40e_pf *pf,
13581                 struct i40e_rte_flow_rss_conf *conf)
13582 {
13583         struct i40e_rte_flow_rss_conf *rss_info = &pf->rss_info;
13584         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
13585         struct i40e_rte_flow_rss_conf rss_conf;
13586         uint32_t i;
13587
13588         memset(&rss_conf, 0, sizeof(rss_conf));
13589         rte_memcpy(&rss_conf, conf, sizeof(rss_conf));
13590
13591         /* Disable RSS hash */
13592         rss_conf.conf.types = rss_info->conf.types & ~(conf->conf.types);
13593         i40e_rss_hash_set(pf, &rss_conf);
13594
13595         for (i = RTE_ETH_FLOW_IPV4; i <= RTE_ETH_FLOW_L2_PAYLOAD; i++) {
13596                 if (!(pf->adapter->flow_types_mask & (1ULL << i)) ||
13597                     !(conf->conf.types & (1ULL << i)))
13598                         continue;
13599
13600                 /* Configure default input set */
13601                 struct rte_eth_input_set_conf input_conf = {
13602                         .op = RTE_ETH_INPUT_SET_SELECT,
13603                         .flow_type = i,
13604                         .inset_size = 1,
13605                 };
13606                 input_conf.field[0] = RTE_ETH_INPUT_SET_DEFAULT;
13607                 i40e_hash_filter_inset_select(hw, &input_conf);
13608         }
13609
13610         rss_info->conf.types = rss_conf.conf.types;
13611
13612         i40e_rss_clear_hash_function(pf, conf);
13613
13614         return 0;
13615 }
13616
13617 /* Configure RSS queue region to default */
13618 static int
13619 i40e_rss_clear_queue_region(struct i40e_pf *pf)
13620 {
13621         struct i40e_hw *hw = I40E_PF_TO_HW(pf);
13622         struct i40e_rte_flow_rss_conf *rss_info = &pf->rss_info;
13623         uint16_t queue[I40E_MAX_Q_PER_TC];
13624         uint32_t num_rxq, i;
13625         uint32_t lut = 0;
13626         uint16_t j, num;
13627
13628         num_rxq = RTE_MIN(pf->dev_data->nb_rx_queues, I40E_MAX_Q_PER_TC);
13629
13630         for (j = 0; j < num_rxq; j++)
13631                 queue[j] = j;
13632
13633         /* If both VMDQ and RSS enabled, not all of PF queues are configured.
13634          * It's necessary to calculate the actual PF queues that are configured.
13635          */
13636         if (pf->dev_data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_VMDQ_FLAG)
13637                 num = i40e_pf_calc_configured_queues_num(pf);
13638         else
13639                 num = pf->dev_data->nb_rx_queues;
13640
13641         num = RTE_MIN(num, num_rxq);
13642         PMD_DRV_LOG(INFO, "Max of contiguous %u PF queues are configured",
13643                         num);
13644
13645         if (num == 0) {
13646                 PMD_DRV_LOG(ERR,
13647                         "No PF queues are configured to enable RSS for port %u",
13648                         pf->dev_data->port_id);
13649                 return -ENOTSUP;
13650         }
13651
13652         /* Fill in redirection table */
13653         for (i = 0, j = 0; i < hw->func_caps.rss_table_size; i++, j++) {
13654                 if (j == num)
13655                         j = 0;
13656                 lut = (lut << 8) | (queue[j] & ((0x1 <<
13657                         hw->func_caps.rss_table_entry_width) - 1));
13658                 if ((i & 3) == 3)
13659                         I40E_WRITE_REG(hw, I40E_PFQF_HLUT(i >> 2), lut);
13660         }
13661
13662         rss_info->conf.queue_num = 0;
13663         memset(&rss_info->conf.queue, 0, sizeof(uint16_t));
13664
13665         return 0;
13666 }
13667
13668 int
13669 i40e_config_rss_filter(struct i40e_pf *pf,
13670                 struct i40e_rte_flow_rss_conf *conf, bool add)
13671 {
13672         struct i40e_rte_flow_rss_conf *rss_info = &pf->rss_info;
13673         struct rte_flow_action_rss update_conf = rss_info->conf;
13674         int ret = 0;
13675
13676         if (add) {
13677                 if (conf->conf.queue_num) {
13678                         /* Configure RSS queue region */
13679                         ret = i40e_rss_config_queue_region(pf, conf);
13680                         if (ret)
13681                                 return ret;
13682
13683                         update_conf.queue_num = conf->conf.queue_num;
13684                         update_conf.queue = conf->conf.queue;
13685                 } else if (conf->conf.func ==
13686                            RTE_ETH_HASH_FUNCTION_SIMPLE_XOR) {
13687                         /* Configure hash function */
13688                         ret = i40e_rss_config_hash_function(pf, conf);
13689                         if (ret)
13690                                 return ret;
13691
13692                         update_conf.func = conf->conf.func;
13693                 } else {
13694                         /* Configure hash enable and input set */
13695                         ret = i40e_rss_enable_hash(pf, conf);
13696                         if (ret)
13697                                 return ret;
13698
13699                         update_conf.types |= conf->conf.types;
13700                         update_conf.key = conf->conf.key;
13701                         update_conf.key_len = conf->conf.key_len;
13702                 }
13703
13704                 /* Update RSS info in pf */
13705                 if (i40e_rss_conf_init(rss_info, &update_conf))
13706                         return -EINVAL;
13707         } else {
13708                 if (!conf->valid)
13709                         return 0;
13710
13711                 if (conf->conf.queue_num)
13712                         i40e_rss_clear_queue_region(pf);
13713                 else if (conf->conf.func == RTE_ETH_HASH_FUNCTION_SIMPLE_XOR)
13714                         i40e_rss_clear_hash_function(pf, conf);
13715                 else
13716                         i40e_rss_disable_hash(pf, conf);
13717         }
13718
13719         return 0;
13720 }
13721
13722 RTE_LOG_REGISTER(i40e_logtype_init, pmd.net.i40e.init, NOTICE);
13723 RTE_LOG_REGISTER(i40e_logtype_driver, pmd.net.i40e.driver, NOTICE);
13724 #ifdef RTE_LIBRTE_I40E_DEBUG_RX
13725 RTE_LOG_REGISTER(i40e_logtype_rx, pmd.net.i40e.rx, DEBUG);
13726 #endif
13727 #ifdef RTE_LIBRTE_I40E_DEBUG_TX
13728 RTE_LOG_REGISTER(i40e_logtype_tx, pmd.net.i40e.tx, DEBUG);
13729 #endif
13730 #ifdef RTE_LIBRTE_I40E_DEBUG_TX_FREE
13731 RTE_LOG_REGISTER(i40e_logtype_tx_free, pmd.net.i40e.tx_free, DEBUG);
13732 #endif
13733
13734 RTE_PMD_REGISTER_PARAM_STRING(net_i40e,
13735                               ETH_I40E_FLOATING_VEB_ARG "=1"
13736                               ETH_I40E_FLOATING_VEB_LIST_ARG "=<string>"
13737                               ETH_I40E_QUEUE_NUM_PER_VF_ARG "=1|2|4|8|16"
13738                               ETH_I40E_SUPPORT_MULTI_DRIVER "=1"
13739                               ETH_I40E_USE_LATEST_VEC "=0|1");