net/i40evf: fix casting between structs
[dpdk.git] / drivers / net / i40e / i40e_ethdev_vf.c
1 /*-
2  *   BSD LICENSE
3  *
4  *   Copyright(c) 2010-2016 Intel Corporation. All rights reserved.
5  *   All rights reserved.
6  *
7  *   Redistribution and use in source and binary forms, with or without
8  *   modification, are permitted provided that the following conditions
9  *   are met:
10  *
11  *     * Redistributions of source code must retain the above copyright
12  *       notice, this list of conditions and the following disclaimer.
13  *     * Redistributions in binary form must reproduce the above copyright
14  *       notice, this list of conditions and the following disclaimer in
15  *       the documentation and/or other materials provided with the
16  *       distribution.
17  *     * Neither the name of Intel Corporation nor the names of its
18  *       contributors may be used to endorse or promote products derived
19  *       from this software without specific prior written permission.
20  *
21  *   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22  *   "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23  *   LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
24  *   A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
25  *   OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26  *   SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
27  *   LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28  *   DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29  *   THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30  *   (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
31  *   OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32  */
33
34 #include <sys/queue.h>
35 #include <stdio.h>
36 #include <errno.h>
37 #include <stdint.h>
38 #include <string.h>
39 #include <unistd.h>
40 #include <stdarg.h>
41 #include <inttypes.h>
42 #include <rte_byteorder.h>
43 #include <rte_common.h>
44 #include <rte_cycles.h>
45
46 #include <rte_interrupts.h>
47 #include <rte_log.h>
48 #include <rte_debug.h>
49 #include <rte_pci.h>
50 #include <rte_atomic.h>
51 #include <rte_branch_prediction.h>
52 #include <rte_memory.h>
53 #include <rte_memzone.h>
54 #include <rte_eal.h>
55 #include <rte_alarm.h>
56 #include <rte_ether.h>
57 #include <rte_ethdev.h>
58 #include <rte_atomic.h>
59 #include <rte_malloc.h>
60 #include <rte_dev.h>
61
62 #include "i40e_logs.h"
63 #include "base/i40e_prototype.h"
64 #include "base/i40e_adminq_cmd.h"
65 #include "base/i40e_type.h"
66
67 #include "i40e_rxtx.h"
68 #include "i40e_ethdev.h"
69 #include "i40e_pf.h"
70 #define I40EVF_VSI_DEFAULT_MSIX_INTR     1
71 #define I40EVF_VSI_DEFAULT_MSIX_INTR_LNX 0
72
73 /* busy wait delay in msec */
74 #define I40EVF_BUSY_WAIT_DELAY 10
75 #define I40EVF_BUSY_WAIT_COUNT 50
76 #define MAX_RESET_WAIT_CNT     20
77
78 struct i40evf_arq_msg_info {
79         enum i40e_virtchnl_ops ops;
80         enum i40e_status_code result;
81         uint16_t buf_len;
82         uint16_t msg_len;
83         uint8_t *msg;
84 };
85
86 struct vf_cmd_info {
87         enum i40e_virtchnl_ops ops;
88         uint8_t *in_args;
89         uint32_t in_args_size;
90         uint8_t *out_buffer;
91         /* Input & output type. pass in buffer size and pass out
92          * actual return result
93          */
94         uint32_t out_size;
95 };
96
97 enum i40evf_aq_result {
98         I40EVF_MSG_ERR = -1, /* Meet error when accessing admin queue */
99         I40EVF_MSG_NON,      /* Read nothing from admin queue */
100         I40EVF_MSG_SYS,      /* Read system msg from admin queue */
101         I40EVF_MSG_CMD,      /* Read async command result */
102 };
103
104 static int i40evf_dev_configure(struct rte_eth_dev *dev);
105 static int i40evf_dev_start(struct rte_eth_dev *dev);
106 static void i40evf_dev_stop(struct rte_eth_dev *dev);
107 static void i40evf_dev_info_get(struct rte_eth_dev *dev,
108                                 struct rte_eth_dev_info *dev_info);
109 static int i40evf_dev_link_update(struct rte_eth_dev *dev,
110                                   __rte_unused int wait_to_complete);
111 static void i40evf_dev_stats_get(struct rte_eth_dev *dev,
112                                 struct rte_eth_stats *stats);
113 static int i40evf_dev_xstats_get(struct rte_eth_dev *dev,
114                                  struct rte_eth_xstat *xstats, unsigned n);
115 static int i40evf_dev_xstats_get_names(struct rte_eth_dev *dev,
116                                        struct rte_eth_xstat_name *xstats_names,
117                                        unsigned limit);
118 static void i40evf_dev_xstats_reset(struct rte_eth_dev *dev);
119 static int i40evf_vlan_filter_set(struct rte_eth_dev *dev,
120                                   uint16_t vlan_id, int on);
121 static void i40evf_vlan_offload_set(struct rte_eth_dev *dev, int mask);
122 static int i40evf_vlan_pvid_set(struct rte_eth_dev *dev, uint16_t pvid,
123                                 int on);
124 static void i40evf_dev_close(struct rte_eth_dev *dev);
125 static void i40evf_dev_promiscuous_enable(struct rte_eth_dev *dev);
126 static void i40evf_dev_promiscuous_disable(struct rte_eth_dev *dev);
127 static void i40evf_dev_allmulticast_enable(struct rte_eth_dev *dev);
128 static void i40evf_dev_allmulticast_disable(struct rte_eth_dev *dev);
129 static int i40evf_init_vlan(struct rte_eth_dev *dev);
130 static int i40evf_dev_rx_queue_start(struct rte_eth_dev *dev,
131                                      uint16_t rx_queue_id);
132 static int i40evf_dev_rx_queue_stop(struct rte_eth_dev *dev,
133                                     uint16_t rx_queue_id);
134 static int i40evf_dev_tx_queue_start(struct rte_eth_dev *dev,
135                                      uint16_t tx_queue_id);
136 static int i40evf_dev_tx_queue_stop(struct rte_eth_dev *dev,
137                                     uint16_t tx_queue_id);
138 static void i40evf_add_mac_addr(struct rte_eth_dev *dev,
139                                 struct ether_addr *addr,
140                                 uint32_t index,
141                                 uint32_t pool);
142 static void i40evf_del_mac_addr(struct rte_eth_dev *dev, uint32_t index);
143 static int i40evf_dev_rss_reta_update(struct rte_eth_dev *dev,
144                         struct rte_eth_rss_reta_entry64 *reta_conf,
145                         uint16_t reta_size);
146 static int i40evf_dev_rss_reta_query(struct rte_eth_dev *dev,
147                         struct rte_eth_rss_reta_entry64 *reta_conf,
148                         uint16_t reta_size);
149 static int i40evf_config_rss(struct i40e_vf *vf);
150 static int i40evf_dev_rss_hash_update(struct rte_eth_dev *dev,
151                                       struct rte_eth_rss_conf *rss_conf);
152 static int i40evf_dev_rss_hash_conf_get(struct rte_eth_dev *dev,
153                                         struct rte_eth_rss_conf *rss_conf);
154 static int
155 i40evf_dev_rx_queue_intr_enable(struct rte_eth_dev *dev, uint16_t queue_id);
156 static int
157 i40evf_dev_rx_queue_intr_disable(struct rte_eth_dev *dev, uint16_t queue_id);
158 static void i40evf_handle_pf_event(__rte_unused struct rte_eth_dev *dev,
159                                    uint8_t *msg,
160                                    uint16_t msglen);
161
162 /* Default hash key buffer for RSS */
163 static uint32_t rss_key_default[I40E_VFQF_HKEY_MAX_INDEX + 1];
164
165 struct rte_i40evf_xstats_name_off {
166         char name[RTE_ETH_XSTATS_NAME_SIZE];
167         unsigned offset;
168 };
169
170 static const struct rte_i40evf_xstats_name_off rte_i40evf_stats_strings[] = {
171         {"rx_bytes", offsetof(struct i40e_eth_stats, rx_bytes)},
172         {"rx_unicast_packets", offsetof(struct i40e_eth_stats, rx_unicast)},
173         {"rx_multicast_packets", offsetof(struct i40e_eth_stats, rx_multicast)},
174         {"rx_broadcast_packets", offsetof(struct i40e_eth_stats, rx_broadcast)},
175         {"rx_dropped_packets", offsetof(struct i40e_eth_stats, rx_discards)},
176         {"rx_unknown_protocol_packets", offsetof(struct i40e_eth_stats,
177                 rx_unknown_protocol)},
178         {"tx_bytes", offsetof(struct i40e_eth_stats, tx_bytes)},
179         {"tx_unicast_packets", offsetof(struct i40e_eth_stats, tx_unicast)},
180         {"tx_multicast_packets", offsetof(struct i40e_eth_stats, tx_multicast)},
181         {"tx_broadcast_packets", offsetof(struct i40e_eth_stats, tx_broadcast)},
182         {"tx_dropped_packets", offsetof(struct i40e_eth_stats, tx_discards)},
183         {"tx_error_packets", offsetof(struct i40e_eth_stats, tx_errors)},
184 };
185
186 #define I40EVF_NB_XSTATS (sizeof(rte_i40evf_stats_strings) / \
187                 sizeof(rte_i40evf_stats_strings[0]))
188
189 static const struct eth_dev_ops i40evf_eth_dev_ops = {
190         .dev_configure        = i40evf_dev_configure,
191         .dev_start            = i40evf_dev_start,
192         .dev_stop             = i40evf_dev_stop,
193         .promiscuous_enable   = i40evf_dev_promiscuous_enable,
194         .promiscuous_disable  = i40evf_dev_promiscuous_disable,
195         .allmulticast_enable  = i40evf_dev_allmulticast_enable,
196         .allmulticast_disable = i40evf_dev_allmulticast_disable,
197         .link_update          = i40evf_dev_link_update,
198         .stats_get            = i40evf_dev_stats_get,
199         .xstats_get           = i40evf_dev_xstats_get,
200         .xstats_get_names     = i40evf_dev_xstats_get_names,
201         .xstats_reset         = i40evf_dev_xstats_reset,
202         .dev_close            = i40evf_dev_close,
203         .dev_infos_get        = i40evf_dev_info_get,
204         .dev_supported_ptypes_get = i40e_dev_supported_ptypes_get,
205         .vlan_filter_set      = i40evf_vlan_filter_set,
206         .vlan_offload_set     = i40evf_vlan_offload_set,
207         .vlan_pvid_set        = i40evf_vlan_pvid_set,
208         .rx_queue_start       = i40evf_dev_rx_queue_start,
209         .rx_queue_stop        = i40evf_dev_rx_queue_stop,
210         .tx_queue_start       = i40evf_dev_tx_queue_start,
211         .tx_queue_stop        = i40evf_dev_tx_queue_stop,
212         .rx_queue_setup       = i40e_dev_rx_queue_setup,
213         .rx_queue_release     = i40e_dev_rx_queue_release,
214         .rx_queue_intr_enable = i40evf_dev_rx_queue_intr_enable,
215         .rx_queue_intr_disable = i40evf_dev_rx_queue_intr_disable,
216         .rx_descriptor_done   = i40e_dev_rx_descriptor_done,
217         .tx_queue_setup       = i40e_dev_tx_queue_setup,
218         .tx_queue_release     = i40e_dev_tx_queue_release,
219         .rx_queue_count       = i40e_dev_rx_queue_count,
220         .rxq_info_get         = i40e_rxq_info_get,
221         .txq_info_get         = i40e_txq_info_get,
222         .mac_addr_add         = i40evf_add_mac_addr,
223         .mac_addr_remove      = i40evf_del_mac_addr,
224         .reta_update          = i40evf_dev_rss_reta_update,
225         .reta_query           = i40evf_dev_rss_reta_query,
226         .rss_hash_update      = i40evf_dev_rss_hash_update,
227         .rss_hash_conf_get    = i40evf_dev_rss_hash_conf_get,
228 };
229
230 /*
231  * Read data in admin queue to get msg from pf driver
232  */
233 static enum i40evf_aq_result
234 i40evf_read_pfmsg(struct rte_eth_dev *dev, struct i40evf_arq_msg_info *data)
235 {
236         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
237         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
238         struct i40e_arq_event_info event;
239         enum i40e_virtchnl_ops opcode;
240         enum i40e_status_code retval;
241         int ret;
242         enum i40evf_aq_result result = I40EVF_MSG_NON;
243
244         event.buf_len = data->buf_len;
245         event.msg_buf = data->msg;
246         ret = i40e_clean_arq_element(hw, &event, NULL);
247         /* Can't read any msg from adminQ */
248         if (ret) {
249                 if (ret != I40E_ERR_ADMIN_QUEUE_NO_WORK)
250                         result = I40EVF_MSG_ERR;
251                 return result;
252         }
253
254         opcode = (enum i40e_virtchnl_ops)rte_le_to_cpu_32(event.desc.cookie_high);
255         retval = (enum i40e_status_code)rte_le_to_cpu_32(event.desc.cookie_low);
256         /* pf sys event */
257         if (opcode == I40E_VIRTCHNL_OP_EVENT) {
258                 struct i40e_virtchnl_pf_event *vpe =
259                         (struct i40e_virtchnl_pf_event *)event.msg_buf;
260
261                 result = I40EVF_MSG_SYS;
262                 switch (vpe->event) {
263                 case I40E_VIRTCHNL_EVENT_LINK_CHANGE:
264                         vf->link_up =
265                                 vpe->event_data.link_event.link_status;
266                         vf->link_speed =
267                                 vpe->event_data.link_event.link_speed;
268                         vf->pend_msg |= PFMSG_LINK_CHANGE;
269                         PMD_DRV_LOG(INFO, "Link status update:%s",
270                                     vf->link_up ? "up" : "down");
271                         break;
272                 case I40E_VIRTCHNL_EVENT_RESET_IMPENDING:
273                         vf->vf_reset = true;
274                         vf->pend_msg |= PFMSG_RESET_IMPENDING;
275                         PMD_DRV_LOG(INFO, "vf is reseting");
276                         break;
277                 case I40E_VIRTCHNL_EVENT_PF_DRIVER_CLOSE:
278                         vf->dev_closed = true;
279                         vf->pend_msg |= PFMSG_DRIVER_CLOSE;
280                         PMD_DRV_LOG(INFO, "PF driver closed");
281                         break;
282                 default:
283                         PMD_DRV_LOG(ERR, "%s: Unknown event %d from pf",
284                                     __func__, vpe->event);
285                 }
286         } else {
287                 /* async reply msg on command issued by vf previously */
288                 result = I40EVF_MSG_CMD;
289                 /* Actual data length read from PF */
290                 data->msg_len = event.msg_len;
291         }
292
293         data->result = retval;
294         data->ops = opcode;
295
296         return result;
297 }
298
299 /**
300  * clear current command. Only call in case execute
301  * _atomic_set_cmd successfully.
302  */
303 static inline void
304 _clear_cmd(struct i40e_vf *vf)
305 {
306         rte_wmb();
307         vf->pend_cmd = I40E_VIRTCHNL_OP_UNKNOWN;
308 }
309
310 /*
311  * Check there is pending cmd in execution. If none, set new command.
312  */
313 static inline int
314 _atomic_set_cmd(struct i40e_vf *vf, enum i40e_virtchnl_ops ops)
315 {
316         int ret = rte_atomic32_cmpset(&vf->pend_cmd,
317                         I40E_VIRTCHNL_OP_UNKNOWN, ops);
318
319         if (!ret)
320                 PMD_DRV_LOG(ERR, "There is incomplete cmd %d", vf->pend_cmd);
321
322         return !ret;
323 }
324
325 #define MAX_TRY_TIMES 200
326 #define ASQ_DELAY_MS  10
327
328 static int
329 i40evf_execute_vf_cmd(struct rte_eth_dev *dev, struct vf_cmd_info *args)
330 {
331         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
332         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
333         struct i40evf_arq_msg_info info;
334         enum i40evf_aq_result ret;
335         int err, i = 0;
336
337         if (_atomic_set_cmd(vf, args->ops))
338                 return -1;
339
340         info.msg = args->out_buffer;
341         info.buf_len = args->out_size;
342         info.ops = I40E_VIRTCHNL_OP_UNKNOWN;
343         info.result = I40E_SUCCESS;
344
345         err = i40e_aq_send_msg_to_pf(hw, args->ops, I40E_SUCCESS,
346                      args->in_args, args->in_args_size, NULL);
347         if (err) {
348                 PMD_DRV_LOG(ERR, "fail to send cmd %d", args->ops);
349                 _clear_cmd(vf);
350                 return err;
351         }
352
353         switch (args->ops) {
354         case I40E_VIRTCHNL_OP_RESET_VF:
355                 /*no need to process in this function */
356                 err = 0;
357                 break;
358         case I40E_VIRTCHNL_OP_VERSION:
359         case I40E_VIRTCHNL_OP_GET_VF_RESOURCES:
360                 /* for init adminq commands, need to poll the response */
361                 err = -1;
362                 do {
363                         ret = i40evf_read_pfmsg(dev, &info);
364                         if (ret == I40EVF_MSG_CMD) {
365                                 err = 0;
366                                 break;
367                         } else if (ret == I40EVF_MSG_ERR)
368                                 break;
369                         rte_delay_ms(ASQ_DELAY_MS);
370                         /* If don't read msg or read sys event, continue */
371                 } while (i++ < MAX_TRY_TIMES);
372                 _clear_cmd(vf);
373                 break;
374
375         default:
376                 /* for other adminq in running time, waiting the cmd done flag */
377                 err = -1;
378                 do {
379                         if (vf->pend_cmd == I40E_VIRTCHNL_OP_UNKNOWN) {
380                                 err = 0;
381                                 break;
382                         }
383                         rte_delay_ms(ASQ_DELAY_MS);
384                         /* If don't read msg or read sys event, continue */
385                 } while (i++ < MAX_TRY_TIMES);
386                 break;
387         }
388
389         return err | vf->cmd_retval;
390 }
391
392 /*
393  * Check API version with sync wait until version read or fail from admin queue
394  */
395 static int
396 i40evf_check_api_version(struct rte_eth_dev *dev)
397 {
398         struct i40e_virtchnl_version_info version, *pver;
399         int err;
400         struct vf_cmd_info args;
401         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
402
403         version.major = I40E_VIRTCHNL_VERSION_MAJOR;
404         version.minor = I40E_VIRTCHNL_VERSION_MINOR;
405
406         args.ops = I40E_VIRTCHNL_OP_VERSION;
407         args.in_args = (uint8_t *)&version;
408         args.in_args_size = sizeof(version);
409         args.out_buffer = vf->aq_resp;
410         args.out_size = I40E_AQ_BUF_SZ;
411
412         err = i40evf_execute_vf_cmd(dev, &args);
413         if (err) {
414                 PMD_INIT_LOG(ERR, "fail to execute command OP_VERSION");
415                 return err;
416         }
417
418         pver = (struct i40e_virtchnl_version_info *)args.out_buffer;
419         vf->version_major = pver->major;
420         vf->version_minor = pver->minor;
421         if (vf->version_major == I40E_DPDK_VERSION_MAJOR)
422                 PMD_DRV_LOG(INFO, "Peer is DPDK PF host");
423         else if ((vf->version_major == I40E_VIRTCHNL_VERSION_MAJOR) &&
424                 (vf->version_minor <= I40E_VIRTCHNL_VERSION_MINOR))
425                 PMD_DRV_LOG(INFO, "Peer is Linux PF host");
426         else {
427                 PMD_INIT_LOG(ERR, "PF/VF API version mismatch:(%u.%u)-(%u.%u)",
428                                         vf->version_major, vf->version_minor,
429                                                 I40E_VIRTCHNL_VERSION_MAJOR,
430                                                 I40E_VIRTCHNL_VERSION_MINOR);
431                 return -1;
432         }
433
434         return 0;
435 }
436
437 static int
438 i40evf_get_vf_resource(struct rte_eth_dev *dev)
439 {
440         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
441         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
442         int err;
443         struct vf_cmd_info args;
444         uint32_t caps, len;
445
446         args.ops = I40E_VIRTCHNL_OP_GET_VF_RESOURCES;
447         args.out_buffer = vf->aq_resp;
448         args.out_size = I40E_AQ_BUF_SZ;
449         if (PF_IS_V11(vf)) {
450                 caps = I40E_VIRTCHNL_VF_OFFLOAD_L2 |
451                        I40E_VIRTCHNL_VF_OFFLOAD_RSS_AQ |
452                        I40E_VIRTCHNL_VF_OFFLOAD_RSS_REG |
453                        I40E_VIRTCHNL_VF_OFFLOAD_VLAN |
454                        I40E_VIRTCHNL_VF_OFFLOAD_RX_POLLING;
455                 args.in_args = (uint8_t *)&caps;
456                 args.in_args_size = sizeof(caps);
457         } else {
458                 args.in_args = NULL;
459                 args.in_args_size = 0;
460         }
461         err = i40evf_execute_vf_cmd(dev, &args);
462
463         if (err) {
464                 PMD_DRV_LOG(ERR, "fail to execute command OP_GET_VF_RESOURCE");
465                 return err;
466         }
467
468         len =  sizeof(struct i40e_virtchnl_vf_resource) +
469                 I40E_MAX_VF_VSI * sizeof(struct i40e_virtchnl_vsi_resource);
470
471         (void)rte_memcpy(vf->vf_res, args.out_buffer,
472                         RTE_MIN(args.out_size, len));
473         i40e_vf_parse_hw_config(hw, vf->vf_res);
474
475         return 0;
476 }
477
478 static int
479 i40evf_config_promisc(struct rte_eth_dev *dev,
480                       bool enable_unicast,
481                       bool enable_multicast)
482 {
483         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
484         int err;
485         struct vf_cmd_info args;
486         struct i40e_virtchnl_promisc_info promisc;
487
488         promisc.flags = 0;
489         promisc.vsi_id = vf->vsi_res->vsi_id;
490
491         if (enable_unicast)
492                 promisc.flags |= I40E_FLAG_VF_UNICAST_PROMISC;
493
494         if (enable_multicast)
495                 promisc.flags |= I40E_FLAG_VF_MULTICAST_PROMISC;
496
497         args.ops = I40E_VIRTCHNL_OP_CONFIG_PROMISCUOUS_MODE;
498         args.in_args = (uint8_t *)&promisc;
499         args.in_args_size = sizeof(promisc);
500         args.out_buffer = vf->aq_resp;
501         args.out_size = I40E_AQ_BUF_SZ;
502
503         err = i40evf_execute_vf_cmd(dev, &args);
504
505         if (err)
506                 PMD_DRV_LOG(ERR, "fail to execute command "
507                             "CONFIG_PROMISCUOUS_MODE");
508         return err;
509 }
510
511 /* Configure vlan and double vlan offload. Use flag to specify which part to configure */
512 static int
513 i40evf_config_vlan_offload(struct rte_eth_dev *dev,
514                                 bool enable_vlan_strip)
515 {
516         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
517         int err;
518         struct vf_cmd_info args;
519         struct i40e_virtchnl_vlan_offload_info offload;
520
521         offload.vsi_id = vf->vsi_res->vsi_id;
522         offload.enable_vlan_strip = enable_vlan_strip;
523
524         args.ops = (enum i40e_virtchnl_ops)I40E_VIRTCHNL_OP_CFG_VLAN_OFFLOAD;
525         args.in_args = (uint8_t *)&offload;
526         args.in_args_size = sizeof(offload);
527         args.out_buffer = vf->aq_resp;
528         args.out_size = I40E_AQ_BUF_SZ;
529
530         err = i40evf_execute_vf_cmd(dev, &args);
531         if (err)
532                 PMD_DRV_LOG(ERR, "fail to execute command CFG_VLAN_OFFLOAD");
533
534         return err;
535 }
536
537 static int
538 i40evf_config_vlan_pvid(struct rte_eth_dev *dev,
539                                 struct i40e_vsi_vlan_pvid_info *info)
540 {
541         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
542         int err;
543         struct vf_cmd_info args;
544         struct i40e_virtchnl_pvid_info tpid_info;
545
546         if (info == NULL) {
547                 PMD_DRV_LOG(ERR, "invalid parameters");
548                 return I40E_ERR_PARAM;
549         }
550
551         memset(&tpid_info, 0, sizeof(tpid_info));
552         tpid_info.vsi_id = vf->vsi_res->vsi_id;
553         (void)rte_memcpy(&tpid_info.info, info, sizeof(*info));
554
555         args.ops = (enum i40e_virtchnl_ops)I40E_VIRTCHNL_OP_CFG_VLAN_PVID;
556         args.in_args = (uint8_t *)&tpid_info;
557         args.in_args_size = sizeof(tpid_info);
558         args.out_buffer = vf->aq_resp;
559         args.out_size = I40E_AQ_BUF_SZ;
560
561         err = i40evf_execute_vf_cmd(dev, &args);
562         if (err)
563                 PMD_DRV_LOG(ERR, "fail to execute command CFG_VLAN_PVID");
564
565         return err;
566 }
567
568 static void
569 i40evf_fill_virtchnl_vsi_txq_info(struct i40e_virtchnl_txq_info *txq_info,
570                                   uint16_t vsi_id,
571                                   uint16_t queue_id,
572                                   uint16_t nb_txq,
573                                   struct i40e_tx_queue *txq)
574 {
575         txq_info->vsi_id = vsi_id;
576         txq_info->queue_id = queue_id;
577         if (queue_id < nb_txq) {
578                 txq_info->ring_len = txq->nb_tx_desc;
579                 txq_info->dma_ring_addr = txq->tx_ring_phys_addr;
580         }
581 }
582
583 static void
584 i40evf_fill_virtchnl_vsi_rxq_info(struct i40e_virtchnl_rxq_info *rxq_info,
585                                   uint16_t vsi_id,
586                                   uint16_t queue_id,
587                                   uint16_t nb_rxq,
588                                   uint32_t max_pkt_size,
589                                   struct i40e_rx_queue *rxq)
590 {
591         rxq_info->vsi_id = vsi_id;
592         rxq_info->queue_id = queue_id;
593         rxq_info->max_pkt_size = max_pkt_size;
594         if (queue_id < nb_rxq) {
595                 rxq_info->ring_len = rxq->nb_rx_desc;
596                 rxq_info->dma_ring_addr = rxq->rx_ring_phys_addr;
597                 rxq_info->databuffer_size =
598                         (rte_pktmbuf_data_room_size(rxq->mp) -
599                                 RTE_PKTMBUF_HEADROOM);
600         }
601 }
602
603 /* It configures VSI queues to co-work with Linux PF host */
604 static int
605 i40evf_configure_vsi_queues(struct rte_eth_dev *dev)
606 {
607         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
608         struct i40e_rx_queue **rxq =
609                 (struct i40e_rx_queue **)dev->data->rx_queues;
610         struct i40e_tx_queue **txq =
611                 (struct i40e_tx_queue **)dev->data->tx_queues;
612         struct i40e_virtchnl_vsi_queue_config_info *vc_vqci;
613         struct i40e_virtchnl_queue_pair_info *vc_qpi;
614         struct vf_cmd_info args;
615         uint16_t i, nb_qp = vf->num_queue_pairs;
616         const uint32_t size =
617                 I40E_VIRTCHNL_CONFIG_VSI_QUEUES_SIZE(vc_vqci, nb_qp);
618         uint8_t buff[size];
619         int ret;
620
621         memset(buff, 0, sizeof(buff));
622         vc_vqci = (struct i40e_virtchnl_vsi_queue_config_info *)buff;
623         vc_vqci->vsi_id = vf->vsi_res->vsi_id;
624         vc_vqci->num_queue_pairs = nb_qp;
625
626         for (i = 0, vc_qpi = vc_vqci->qpair; i < nb_qp; i++, vc_qpi++) {
627                 i40evf_fill_virtchnl_vsi_txq_info(&vc_qpi->txq,
628                         vc_vqci->vsi_id, i, dev->data->nb_tx_queues, txq[i]);
629                 i40evf_fill_virtchnl_vsi_rxq_info(&vc_qpi->rxq,
630                         vc_vqci->vsi_id, i, dev->data->nb_rx_queues,
631                                         vf->max_pkt_len, rxq[i]);
632         }
633         memset(&args, 0, sizeof(args));
634         args.ops = I40E_VIRTCHNL_OP_CONFIG_VSI_QUEUES;
635         args.in_args = (uint8_t *)vc_vqci;
636         args.in_args_size = size;
637         args.out_buffer = vf->aq_resp;
638         args.out_size = I40E_AQ_BUF_SZ;
639         ret = i40evf_execute_vf_cmd(dev, &args);
640         if (ret)
641                 PMD_DRV_LOG(ERR, "Failed to execute command of "
642                         "I40E_VIRTCHNL_OP_CONFIG_VSI_QUEUES\n");
643
644         return ret;
645 }
646
647 /* It configures VSI queues to co-work with DPDK PF host */
648 static int
649 i40evf_configure_vsi_queues_ext(struct rte_eth_dev *dev)
650 {
651         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
652         struct i40e_rx_queue **rxq =
653                 (struct i40e_rx_queue **)dev->data->rx_queues;
654         struct i40e_tx_queue **txq =
655                 (struct i40e_tx_queue **)dev->data->tx_queues;
656         struct i40e_virtchnl_vsi_queue_config_ext_info *vc_vqcei;
657         struct i40e_virtchnl_queue_pair_ext_info *vc_qpei;
658         struct vf_cmd_info args;
659         uint16_t i, nb_qp = vf->num_queue_pairs;
660         const uint32_t size =
661                 I40E_VIRTCHNL_CONFIG_VSI_QUEUES_SIZE(vc_vqcei, nb_qp);
662         uint8_t buff[size];
663         int ret;
664
665         memset(buff, 0, sizeof(buff));
666         vc_vqcei = (struct i40e_virtchnl_vsi_queue_config_ext_info *)buff;
667         vc_vqcei->vsi_id = vf->vsi_res->vsi_id;
668         vc_vqcei->num_queue_pairs = nb_qp;
669         vc_qpei = vc_vqcei->qpair;
670         for (i = 0; i < nb_qp; i++, vc_qpei++) {
671                 i40evf_fill_virtchnl_vsi_txq_info(&vc_qpei->txq,
672                         vc_vqcei->vsi_id, i, dev->data->nb_tx_queues, txq[i]);
673                 i40evf_fill_virtchnl_vsi_rxq_info(&vc_qpei->rxq,
674                         vc_vqcei->vsi_id, i, dev->data->nb_rx_queues,
675                                         vf->max_pkt_len, rxq[i]);
676                 if (i < dev->data->nb_rx_queues)
677                         /*
678                          * It adds extra info for configuring VSI queues, which
679                          * is needed to enable the configurable crc stripping
680                          * in VF.
681                          */
682                         vc_qpei->rxq_ext.crcstrip =
683                                 dev->data->dev_conf.rxmode.hw_strip_crc;
684         }
685         memset(&args, 0, sizeof(args));
686         args.ops =
687                 (enum i40e_virtchnl_ops)I40E_VIRTCHNL_OP_CONFIG_VSI_QUEUES_EXT;
688         args.in_args = (uint8_t *)vc_vqcei;
689         args.in_args_size = size;
690         args.out_buffer = vf->aq_resp;
691         args.out_size = I40E_AQ_BUF_SZ;
692         ret = i40evf_execute_vf_cmd(dev, &args);
693         if (ret)
694                 PMD_DRV_LOG(ERR, "Failed to execute command of "
695                         "I40E_VIRTCHNL_OP_CONFIG_VSI_QUEUES_EXT\n");
696
697         return ret;
698 }
699
700 static int
701 i40evf_configure_queues(struct rte_eth_dev *dev)
702 {
703         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
704
705         if (vf->version_major == I40E_DPDK_VERSION_MAJOR)
706                 /* To support DPDK PF host */
707                 return i40evf_configure_vsi_queues_ext(dev);
708         else
709                 /* To support Linux PF host */
710                 return i40evf_configure_vsi_queues(dev);
711 }
712
713 static int
714 i40evf_config_irq_map(struct rte_eth_dev *dev)
715 {
716         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
717         struct vf_cmd_info args;
718         uint8_t cmd_buffer[sizeof(struct i40e_virtchnl_irq_map_info) + \
719                 sizeof(struct i40e_virtchnl_vector_map)];
720         struct i40e_virtchnl_irq_map_info *map_info;
721         struct rte_pci_device *pci_dev = I40E_DEV_TO_PCI(dev);
722         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
723         uint32_t vector_id;
724         int i, err;
725
726         if (rte_intr_allow_others(intr_handle)) {
727                 if (vf->version_major == I40E_DPDK_VERSION_MAJOR)
728                         vector_id = I40EVF_VSI_DEFAULT_MSIX_INTR;
729                 else
730                         vector_id = I40EVF_VSI_DEFAULT_MSIX_INTR_LNX;
731         } else {
732                 vector_id = I40E_MISC_VEC_ID;
733         }
734
735         map_info = (struct i40e_virtchnl_irq_map_info *)cmd_buffer;
736         map_info->num_vectors = 1;
737         map_info->vecmap[0].rxitr_idx = I40E_ITR_INDEX_DEFAULT;
738         map_info->vecmap[0].vsi_id = vf->vsi_res->vsi_id;
739         /* Alway use default dynamic MSIX interrupt */
740         map_info->vecmap[0].vector_id = vector_id;
741         /* Don't map any tx queue */
742         map_info->vecmap[0].txq_map = 0;
743         map_info->vecmap[0].rxq_map = 0;
744         for (i = 0; i < dev->data->nb_rx_queues; i++) {
745                 map_info->vecmap[0].rxq_map |= 1 << i;
746                 if (rte_intr_dp_is_en(intr_handle))
747                         intr_handle->intr_vec[i] = vector_id;
748         }
749
750         args.ops = I40E_VIRTCHNL_OP_CONFIG_IRQ_MAP;
751         args.in_args = (u8 *)cmd_buffer;
752         args.in_args_size = sizeof(cmd_buffer);
753         args.out_buffer = vf->aq_resp;
754         args.out_size = I40E_AQ_BUF_SZ;
755         err = i40evf_execute_vf_cmd(dev, &args);
756         if (err)
757                 PMD_DRV_LOG(ERR, "fail to execute command OP_ENABLE_QUEUES");
758
759         return err;
760 }
761
762 static int
763 i40evf_switch_queue(struct rte_eth_dev *dev, bool isrx, uint16_t qid,
764                                 bool on)
765 {
766         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
767         struct i40e_virtchnl_queue_select queue_select;
768         int err;
769         struct vf_cmd_info args;
770         memset(&queue_select, 0, sizeof(queue_select));
771         queue_select.vsi_id = vf->vsi_res->vsi_id;
772
773         if (isrx)
774                 queue_select.rx_queues |= 1 << qid;
775         else
776                 queue_select.tx_queues |= 1 << qid;
777
778         if (on)
779                 args.ops = I40E_VIRTCHNL_OP_ENABLE_QUEUES;
780         else
781                 args.ops = I40E_VIRTCHNL_OP_DISABLE_QUEUES;
782         args.in_args = (u8 *)&queue_select;
783         args.in_args_size = sizeof(queue_select);
784         args.out_buffer = vf->aq_resp;
785         args.out_size = I40E_AQ_BUF_SZ;
786         err = i40evf_execute_vf_cmd(dev, &args);
787         if (err)
788                 PMD_DRV_LOG(ERR, "fail to switch %s %u %s",
789                             isrx ? "RX" : "TX", qid, on ? "on" : "off");
790
791         return err;
792 }
793
794 static int
795 i40evf_start_queues(struct rte_eth_dev *dev)
796 {
797         struct rte_eth_dev_data *dev_data = dev->data;
798         int i;
799         struct i40e_rx_queue *rxq;
800         struct i40e_tx_queue *txq;
801
802         for (i = 0; i < dev->data->nb_rx_queues; i++) {
803                 rxq = dev_data->rx_queues[i];
804                 if (rxq->rx_deferred_start)
805                         continue;
806                 if (i40evf_dev_rx_queue_start(dev, i) != 0) {
807                         PMD_DRV_LOG(ERR, "Fail to start queue %u", i);
808                         return -1;
809                 }
810         }
811
812         for (i = 0; i < dev->data->nb_tx_queues; i++) {
813                 txq = dev_data->tx_queues[i];
814                 if (txq->tx_deferred_start)
815                         continue;
816                 if (i40evf_dev_tx_queue_start(dev, i) != 0) {
817                         PMD_DRV_LOG(ERR, "Fail to start queue %u", i);
818                         return -1;
819                 }
820         }
821
822         return 0;
823 }
824
825 static int
826 i40evf_stop_queues(struct rte_eth_dev *dev)
827 {
828         int i;
829
830         /* Stop TX queues first */
831         for (i = 0; i < dev->data->nb_tx_queues; i++) {
832                 if (i40evf_dev_tx_queue_stop(dev, i) != 0) {
833                         PMD_DRV_LOG(ERR, "Fail to stop queue %u", i);
834                         return -1;
835                 }
836         }
837
838         /* Then stop RX queues */
839         for (i = 0; i < dev->data->nb_rx_queues; i++) {
840                 if (i40evf_dev_rx_queue_stop(dev, i) != 0) {
841                         PMD_DRV_LOG(ERR, "Fail to stop queue %u", i);
842                         return -1;
843                 }
844         }
845
846         return 0;
847 }
848
849 static void
850 i40evf_add_mac_addr(struct rte_eth_dev *dev,
851                     struct ether_addr *addr,
852                     __rte_unused uint32_t index,
853                     __rte_unused uint32_t pool)
854 {
855         struct i40e_virtchnl_ether_addr_list *list;
856         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
857         uint8_t cmd_buffer[sizeof(struct i40e_virtchnl_ether_addr_list) + \
858                         sizeof(struct i40e_virtchnl_ether_addr)];
859         int err;
860         struct vf_cmd_info args;
861
862         if (i40e_validate_mac_addr(addr->addr_bytes) != I40E_SUCCESS) {
863                 PMD_DRV_LOG(ERR, "Invalid mac:%x:%x:%x:%x:%x:%x",
864                             addr->addr_bytes[0], addr->addr_bytes[1],
865                             addr->addr_bytes[2], addr->addr_bytes[3],
866                             addr->addr_bytes[4], addr->addr_bytes[5]);
867                 return;
868         }
869
870         list = (struct i40e_virtchnl_ether_addr_list *)cmd_buffer;
871         list->vsi_id = vf->vsi_res->vsi_id;
872         list->num_elements = 1;
873         (void)rte_memcpy(list->list[0].addr, addr->addr_bytes,
874                                         sizeof(addr->addr_bytes));
875
876         args.ops = I40E_VIRTCHNL_OP_ADD_ETHER_ADDRESS;
877         args.in_args = cmd_buffer;
878         args.in_args_size = sizeof(cmd_buffer);
879         args.out_buffer = vf->aq_resp;
880         args.out_size = I40E_AQ_BUF_SZ;
881         err = i40evf_execute_vf_cmd(dev, &args);
882         if (err)
883                 PMD_DRV_LOG(ERR, "fail to execute command "
884                             "OP_ADD_ETHER_ADDRESS");
885
886         return;
887 }
888
889 static void
890 i40evf_del_mac_addr(struct rte_eth_dev *dev, uint32_t index)
891 {
892         struct i40e_virtchnl_ether_addr_list *list;
893         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
894         struct rte_eth_dev_data *data = dev->data;
895         struct ether_addr *addr;
896         uint8_t cmd_buffer[sizeof(struct i40e_virtchnl_ether_addr_list) + \
897                         sizeof(struct i40e_virtchnl_ether_addr)];
898         int err;
899         struct vf_cmd_info args;
900
901         addr = &(data->mac_addrs[index]);
902
903         if (i40e_validate_mac_addr(addr->addr_bytes) != I40E_SUCCESS) {
904                 PMD_DRV_LOG(ERR, "Invalid mac:%x-%x-%x-%x-%x-%x",
905                             addr->addr_bytes[0], addr->addr_bytes[1],
906                             addr->addr_bytes[2], addr->addr_bytes[3],
907                             addr->addr_bytes[4], addr->addr_bytes[5]);
908                 return;
909         }
910
911         list = (struct i40e_virtchnl_ether_addr_list *)cmd_buffer;
912         list->vsi_id = vf->vsi_res->vsi_id;
913         list->num_elements = 1;
914         (void)rte_memcpy(list->list[0].addr, addr->addr_bytes,
915                         sizeof(addr->addr_bytes));
916
917         args.ops = I40E_VIRTCHNL_OP_DEL_ETHER_ADDRESS;
918         args.in_args = cmd_buffer;
919         args.in_args_size = sizeof(cmd_buffer);
920         args.out_buffer = vf->aq_resp;
921         args.out_size = I40E_AQ_BUF_SZ;
922         err = i40evf_execute_vf_cmd(dev, &args);
923         if (err)
924                 PMD_DRV_LOG(ERR, "fail to execute command "
925                             "OP_DEL_ETHER_ADDRESS");
926         return;
927 }
928
929 static int
930 i40evf_update_stats(struct rte_eth_dev *dev, struct i40e_eth_stats **pstats)
931 {
932         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
933         struct i40e_virtchnl_queue_select q_stats;
934         int err;
935         struct vf_cmd_info args;
936
937         memset(&q_stats, 0, sizeof(q_stats));
938         q_stats.vsi_id = vf->vsi_res->vsi_id;
939         args.ops = I40E_VIRTCHNL_OP_GET_STATS;
940         args.in_args = (u8 *)&q_stats;
941         args.in_args_size = sizeof(q_stats);
942         args.out_buffer = vf->aq_resp;
943         args.out_size = I40E_AQ_BUF_SZ;
944
945         err = i40evf_execute_vf_cmd(dev, &args);
946         if (err) {
947                 PMD_DRV_LOG(ERR, "fail to execute command OP_GET_STATS");
948                 *pstats = NULL;
949                 return err;
950         }
951         *pstats = (struct i40e_eth_stats *)args.out_buffer;
952         return 0;
953 }
954
955 static int
956 i40evf_get_statistics(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
957 {
958         int ret;
959         struct i40e_eth_stats *pstats = NULL;
960
961         ret = i40evf_update_stats(dev, &pstats);
962         if (ret != 0)
963                 return 0;
964
965         stats->ipackets = pstats->rx_unicast + pstats->rx_multicast +
966                                                 pstats->rx_broadcast;
967         stats->opackets = pstats->tx_broadcast + pstats->tx_multicast +
968                                                 pstats->tx_unicast;
969         stats->ierrors = pstats->rx_discards;
970         stats->oerrors = pstats->tx_errors + pstats->tx_discards;
971         stats->ibytes = pstats->rx_bytes;
972         stats->obytes = pstats->tx_bytes;
973
974         return 0;
975 }
976
977 static void
978 i40evf_dev_xstats_reset(struct rte_eth_dev *dev)
979 {
980         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
981         struct i40e_eth_stats *pstats = NULL;
982
983         /* read stat values to clear hardware registers */
984         i40evf_update_stats(dev, &pstats);
985
986         /* set stats offset base on current values */
987         vf->vsi.eth_stats_offset = vf->vsi.eth_stats;
988 }
989
990 static int i40evf_dev_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
991                                       struct rte_eth_xstat_name *xstats_names,
992                                       __rte_unused unsigned limit)
993 {
994         unsigned i;
995
996         if (xstats_names != NULL)
997                 for (i = 0; i < I40EVF_NB_XSTATS; i++) {
998                         snprintf(xstats_names[i].name,
999                                 sizeof(xstats_names[i].name),
1000                                 "%s", rte_i40evf_stats_strings[i].name);
1001                 }
1002         return I40EVF_NB_XSTATS;
1003 }
1004
1005 static int i40evf_dev_xstats_get(struct rte_eth_dev *dev,
1006                                  struct rte_eth_xstat *xstats, unsigned n)
1007 {
1008         int ret;
1009         unsigned i;
1010         struct i40e_eth_stats *pstats = NULL;
1011
1012         if (n < I40EVF_NB_XSTATS)
1013                 return I40EVF_NB_XSTATS;
1014
1015         ret = i40evf_update_stats(dev, &pstats);
1016         if (ret != 0)
1017                 return 0;
1018
1019         if (!xstats)
1020                 return 0;
1021
1022         /* loop over xstats array and values from pstats */
1023         for (i = 0; i < I40EVF_NB_XSTATS; i++) {
1024                 xstats[i].id = i;
1025                 xstats[i].value = *(uint64_t *)(((char *)pstats) +
1026                         rte_i40evf_stats_strings[i].offset);
1027         }
1028
1029         return I40EVF_NB_XSTATS;
1030 }
1031
1032 static int
1033 i40evf_add_vlan(struct rte_eth_dev *dev, uint16_t vlanid)
1034 {
1035         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1036         struct i40e_virtchnl_vlan_filter_list *vlan_list;
1037         uint8_t cmd_buffer[sizeof(struct i40e_virtchnl_vlan_filter_list) +
1038                                                         sizeof(uint16_t)];
1039         int err;
1040         struct vf_cmd_info args;
1041
1042         vlan_list = (struct i40e_virtchnl_vlan_filter_list *)cmd_buffer;
1043         vlan_list->vsi_id = vf->vsi_res->vsi_id;
1044         vlan_list->num_elements = 1;
1045         vlan_list->vlan_id[0] = vlanid;
1046
1047         args.ops = I40E_VIRTCHNL_OP_ADD_VLAN;
1048         args.in_args = (u8 *)&cmd_buffer;
1049         args.in_args_size = sizeof(cmd_buffer);
1050         args.out_buffer = vf->aq_resp;
1051         args.out_size = I40E_AQ_BUF_SZ;
1052         err = i40evf_execute_vf_cmd(dev, &args);
1053         if (err)
1054                 PMD_DRV_LOG(ERR, "fail to execute command OP_ADD_VLAN");
1055
1056         return err;
1057 }
1058
1059 static int
1060 i40evf_del_vlan(struct rte_eth_dev *dev, uint16_t vlanid)
1061 {
1062         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1063         struct i40e_virtchnl_vlan_filter_list *vlan_list;
1064         uint8_t cmd_buffer[sizeof(struct i40e_virtchnl_vlan_filter_list) +
1065                                                         sizeof(uint16_t)];
1066         int err;
1067         struct vf_cmd_info args;
1068
1069         vlan_list = (struct i40e_virtchnl_vlan_filter_list *)cmd_buffer;
1070         vlan_list->vsi_id = vf->vsi_res->vsi_id;
1071         vlan_list->num_elements = 1;
1072         vlan_list->vlan_id[0] = vlanid;
1073
1074         args.ops = I40E_VIRTCHNL_OP_DEL_VLAN;
1075         args.in_args = (u8 *)&cmd_buffer;
1076         args.in_args_size = sizeof(cmd_buffer);
1077         args.out_buffer = vf->aq_resp;
1078         args.out_size = I40E_AQ_BUF_SZ;
1079         err = i40evf_execute_vf_cmd(dev, &args);
1080         if (err)
1081                 PMD_DRV_LOG(ERR, "fail to execute command OP_DEL_VLAN");
1082
1083         return err;
1084 }
1085
1086 static const struct rte_pci_id pci_id_i40evf_map[] = {
1087         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_VF) },
1088         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_VF_HV) },
1089         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_X722_A0_VF) },
1090         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_X722_VF) },
1091         { RTE_PCI_DEVICE(I40E_INTEL_VENDOR_ID, I40E_DEV_ID_X722_VF_HV) },
1092         { .vendor_id = 0, /* sentinel */ },
1093 };
1094
1095 static inline int
1096 i40evf_dev_atomic_write_link_status(struct rte_eth_dev *dev,
1097                                     struct rte_eth_link *link)
1098 {
1099         struct rte_eth_link *dst = &(dev->data->dev_link);
1100         struct rte_eth_link *src = link;
1101
1102         if (rte_atomic64_cmpset((uint64_t *)dst, *(uint64_t *)dst,
1103                                         *(uint64_t *)src) == 0)
1104                 return -1;
1105
1106         return 0;
1107 }
1108
1109 /* Disable IRQ0 */
1110 static inline void
1111 i40evf_disable_irq0(struct i40e_hw *hw)
1112 {
1113         /* Disable all interrupt types */
1114         I40E_WRITE_REG(hw, I40E_VFINT_ICR0_ENA1, 0);
1115         I40E_WRITE_REG(hw, I40E_VFINT_DYN_CTL01,
1116                        I40E_VFINT_DYN_CTL01_ITR_INDX_MASK);
1117         I40EVF_WRITE_FLUSH(hw);
1118 }
1119
1120 /* Enable IRQ0 */
1121 static inline void
1122 i40evf_enable_irq0(struct i40e_hw *hw)
1123 {
1124         /* Enable admin queue interrupt trigger */
1125         uint32_t val;
1126
1127         i40evf_disable_irq0(hw);
1128         val = I40E_READ_REG(hw, I40E_VFINT_ICR0_ENA1);
1129         val |= I40E_VFINT_ICR0_ENA1_ADMINQ_MASK |
1130                 I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_MASK;
1131         I40E_WRITE_REG(hw, I40E_VFINT_ICR0_ENA1, val);
1132
1133         I40E_WRITE_REG(hw, I40E_VFINT_DYN_CTL01,
1134                 I40E_VFINT_DYN_CTL01_INTENA_MASK |
1135                 I40E_VFINT_DYN_CTL01_CLEARPBA_MASK |
1136                 I40E_VFINT_DYN_CTL01_ITR_INDX_MASK);
1137
1138         I40EVF_WRITE_FLUSH(hw);
1139 }
1140
1141 static int
1142 i40evf_reset_vf(struct i40e_hw *hw)
1143 {
1144         int i, reset;
1145
1146         if (i40e_vf_reset(hw) != I40E_SUCCESS) {
1147                 PMD_INIT_LOG(ERR, "Reset VF NIC failed");
1148                 return -1;
1149         }
1150         /**
1151           * After issuing vf reset command to pf, pf won't necessarily
1152           * reset vf, it depends on what state it exactly is. If it's not
1153           * initialized yet, it won't have vf reset since it's in a certain
1154           * state. If not, it will try to reset. Even vf is reset, pf will
1155           * set I40E_VFGEN_RSTAT to COMPLETE first, then wait 10ms and set
1156           * it to ACTIVE. In this duration, vf may not catch the moment that
1157           * COMPLETE is set. So, for vf, we'll try to wait a long time.
1158           */
1159         rte_delay_ms(200);
1160
1161         for (i = 0; i < MAX_RESET_WAIT_CNT; i++) {
1162                 reset = rd32(hw, I40E_VFGEN_RSTAT) &
1163                         I40E_VFGEN_RSTAT_VFR_STATE_MASK;
1164                 reset = reset >> I40E_VFGEN_RSTAT_VFR_STATE_SHIFT;
1165                 if (I40E_VFR_COMPLETED == reset || I40E_VFR_VFACTIVE == reset)
1166                         break;
1167                 else
1168                         rte_delay_ms(50);
1169         }
1170
1171         if (i >= MAX_RESET_WAIT_CNT) {
1172                 PMD_INIT_LOG(ERR, "Reset VF NIC failed");
1173                 return -1;
1174         }
1175
1176         return 0;
1177 }
1178
1179 static int
1180 i40evf_init_vf(struct rte_eth_dev *dev)
1181 {
1182         int i, err, bufsz;
1183         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1184         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1185         struct ether_addr *p_mac_addr;
1186         uint16_t interval =
1187                 i40e_calc_itr_interval(I40E_QUEUE_ITR_INTERVAL_MAX);
1188
1189         vf->adapter = I40E_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
1190         vf->dev_data = dev->data;
1191         err = i40e_set_mac_type(hw);
1192         if (err) {
1193                 PMD_INIT_LOG(ERR, "set_mac_type failed: %d", err);
1194                 goto err;
1195         }
1196
1197         i40e_init_adminq_parameter(hw);
1198         err = i40e_init_adminq(hw);
1199         if (err) {
1200                 PMD_INIT_LOG(ERR, "init_adminq failed: %d", err);
1201                 goto err;
1202         }
1203
1204         /* Reset VF and wait until it's complete */
1205         if (i40evf_reset_vf(hw)) {
1206                 PMD_INIT_LOG(ERR, "reset NIC failed");
1207                 goto err_aq;
1208         }
1209
1210         /* VF reset, shutdown admin queue and initialize again */
1211         if (i40e_shutdown_adminq(hw) != I40E_SUCCESS) {
1212                 PMD_INIT_LOG(ERR, "i40e_shutdown_adminq failed");
1213                 return -1;
1214         }
1215
1216         i40e_init_adminq_parameter(hw);
1217         if (i40e_init_adminq(hw) != I40E_SUCCESS) {
1218                 PMD_INIT_LOG(ERR, "init_adminq failed");
1219                 return -1;
1220         }
1221         vf->aq_resp = rte_zmalloc("vf_aq_resp", I40E_AQ_BUF_SZ, 0);
1222         if (!vf->aq_resp) {
1223                 PMD_INIT_LOG(ERR, "unable to allocate vf_aq_resp memory");
1224                         goto err_aq;
1225         }
1226         if (i40evf_check_api_version(dev) != 0) {
1227                 PMD_INIT_LOG(ERR, "check_api version failed");
1228                 goto err_aq;
1229         }
1230         bufsz = sizeof(struct i40e_virtchnl_vf_resource) +
1231                 (I40E_MAX_VF_VSI * sizeof(struct i40e_virtchnl_vsi_resource));
1232         vf->vf_res = rte_zmalloc("vf_res", bufsz, 0);
1233         if (!vf->vf_res) {
1234                 PMD_INIT_LOG(ERR, "unable to allocate vf_res memory");
1235                         goto err_aq;
1236         }
1237
1238         if (i40evf_get_vf_resource(dev) != 0) {
1239                 PMD_INIT_LOG(ERR, "i40evf_get_vf_config failed");
1240                 goto err_alloc;
1241         }
1242
1243         /* got VF config message back from PF, now we can parse it */
1244         for (i = 0; i < vf->vf_res->num_vsis; i++) {
1245                 if (vf->vf_res->vsi_res[i].vsi_type == I40E_VSI_SRIOV)
1246                         vf->vsi_res = &vf->vf_res->vsi_res[i];
1247         }
1248
1249         if (!vf->vsi_res) {
1250                 PMD_INIT_LOG(ERR, "no LAN VSI found");
1251                 goto err_alloc;
1252         }
1253
1254         if (hw->mac.type == I40E_MAC_X722_VF)
1255                 vf->flags = I40E_FLAG_RSS_AQ_CAPABLE;
1256         vf->vsi.vsi_id = vf->vsi_res->vsi_id;
1257         vf->vsi.type = vf->vsi_res->vsi_type;
1258         vf->vsi.nb_qps = vf->vsi_res->num_queue_pairs;
1259         vf->vsi.adapter = I40E_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
1260
1261         /* Store the MAC address configured by host, or generate random one */
1262         p_mac_addr = (struct ether_addr *)(vf->vsi_res->default_mac_addr);
1263         if (is_valid_assigned_ether_addr(p_mac_addr)) /* Configured by host */
1264                 ether_addr_copy(p_mac_addr, (struct ether_addr *)hw->mac.addr);
1265         else
1266                 eth_random_addr(hw->mac.addr); /* Generate a random one */
1267
1268         /* If the PF host is not DPDK, set the interval of ITR0 to max*/
1269         if (vf->version_major != I40E_DPDK_VERSION_MAJOR) {
1270                 I40E_WRITE_REG(hw, I40E_VFINT_DYN_CTL01,
1271                                (I40E_ITR_INDEX_DEFAULT <<
1272                                 I40E_VFINT_DYN_CTL0_ITR_INDX_SHIFT) |
1273                                (interval <<
1274                                 I40E_VFINT_DYN_CTL0_INTERVAL_SHIFT));
1275                 I40EVF_WRITE_FLUSH(hw);
1276         }
1277
1278         return 0;
1279
1280 err_alloc:
1281         rte_free(vf->vf_res);
1282 err_aq:
1283         i40e_shutdown_adminq(hw); /* ignore error */
1284 err:
1285         return -1;
1286 }
1287
1288 static int
1289 i40evf_uninit_vf(struct rte_eth_dev *dev)
1290 {
1291         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1292         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1293
1294         PMD_INIT_FUNC_TRACE();
1295
1296         if (hw->adapter_stopped == 0)
1297                 i40evf_dev_close(dev);
1298         rte_free(vf->vf_res);
1299         vf->vf_res = NULL;
1300         rte_free(vf->aq_resp);
1301         vf->aq_resp = NULL;
1302
1303         return 0;
1304 }
1305
1306 static void
1307 i40evf_handle_pf_event(__rte_unused struct rte_eth_dev *dev,
1308                            uint8_t *msg,
1309                            __rte_unused uint16_t msglen)
1310 {
1311         struct i40e_virtchnl_pf_event *pf_msg =
1312                         (struct i40e_virtchnl_pf_event *)msg;
1313         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1314
1315         switch (pf_msg->event) {
1316         case I40E_VIRTCHNL_EVENT_RESET_IMPENDING:
1317                 PMD_DRV_LOG(DEBUG, "VIRTCHNL_EVENT_RESET_IMPENDING event\n");
1318                 _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_RESET, NULL);
1319                 break;
1320         case I40E_VIRTCHNL_EVENT_LINK_CHANGE:
1321                 PMD_DRV_LOG(DEBUG, "VIRTCHNL_EVENT_LINK_CHANGE event\n");
1322                 vf->link_up = pf_msg->event_data.link_event.link_status;
1323                 vf->link_speed = pf_msg->event_data.link_event.link_speed;
1324                 break;
1325         case I40E_VIRTCHNL_EVENT_PF_DRIVER_CLOSE:
1326                 PMD_DRV_LOG(DEBUG, "VIRTCHNL_EVENT_PF_DRIVER_CLOSE event\n");
1327                 break;
1328         default:
1329                 PMD_DRV_LOG(ERR, " unknown event received %u", pf_msg->event);
1330                 break;
1331         }
1332 }
1333
1334 static void
1335 i40evf_handle_aq_msg(struct rte_eth_dev *dev)
1336 {
1337         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1338         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1339         struct i40e_arq_event_info info;
1340         uint16_t pending, aq_opc;
1341         enum i40e_virtchnl_ops msg_opc;
1342         enum i40e_status_code msg_ret;
1343         int ret;
1344
1345         info.buf_len = I40E_AQ_BUF_SZ;
1346         if (!vf->aq_resp) {
1347                 PMD_DRV_LOG(ERR, "Buffer for adminq resp should not be NULL");
1348                 return;
1349         }
1350         info.msg_buf = vf->aq_resp;
1351
1352         pending = 1;
1353         while (pending) {
1354                 ret = i40e_clean_arq_element(hw, &info, &pending);
1355
1356                 if (ret != I40E_SUCCESS) {
1357                         PMD_DRV_LOG(INFO, "Failed to read msg from AdminQ,"
1358                                     "ret: %d", ret);
1359                         break;
1360                 }
1361                 aq_opc = rte_le_to_cpu_16(info.desc.opcode);
1362                 /* For the message sent from pf to vf, opcode is stored in
1363                  * cookie_high of struct i40e_aq_desc, while return error code
1364                  * are stored in cookie_low, Which is done by
1365                  * i40e_aq_send_msg_to_vf in PF driver.*/
1366                 msg_opc = (enum i40e_virtchnl_ops)rte_le_to_cpu_32(
1367                                                   info.desc.cookie_high);
1368                 msg_ret = (enum i40e_status_code)rte_le_to_cpu_32(
1369                                                   info.desc.cookie_low);
1370                 switch (aq_opc) {
1371                 case i40e_aqc_opc_send_msg_to_vf:
1372                         if (msg_opc == I40E_VIRTCHNL_OP_EVENT)
1373                                 /* process event*/
1374                                 i40evf_handle_pf_event(dev, info.msg_buf,
1375                                                        info.msg_len);
1376                         else {
1377                                 /* read message and it's expected one */
1378                                 if (msg_opc == vf->pend_cmd) {
1379                                         vf->cmd_retval = msg_ret;
1380                                         /* prevent compiler reordering */
1381                                         rte_compiler_barrier();
1382                                         _clear_cmd(vf);
1383                                 } else
1384                                         PMD_DRV_LOG(ERR, "command mismatch,"
1385                                                 "expect %u, get %u",
1386                                                 vf->pend_cmd, msg_opc);
1387                                 PMD_DRV_LOG(DEBUG, "adminq response is received,"
1388                                              " opcode = %d\n", msg_opc);
1389                         }
1390                         break;
1391                 default:
1392                         PMD_DRV_LOG(ERR, "Request %u is not supported yet",
1393                                     aq_opc);
1394                         break;
1395                 }
1396         }
1397 }
1398
1399 /**
1400  * Interrupt handler triggered by NIC  for handling
1401  * specific interrupt. Only adminq interrupt is processed in VF.
1402  *
1403  * @param handle
1404  *  Pointer to interrupt handle.
1405  * @param param
1406  *  The address of parameter (struct rte_eth_dev *) regsitered before.
1407  *
1408  * @return
1409  *  void
1410  */
1411 static void
1412 i40evf_dev_interrupt_handler(struct rte_intr_handle *intr_handle,
1413                              void *param)
1414 {
1415         struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
1416         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1417         uint32_t icr0;
1418
1419         i40evf_disable_irq0(hw);
1420
1421         /* read out interrupt causes */
1422         icr0 = I40E_READ_REG(hw, I40E_VFINT_ICR01);
1423
1424         /* No interrupt event indicated */
1425         if (!(icr0 & I40E_VFINT_ICR01_INTEVENT_MASK)) {
1426                 PMD_DRV_LOG(DEBUG, "No interrupt event, nothing to do\n");
1427                 goto done;
1428         }
1429
1430         if (icr0 & I40E_VFINT_ICR01_ADMINQ_MASK) {
1431                 PMD_DRV_LOG(DEBUG, "ICR01_ADMINQ is reported\n");
1432                 i40evf_handle_aq_msg(dev);
1433         }
1434
1435         /* Link Status Change interrupt */
1436         if (icr0 & I40E_VFINT_ICR01_LINK_STAT_CHANGE_MASK)
1437                 PMD_DRV_LOG(DEBUG, "LINK_STAT_CHANGE is reported,"
1438                                    " do nothing\n");
1439
1440 done:
1441         i40evf_enable_irq0(hw);
1442         rte_intr_enable(intr_handle);
1443 }
1444
1445 static int
1446 i40evf_dev_init(struct rte_eth_dev *eth_dev)
1447 {
1448         struct i40e_hw *hw
1449                 = I40E_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
1450         struct rte_pci_device *pci_dev = I40E_DEV_TO_PCI(eth_dev);
1451
1452         PMD_INIT_FUNC_TRACE();
1453
1454         /* assign ops func pointer */
1455         eth_dev->dev_ops = &i40evf_eth_dev_ops;
1456         eth_dev->rx_pkt_burst = &i40e_recv_pkts;
1457         eth_dev->tx_pkt_burst = &i40e_xmit_pkts;
1458
1459         /*
1460          * For secondary processes, we don't initialise any further as primary
1461          * has already done this work.
1462          */
1463         if (rte_eal_process_type() != RTE_PROC_PRIMARY){
1464                 i40e_set_rx_function(eth_dev);
1465                 i40e_set_tx_function(eth_dev);
1466                 return 0;
1467         }
1468
1469         rte_eth_copy_pci_info(eth_dev, pci_dev);
1470         eth_dev->data->dev_flags = RTE_ETH_DEV_DETACHABLE;
1471
1472         hw->vendor_id = pci_dev->id.vendor_id;
1473         hw->device_id = pci_dev->id.device_id;
1474         hw->subsystem_vendor_id = pci_dev->id.subsystem_vendor_id;
1475         hw->subsystem_device_id = pci_dev->id.subsystem_device_id;
1476         hw->bus.device = pci_dev->addr.devid;
1477         hw->bus.func = pci_dev->addr.function;
1478         hw->hw_addr = (void *)pci_dev->mem_resource[0].addr;
1479         hw->adapter_stopped = 0;
1480
1481         if(i40evf_init_vf(eth_dev) != 0) {
1482                 PMD_INIT_LOG(ERR, "Init vf failed");
1483                 return -1;
1484         }
1485
1486         /* register callback func to eal lib */
1487         rte_intr_callback_register(&pci_dev->intr_handle,
1488                 i40evf_dev_interrupt_handler, (void *)eth_dev);
1489
1490         /* enable uio intr after callback register */
1491         rte_intr_enable(&pci_dev->intr_handle);
1492
1493         /* configure and enable device interrupt */
1494         i40evf_enable_irq0(hw);
1495
1496         /* copy mac addr */
1497         eth_dev->data->mac_addrs = rte_zmalloc("i40evf_mac",
1498                                         ETHER_ADDR_LEN * I40E_NUM_MACADDR_MAX,
1499                                         0);
1500         if (eth_dev->data->mac_addrs == NULL) {
1501                 PMD_INIT_LOG(ERR, "Failed to allocate %d bytes needed to"
1502                                 " store MAC addresses",
1503                                 ETHER_ADDR_LEN * I40E_NUM_MACADDR_MAX);
1504                 return -ENOMEM;
1505         }
1506         ether_addr_copy((struct ether_addr *)hw->mac.addr,
1507                         &eth_dev->data->mac_addrs[0]);
1508
1509         return 0;
1510 }
1511
1512 static int
1513 i40evf_dev_uninit(struct rte_eth_dev *eth_dev)
1514 {
1515         PMD_INIT_FUNC_TRACE();
1516
1517         if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1518                 return -EPERM;
1519
1520         eth_dev->dev_ops = NULL;
1521         eth_dev->rx_pkt_burst = NULL;
1522         eth_dev->tx_pkt_burst = NULL;
1523
1524         if (i40evf_uninit_vf(eth_dev) != 0) {
1525                 PMD_INIT_LOG(ERR, "i40evf_uninit_vf failed");
1526                 return -1;
1527         }
1528
1529         rte_free(eth_dev->data->mac_addrs);
1530         eth_dev->data->mac_addrs = NULL;
1531
1532         return 0;
1533 }
1534 /*
1535  * virtual function driver struct
1536  */
1537 static struct eth_driver rte_i40evf_pmd = {
1538         .pci_drv = {
1539                 .id_table = pci_id_i40evf_map,
1540                 .drv_flags = RTE_PCI_DRV_NEED_MAPPING,
1541                 .probe = rte_eth_dev_pci_probe,
1542                 .remove = rte_eth_dev_pci_remove,
1543         },
1544         .eth_dev_init = i40evf_dev_init,
1545         .eth_dev_uninit = i40evf_dev_uninit,
1546         .dev_private_size = sizeof(struct i40e_adapter),
1547 };
1548
1549 RTE_PMD_REGISTER_PCI(net_i40e_vf, rte_i40evf_pmd.pci_drv);
1550 RTE_PMD_REGISTER_PCI_TABLE(net_i40e_vf, pci_id_i40evf_map);
1551 RTE_PMD_REGISTER_KMOD_DEP(net_i40e_vf, "* igb_uio | vfio");
1552
1553 static int
1554 i40evf_dev_configure(struct rte_eth_dev *dev)
1555 {
1556         struct i40e_adapter *ad =
1557                 I40E_DEV_PRIVATE_TO_ADAPTER(dev->data->dev_private);
1558         struct rte_eth_conf *conf = &dev->data->dev_conf;
1559         struct i40e_vf *vf;
1560
1561         /* Initialize to TRUE. If any of Rx queues doesn't meet the bulk
1562          * allocation or vector Rx preconditions we will reset it.
1563          */
1564         ad->rx_bulk_alloc_allowed = true;
1565         ad->rx_vec_allowed = true;
1566         ad->tx_simple_allowed = true;
1567         ad->tx_vec_allowed = true;
1568
1569         /* For non-DPDK PF drivers, VF has no ability to disable HW
1570          * CRC strip, and is implicitly enabled by the PF.
1571          */
1572         if (!conf->rxmode.hw_strip_crc) {
1573                 vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1574                 if ((vf->version_major == I40E_VIRTCHNL_VERSION_MAJOR) &&
1575                     (vf->version_minor <= I40E_VIRTCHNL_VERSION_MINOR)) {
1576                         /* Peer is running non-DPDK PF driver. */
1577                         PMD_INIT_LOG(ERR, "VF can't disable HW CRC Strip");
1578                         return -EINVAL;
1579                 }
1580         }
1581
1582         return i40evf_init_vlan(dev);
1583 }
1584
1585 static int
1586 i40evf_init_vlan(struct rte_eth_dev *dev)
1587 {
1588         struct rte_eth_dev_data *data = dev->data;
1589         int ret;
1590
1591         /* Apply vlan offload setting */
1592         i40evf_vlan_offload_set(dev, ETH_VLAN_STRIP_MASK);
1593
1594         /* Apply pvid setting */
1595         ret = i40evf_vlan_pvid_set(dev, data->dev_conf.txmode.pvid,
1596                                 data->dev_conf.txmode.hw_vlan_insert_pvid);
1597         return ret;
1598 }
1599
1600 static void
1601 i40evf_vlan_offload_set(struct rte_eth_dev *dev, int mask)
1602 {
1603         bool enable_vlan_strip = 0;
1604         struct rte_eth_conf *dev_conf = &dev->data->dev_conf;
1605         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1606
1607         /* Linux pf host doesn't support vlan offload yet */
1608         if (vf->version_major == I40E_DPDK_VERSION_MAJOR) {
1609                 /* Vlan stripping setting */
1610                 if (mask & ETH_VLAN_STRIP_MASK) {
1611                         /* Enable or disable VLAN stripping */
1612                         if (dev_conf->rxmode.hw_vlan_strip)
1613                                 enable_vlan_strip = 1;
1614                         else
1615                                 enable_vlan_strip = 0;
1616
1617                         i40evf_config_vlan_offload(dev, enable_vlan_strip);
1618                 }
1619         }
1620 }
1621
1622 static int
1623 i40evf_vlan_pvid_set(struct rte_eth_dev *dev, uint16_t pvid, int on)
1624 {
1625         struct rte_eth_conf *dev_conf = &dev->data->dev_conf;
1626         struct i40e_vsi_vlan_pvid_info info;
1627         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1628
1629         memset(&info, 0, sizeof(info));
1630         info.on = on;
1631
1632         /* Linux pf host don't support vlan offload yet */
1633         if (vf->version_major == I40E_DPDK_VERSION_MAJOR) {
1634                 if (info.on)
1635                         info.config.pvid = pvid;
1636                 else {
1637                         info.config.reject.tagged =
1638                                 dev_conf->txmode.hw_vlan_reject_tagged;
1639                         info.config.reject.untagged =
1640                                 dev_conf->txmode.hw_vlan_reject_untagged;
1641                 }
1642                 return i40evf_config_vlan_pvid(dev, &info);
1643         }
1644
1645         return 0;
1646 }
1647
1648 static int
1649 i40evf_dev_rx_queue_start(struct rte_eth_dev *dev, uint16_t rx_queue_id)
1650 {
1651         struct i40e_rx_queue *rxq;
1652         int err = 0;
1653         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1654
1655         PMD_INIT_FUNC_TRACE();
1656
1657         if (rx_queue_id < dev->data->nb_rx_queues) {
1658                 rxq = dev->data->rx_queues[rx_queue_id];
1659
1660                 err = i40e_alloc_rx_queue_mbufs(rxq);
1661                 if (err) {
1662                         PMD_DRV_LOG(ERR, "Failed to allocate RX queue mbuf");
1663                         return err;
1664                 }
1665
1666                 rte_wmb();
1667
1668                 /* Init the RX tail register. */
1669                 I40E_PCI_REG_WRITE(rxq->qrx_tail, rxq->nb_rx_desc - 1);
1670                 I40EVF_WRITE_FLUSH(hw);
1671
1672                 /* Ready to switch the queue on */
1673                 err = i40evf_switch_queue(dev, TRUE, rx_queue_id, TRUE);
1674
1675                 if (err)
1676                         PMD_DRV_LOG(ERR, "Failed to switch RX queue %u on",
1677                                     rx_queue_id);
1678                 else
1679                         dev->data->rx_queue_state[rx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED;
1680         }
1681
1682         return err;
1683 }
1684
1685 static int
1686 i40evf_dev_rx_queue_stop(struct rte_eth_dev *dev, uint16_t rx_queue_id)
1687 {
1688         struct i40e_rx_queue *rxq;
1689         int err;
1690
1691         if (rx_queue_id < dev->data->nb_rx_queues) {
1692                 rxq = dev->data->rx_queues[rx_queue_id];
1693
1694                 err = i40evf_switch_queue(dev, TRUE, rx_queue_id, FALSE);
1695
1696                 if (err) {
1697                         PMD_DRV_LOG(ERR, "Failed to switch RX queue %u off",
1698                                     rx_queue_id);
1699                         return err;
1700                 }
1701
1702                 i40e_rx_queue_release_mbufs(rxq);
1703                 i40e_reset_rx_queue(rxq);
1704                 dev->data->rx_queue_state[rx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED;
1705         }
1706
1707         return 0;
1708 }
1709
1710 static int
1711 i40evf_dev_tx_queue_start(struct rte_eth_dev *dev, uint16_t tx_queue_id)
1712 {
1713         int err = 0;
1714
1715         PMD_INIT_FUNC_TRACE();
1716
1717         if (tx_queue_id < dev->data->nb_tx_queues) {
1718
1719                 /* Ready to switch the queue on */
1720                 err = i40evf_switch_queue(dev, FALSE, tx_queue_id, TRUE);
1721
1722                 if (err)
1723                         PMD_DRV_LOG(ERR, "Failed to switch TX queue %u on",
1724                                     tx_queue_id);
1725                 else
1726                         dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED;
1727         }
1728
1729         return err;
1730 }
1731
1732 static int
1733 i40evf_dev_tx_queue_stop(struct rte_eth_dev *dev, uint16_t tx_queue_id)
1734 {
1735         struct i40e_tx_queue *txq;
1736         int err;
1737
1738         if (tx_queue_id < dev->data->nb_tx_queues) {
1739                 txq = dev->data->tx_queues[tx_queue_id];
1740
1741                 err = i40evf_switch_queue(dev, FALSE, tx_queue_id, FALSE);
1742
1743                 if (err) {
1744                         PMD_DRV_LOG(ERR, "Failed to switch TX queue %u off",
1745                                     tx_queue_id);
1746                         return err;
1747                 }
1748
1749                 i40e_tx_queue_release_mbufs(txq);
1750                 i40e_reset_tx_queue(txq);
1751                 dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED;
1752         }
1753
1754         return 0;
1755 }
1756
1757 static int
1758 i40evf_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
1759 {
1760         int ret;
1761
1762         if (on)
1763                 ret = i40evf_add_vlan(dev, vlan_id);
1764         else
1765                 ret = i40evf_del_vlan(dev,vlan_id);
1766
1767         return ret;
1768 }
1769
1770 static int
1771 i40evf_rxq_init(struct rte_eth_dev *dev, struct i40e_rx_queue *rxq)
1772 {
1773         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1774         struct rte_eth_dev_data *dev_data = dev->data;
1775         struct rte_pktmbuf_pool_private *mbp_priv;
1776         uint16_t buf_size, len;
1777
1778         rxq->qrx_tail = hw->hw_addr + I40E_QRX_TAIL1(rxq->queue_id);
1779         I40E_PCI_REG_WRITE(rxq->qrx_tail, rxq->nb_rx_desc - 1);
1780         I40EVF_WRITE_FLUSH(hw);
1781
1782         /* Calculate the maximum packet length allowed */
1783         mbp_priv = rte_mempool_get_priv(rxq->mp);
1784         buf_size = (uint16_t)(mbp_priv->mbuf_data_room_size -
1785                                         RTE_PKTMBUF_HEADROOM);
1786         rxq->hs_mode = i40e_header_split_none;
1787         rxq->rx_hdr_len = 0;
1788         rxq->rx_buf_len = RTE_ALIGN(buf_size, (1 << I40E_RXQ_CTX_DBUFF_SHIFT));
1789         len = rxq->rx_buf_len * I40E_MAX_CHAINED_RX_BUFFERS;
1790         rxq->max_pkt_len = RTE_MIN(len,
1791                 dev_data->dev_conf.rxmode.max_rx_pkt_len);
1792
1793         /**
1794          * Check if the jumbo frame and maximum packet length are set correctly
1795          */
1796         if (dev_data->dev_conf.rxmode.jumbo_frame == 1) {
1797                 if (rxq->max_pkt_len <= ETHER_MAX_LEN ||
1798                     rxq->max_pkt_len > I40E_FRAME_SIZE_MAX) {
1799                         PMD_DRV_LOG(ERR, "maximum packet length must be "
1800                                 "larger than %u and smaller than %u, as jumbo "
1801                                 "frame is enabled", (uint32_t)ETHER_MAX_LEN,
1802                                         (uint32_t)I40E_FRAME_SIZE_MAX);
1803                         return I40E_ERR_CONFIG;
1804                 }
1805         } else {
1806                 if (rxq->max_pkt_len < ETHER_MIN_LEN ||
1807                     rxq->max_pkt_len > ETHER_MAX_LEN) {
1808                         PMD_DRV_LOG(ERR, "maximum packet length must be "
1809                                 "larger than %u and smaller than %u, as jumbo "
1810                                 "frame is disabled", (uint32_t)ETHER_MIN_LEN,
1811                                                 (uint32_t)ETHER_MAX_LEN);
1812                         return I40E_ERR_CONFIG;
1813                 }
1814         }
1815
1816         if (dev_data->dev_conf.rxmode.enable_scatter ||
1817             (rxq->max_pkt_len + 2 * I40E_VLAN_TAG_SIZE) > buf_size) {
1818                 dev_data->scattered_rx = 1;
1819         }
1820
1821         return 0;
1822 }
1823
1824 static int
1825 i40evf_rx_init(struct rte_eth_dev *dev)
1826 {
1827         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1828         uint16_t i;
1829         int ret = I40E_SUCCESS;
1830         struct i40e_rx_queue **rxq =
1831                 (struct i40e_rx_queue **)dev->data->rx_queues;
1832
1833         i40evf_config_rss(vf);
1834         for (i = 0; i < dev->data->nb_rx_queues; i++) {
1835                 if (!rxq[i] || !rxq[i]->q_set)
1836                         continue;
1837                 ret = i40evf_rxq_init(dev, rxq[i]);
1838                 if (ret != I40E_SUCCESS)
1839                         break;
1840         }
1841         if (ret == I40E_SUCCESS)
1842                 i40e_set_rx_function(dev);
1843
1844         return ret;
1845 }
1846
1847 static void
1848 i40evf_tx_init(struct rte_eth_dev *dev)
1849 {
1850         uint16_t i;
1851         struct i40e_tx_queue **txq =
1852                 (struct i40e_tx_queue **)dev->data->tx_queues;
1853         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1854
1855         for (i = 0; i < dev->data->nb_tx_queues; i++)
1856                 txq[i]->qtx_tail = hw->hw_addr + I40E_QTX_TAIL1(i);
1857
1858         i40e_set_tx_function(dev);
1859 }
1860
1861 static inline void
1862 i40evf_enable_queues_intr(struct rte_eth_dev *dev)
1863 {
1864         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1865         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1866         struct rte_pci_device *pci_dev = I40E_DEV_TO_PCI(dev);
1867         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1868
1869         if (!rte_intr_allow_others(intr_handle)) {
1870                 I40E_WRITE_REG(hw,
1871                                I40E_VFINT_DYN_CTL01,
1872                                I40E_VFINT_DYN_CTL01_INTENA_MASK |
1873                                I40E_VFINT_DYN_CTL01_CLEARPBA_MASK |
1874                                I40E_VFINT_DYN_CTL01_ITR_INDX_MASK);
1875                 I40EVF_WRITE_FLUSH(hw);
1876                 return;
1877         }
1878
1879         if (vf->version_major == I40E_DPDK_VERSION_MAJOR)
1880                 /* To support DPDK PF host */
1881                 I40E_WRITE_REG(hw,
1882                         I40E_VFINT_DYN_CTLN1(I40EVF_VSI_DEFAULT_MSIX_INTR - 1),
1883                         I40E_VFINT_DYN_CTLN1_INTENA_MASK |
1884                         I40E_VFINT_DYN_CTLN_CLEARPBA_MASK);
1885         /* If host driver is kernel driver, do nothing.
1886          * Interrupt 0 is used for rx packets, but don't set
1887          * I40E_VFINT_DYN_CTL01,
1888          * because it is already done in i40evf_enable_irq0.
1889          */
1890
1891         I40EVF_WRITE_FLUSH(hw);
1892 }
1893
1894 static inline void
1895 i40evf_disable_queues_intr(struct rte_eth_dev *dev)
1896 {
1897         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1898         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1899         struct rte_pci_device *pci_dev = I40E_DEV_TO_PCI(dev);
1900         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1901
1902         if (!rte_intr_allow_others(intr_handle)) {
1903                 I40E_WRITE_REG(hw, I40E_VFINT_DYN_CTL01,
1904                                I40E_VFINT_DYN_CTL01_ITR_INDX_MASK);
1905                 I40EVF_WRITE_FLUSH(hw);
1906                 return;
1907         }
1908
1909         if (vf->version_major == I40E_DPDK_VERSION_MAJOR)
1910                 I40E_WRITE_REG(hw,
1911                                I40E_VFINT_DYN_CTLN1(I40EVF_VSI_DEFAULT_MSIX_INTR
1912                                                     - 1),
1913                                0);
1914         /* If host driver is kernel driver, do nothing.
1915          * Interrupt 0 is used for rx packets, but don't zero
1916          * I40E_VFINT_DYN_CTL01,
1917          * because interrupt 0 is also used for adminq processing.
1918          */
1919
1920         I40EVF_WRITE_FLUSH(hw);
1921 }
1922
1923 static int
1924 i40evf_dev_rx_queue_intr_enable(struct rte_eth_dev *dev, uint16_t queue_id)
1925 {
1926         struct rte_pci_device *pci_dev = I40E_DEV_TO_PCI(dev);
1927         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1928         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1929         uint16_t interval =
1930                 i40e_calc_itr_interval(RTE_LIBRTE_I40E_ITR_INTERVAL);
1931         uint16_t msix_intr;
1932
1933         msix_intr = intr_handle->intr_vec[queue_id];
1934         if (msix_intr == I40E_MISC_VEC_ID)
1935                 I40E_WRITE_REG(hw, I40E_VFINT_DYN_CTL01,
1936                                I40E_VFINT_DYN_CTL01_INTENA_MASK |
1937                                I40E_VFINT_DYN_CTL01_CLEARPBA_MASK |
1938                                (0 << I40E_VFINT_DYN_CTL01_ITR_INDX_SHIFT) |
1939                                (interval <<
1940                                 I40E_VFINT_DYN_CTL01_INTERVAL_SHIFT));
1941         else
1942                 I40E_WRITE_REG(hw,
1943                                I40E_VFINT_DYN_CTLN1(msix_intr -
1944                                                     I40E_RX_VEC_START),
1945                                I40E_VFINT_DYN_CTLN1_INTENA_MASK |
1946                                I40E_VFINT_DYN_CTLN1_CLEARPBA_MASK |
1947                                (0 << I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT) |
1948                                (interval <<
1949                                 I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT));
1950
1951         I40EVF_WRITE_FLUSH(hw);
1952
1953         rte_intr_enable(&pci_dev->intr_handle);
1954
1955         return 0;
1956 }
1957
1958 static int
1959 i40evf_dev_rx_queue_intr_disable(struct rte_eth_dev *dev, uint16_t queue_id)
1960 {
1961         struct rte_pci_device *pci_dev = I40E_DEV_TO_PCI(dev);
1962         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1963         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1964         uint16_t msix_intr;
1965
1966         msix_intr = intr_handle->intr_vec[queue_id];
1967         if (msix_intr == I40E_MISC_VEC_ID)
1968                 I40E_WRITE_REG(hw, I40E_VFINT_DYN_CTL01, 0);
1969         else
1970                 I40E_WRITE_REG(hw,
1971                                I40E_VFINT_DYN_CTLN1(msix_intr -
1972                                                     I40E_RX_VEC_START),
1973                                0);
1974
1975         I40EVF_WRITE_FLUSH(hw);
1976
1977         return 0;
1978 }
1979
1980 static void
1981 i40evf_add_del_all_mac_addr(struct rte_eth_dev *dev, bool add)
1982 {
1983         struct i40e_virtchnl_ether_addr_list *list;
1984         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
1985         int err, i, j;
1986         int next_begin = 0;
1987         int begin = 0;
1988         uint32_t len;
1989         struct ether_addr *addr;
1990         struct vf_cmd_info args;
1991
1992         do {
1993                 j = 0;
1994                 len = sizeof(struct i40e_virtchnl_ether_addr_list);
1995                 for (i = begin; i < I40E_NUM_MACADDR_MAX; i++, next_begin++) {
1996                         if (is_zero_ether_addr(&dev->data->mac_addrs[i]))
1997                                 continue;
1998                         len += sizeof(struct i40e_virtchnl_ether_addr);
1999                         if (len >= I40E_AQ_BUF_SZ) {
2000                                 next_begin = i + 1;
2001                                 break;
2002                         }
2003                 }
2004
2005                 list = rte_zmalloc("i40evf_del_mac_buffer", len, 0);
2006
2007                 for (i = begin; i < next_begin; i++) {
2008                         addr = &dev->data->mac_addrs[i];
2009                         if (is_zero_ether_addr(addr))
2010                                 continue;
2011                         (void)rte_memcpy(list->list[j].addr, addr->addr_bytes,
2012                                          sizeof(addr->addr_bytes));
2013                         PMD_DRV_LOG(DEBUG, "add/rm mac:%x:%x:%x:%x:%x:%x",
2014                                     addr->addr_bytes[0], addr->addr_bytes[1],
2015                                     addr->addr_bytes[2], addr->addr_bytes[3],
2016                                     addr->addr_bytes[4], addr->addr_bytes[5]);
2017                         j++;
2018                 }
2019                 list->vsi_id = vf->vsi_res->vsi_id;
2020                 list->num_elements = j;
2021                 args.ops = add ? I40E_VIRTCHNL_OP_ADD_ETHER_ADDRESS :
2022                            I40E_VIRTCHNL_OP_DEL_ETHER_ADDRESS;
2023                 args.in_args = (uint8_t *)list;
2024                 args.in_args_size = len;
2025                 args.out_buffer = vf->aq_resp;
2026                 args.out_size = I40E_AQ_BUF_SZ;
2027                 err = i40evf_execute_vf_cmd(dev, &args);
2028                 if (err)
2029                         PMD_DRV_LOG(ERR, "fail to execute command %s",
2030                                     add ? "OP_ADD_ETHER_ADDRESS" :
2031                                     "OP_DEL_ETHER_ADDRESS");
2032                 rte_free(list);
2033                 begin = next_begin;
2034         } while (begin < I40E_NUM_MACADDR_MAX);
2035 }
2036
2037 static int
2038 i40evf_dev_start(struct rte_eth_dev *dev)
2039 {
2040         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
2041         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2042         struct rte_pci_device *pci_dev = I40E_DEV_TO_PCI(dev);
2043         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2044         uint32_t intr_vector = 0;
2045
2046         PMD_INIT_FUNC_TRACE();
2047
2048         hw->adapter_stopped = 0;
2049
2050         vf->max_pkt_len = dev->data->dev_conf.rxmode.max_rx_pkt_len;
2051         vf->num_queue_pairs = RTE_MAX(dev->data->nb_rx_queues,
2052                                         dev->data->nb_tx_queues);
2053
2054         /* check and configure queue intr-vector mapping */
2055         if (dev->data->dev_conf.intr_conf.rxq != 0) {
2056                 intr_vector = dev->data->nb_rx_queues;
2057                 if (rte_intr_efd_enable(intr_handle, intr_vector))
2058                         return -1;
2059         }
2060
2061         if (rte_intr_dp_is_en(intr_handle) && !intr_handle->intr_vec) {
2062                 intr_handle->intr_vec =
2063                         rte_zmalloc("intr_vec",
2064                                     dev->data->nb_rx_queues * sizeof(int), 0);
2065                 if (!intr_handle->intr_vec) {
2066                         PMD_INIT_LOG(ERR, "Failed to allocate %d rx_queues"
2067                                      " intr_vec\n", dev->data->nb_rx_queues);
2068                         return -ENOMEM;
2069                 }
2070         }
2071
2072         if (i40evf_rx_init(dev) != 0){
2073                 PMD_DRV_LOG(ERR, "failed to do RX init");
2074                 return -1;
2075         }
2076
2077         i40evf_tx_init(dev);
2078
2079         if (i40evf_configure_queues(dev) != 0) {
2080                 PMD_DRV_LOG(ERR, "configure queues failed");
2081                 goto err_queue;
2082         }
2083         if (i40evf_config_irq_map(dev)) {
2084                 PMD_DRV_LOG(ERR, "config_irq_map failed");
2085                 goto err_queue;
2086         }
2087
2088         /* Set all mac addrs */
2089         i40evf_add_del_all_mac_addr(dev, TRUE);
2090
2091         if (i40evf_start_queues(dev) != 0) {
2092                 PMD_DRV_LOG(ERR, "enable queues failed");
2093                 goto err_mac;
2094         }
2095
2096         i40evf_enable_queues_intr(dev);
2097         return 0;
2098
2099 err_mac:
2100         i40evf_add_del_all_mac_addr(dev, FALSE);
2101 err_queue:
2102         return -1;
2103 }
2104
2105 static void
2106 i40evf_dev_stop(struct rte_eth_dev *dev)
2107 {
2108         struct rte_pci_device *pci_dev = I40E_DEV_TO_PCI(dev);
2109         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2110
2111         PMD_INIT_FUNC_TRACE();
2112
2113         i40evf_stop_queues(dev);
2114         i40evf_disable_queues_intr(dev);
2115         i40e_dev_clear_queues(dev);
2116
2117         /* Clean datapath event and queue/vec mapping */
2118         rte_intr_efd_disable(intr_handle);
2119         if (intr_handle->intr_vec) {
2120                 rte_free(intr_handle->intr_vec);
2121                 intr_handle->intr_vec = NULL;
2122         }
2123         /* remove all mac addrs */
2124         i40evf_add_del_all_mac_addr(dev, FALSE);
2125
2126 }
2127
2128 static int
2129 i40evf_dev_link_update(struct rte_eth_dev *dev,
2130                        __rte_unused int wait_to_complete)
2131 {
2132         struct rte_eth_link new_link;
2133         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
2134         /*
2135          * DPDK pf host provide interfacet to acquire link status
2136          * while Linux driver does not
2137          */
2138
2139         /* Linux driver PF host */
2140         switch (vf->link_speed) {
2141         case I40E_LINK_SPEED_100MB:
2142                 new_link.link_speed = ETH_SPEED_NUM_100M;
2143                 break;
2144         case I40E_LINK_SPEED_1GB:
2145                 new_link.link_speed = ETH_SPEED_NUM_1G;
2146                 break;
2147         case I40E_LINK_SPEED_10GB:
2148                 new_link.link_speed = ETH_SPEED_NUM_10G;
2149                 break;
2150         case I40E_LINK_SPEED_20GB:
2151                 new_link.link_speed = ETH_SPEED_NUM_20G;
2152                 break;
2153         case I40E_LINK_SPEED_40GB:
2154                 new_link.link_speed = ETH_SPEED_NUM_40G;
2155                 break;
2156         default:
2157                 new_link.link_speed = ETH_SPEED_NUM_100M;
2158                 break;
2159         }
2160         /* full duplex only */
2161         new_link.link_duplex = ETH_LINK_FULL_DUPLEX;
2162         new_link.link_status = vf->link_up ? ETH_LINK_UP :
2163                                              ETH_LINK_DOWN;
2164
2165         i40evf_dev_atomic_write_link_status(dev, &new_link);
2166
2167         return 0;
2168 }
2169
2170 static void
2171 i40evf_dev_promiscuous_enable(struct rte_eth_dev *dev)
2172 {
2173         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
2174         int ret;
2175
2176         /* If enabled, just return */
2177         if (vf->promisc_unicast_enabled)
2178                 return;
2179
2180         ret = i40evf_config_promisc(dev, 1, vf->promisc_multicast_enabled);
2181         if (ret == 0)
2182                 vf->promisc_unicast_enabled = TRUE;
2183 }
2184
2185 static void
2186 i40evf_dev_promiscuous_disable(struct rte_eth_dev *dev)
2187 {
2188         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
2189         int ret;
2190
2191         /* If disabled, just return */
2192         if (!vf->promisc_unicast_enabled)
2193                 return;
2194
2195         ret = i40evf_config_promisc(dev, 0, vf->promisc_multicast_enabled);
2196         if (ret == 0)
2197                 vf->promisc_unicast_enabled = FALSE;
2198 }
2199
2200 static void
2201 i40evf_dev_allmulticast_enable(struct rte_eth_dev *dev)
2202 {
2203         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
2204         int ret;
2205
2206         /* If enabled, just return */
2207         if (vf->promisc_multicast_enabled)
2208                 return;
2209
2210         ret = i40evf_config_promisc(dev, vf->promisc_unicast_enabled, 1);
2211         if (ret == 0)
2212                 vf->promisc_multicast_enabled = TRUE;
2213 }
2214
2215 static void
2216 i40evf_dev_allmulticast_disable(struct rte_eth_dev *dev)
2217 {
2218         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
2219         int ret;
2220
2221         /* If enabled, just return */
2222         if (!vf->promisc_multicast_enabled)
2223                 return;
2224
2225         ret = i40evf_config_promisc(dev, vf->promisc_unicast_enabled, 0);
2226         if (ret == 0)
2227                 vf->promisc_multicast_enabled = FALSE;
2228 }
2229
2230 static void
2231 i40evf_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info)
2232 {
2233         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
2234
2235         memset(dev_info, 0, sizeof(*dev_info));
2236         dev_info->pci_dev = RTE_DEV_TO_PCI(dev->device);
2237         dev_info->max_rx_queues = vf->vsi_res->num_queue_pairs;
2238         dev_info->max_tx_queues = vf->vsi_res->num_queue_pairs;
2239         dev_info->min_rx_bufsize = I40E_BUF_SIZE_MIN;
2240         dev_info->max_rx_pktlen = I40E_FRAME_SIZE_MAX;
2241         dev_info->hash_key_size = (I40E_VFQF_HKEY_MAX_INDEX + 1) * sizeof(uint32_t);
2242         dev_info->reta_size = ETH_RSS_RETA_SIZE_64;
2243         dev_info->flow_type_rss_offloads = I40E_RSS_OFFLOAD_ALL;
2244         dev_info->max_mac_addrs = I40E_NUM_MACADDR_MAX;
2245         dev_info->rx_offload_capa =
2246                 DEV_RX_OFFLOAD_VLAN_STRIP |
2247                 DEV_RX_OFFLOAD_QINQ_STRIP |
2248                 DEV_RX_OFFLOAD_IPV4_CKSUM |
2249                 DEV_RX_OFFLOAD_UDP_CKSUM |
2250                 DEV_RX_OFFLOAD_TCP_CKSUM;
2251         dev_info->tx_offload_capa =
2252                 DEV_TX_OFFLOAD_VLAN_INSERT |
2253                 DEV_TX_OFFLOAD_QINQ_INSERT |
2254                 DEV_TX_OFFLOAD_IPV4_CKSUM |
2255                 DEV_TX_OFFLOAD_UDP_CKSUM |
2256                 DEV_TX_OFFLOAD_TCP_CKSUM |
2257                 DEV_TX_OFFLOAD_SCTP_CKSUM;
2258
2259         dev_info->default_rxconf = (struct rte_eth_rxconf) {
2260                 .rx_thresh = {
2261                         .pthresh = I40E_DEFAULT_RX_PTHRESH,
2262                         .hthresh = I40E_DEFAULT_RX_HTHRESH,
2263                         .wthresh = I40E_DEFAULT_RX_WTHRESH,
2264                 },
2265                 .rx_free_thresh = I40E_DEFAULT_RX_FREE_THRESH,
2266                 .rx_drop_en = 0,
2267         };
2268
2269         dev_info->default_txconf = (struct rte_eth_txconf) {
2270                 .tx_thresh = {
2271                         .pthresh = I40E_DEFAULT_TX_PTHRESH,
2272                         .hthresh = I40E_DEFAULT_TX_HTHRESH,
2273                         .wthresh = I40E_DEFAULT_TX_WTHRESH,
2274                 },
2275                 .tx_free_thresh = I40E_DEFAULT_TX_FREE_THRESH,
2276                 .tx_rs_thresh = I40E_DEFAULT_TX_RSBIT_THRESH,
2277                 .txq_flags = ETH_TXQ_FLAGS_NOMULTSEGS |
2278                                 ETH_TXQ_FLAGS_NOOFFLOADS,
2279         };
2280
2281         dev_info->rx_desc_lim = (struct rte_eth_desc_lim) {
2282                 .nb_max = I40E_MAX_RING_DESC,
2283                 .nb_min = I40E_MIN_RING_DESC,
2284                 .nb_align = I40E_ALIGN_RING_DESC,
2285         };
2286
2287         dev_info->tx_desc_lim = (struct rte_eth_desc_lim) {
2288                 .nb_max = I40E_MAX_RING_DESC,
2289                 .nb_min = I40E_MIN_RING_DESC,
2290                 .nb_align = I40E_ALIGN_RING_DESC,
2291         };
2292 }
2293
2294 static void
2295 i40evf_dev_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
2296 {
2297         if (i40evf_get_statistics(dev, stats))
2298                 PMD_DRV_LOG(ERR, "Get statistics failed");
2299 }
2300
2301 static void
2302 i40evf_dev_close(struct rte_eth_dev *dev)
2303 {
2304         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2305         struct rte_pci_device *pci_dev = I40E_DEV_TO_PCI(dev);
2306         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2307
2308         i40evf_dev_stop(dev);
2309         hw->adapter_stopped = 1;
2310         i40e_dev_free_queues(dev);
2311         i40evf_reset_vf(hw);
2312         i40e_shutdown_adminq(hw);
2313         /* disable uio intr before callback unregister */
2314         rte_intr_disable(intr_handle);
2315
2316         /* unregister callback func from eal lib */
2317         rte_intr_callback_unregister(intr_handle,
2318                                      i40evf_dev_interrupt_handler, dev);
2319         i40evf_disable_irq0(hw);
2320 }
2321
2322 static int
2323 i40evf_get_rss_lut(struct i40e_vsi *vsi, uint8_t *lut, uint16_t lut_size)
2324 {
2325         struct i40e_vf *vf = I40E_VSI_TO_VF(vsi);
2326         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
2327         int ret;
2328
2329         if (!lut)
2330                 return -EINVAL;
2331
2332         if (vf->flags & I40E_FLAG_RSS_AQ_CAPABLE) {
2333                 ret = i40e_aq_get_rss_lut(hw, vsi->vsi_id, FALSE,
2334                                           lut, lut_size);
2335                 if (ret) {
2336                         PMD_DRV_LOG(ERR, "Failed to get RSS lookup table");
2337                         return ret;
2338                 }
2339         } else {
2340                 uint32_t *lut_dw = (uint32_t *)lut;
2341                 uint16_t i, lut_size_dw = lut_size / 4;
2342
2343                 for (i = 0; i < lut_size_dw; i++)
2344                         lut_dw[i] = I40E_READ_REG(hw, I40E_VFQF_HLUT(i));
2345         }
2346
2347         return 0;
2348 }
2349
2350 static int
2351 i40evf_set_rss_lut(struct i40e_vsi *vsi, uint8_t *lut, uint16_t lut_size)
2352 {
2353         struct i40e_vf *vf;
2354         struct i40e_hw *hw;
2355         int ret;
2356
2357         if (!vsi || !lut)
2358                 return -EINVAL;
2359
2360         vf = I40E_VSI_TO_VF(vsi);
2361         hw = I40E_VSI_TO_HW(vsi);
2362
2363         if (vf->flags & I40E_FLAG_RSS_AQ_CAPABLE) {
2364                 ret = i40e_aq_set_rss_lut(hw, vsi->vsi_id, FALSE,
2365                                           lut, lut_size);
2366                 if (ret) {
2367                         PMD_DRV_LOG(ERR, "Failed to set RSS lookup table");
2368                         return ret;
2369                 }
2370         } else {
2371                 uint32_t *lut_dw = (uint32_t *)lut;
2372                 uint16_t i, lut_size_dw = lut_size / 4;
2373
2374                 for (i = 0; i < lut_size_dw; i++)
2375                         I40E_WRITE_REG(hw, I40E_VFQF_HLUT(i), lut_dw[i]);
2376                 I40EVF_WRITE_FLUSH(hw);
2377         }
2378
2379         return 0;
2380 }
2381
2382 static int
2383 i40evf_dev_rss_reta_update(struct rte_eth_dev *dev,
2384                            struct rte_eth_rss_reta_entry64 *reta_conf,
2385                            uint16_t reta_size)
2386 {
2387         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
2388         uint8_t *lut;
2389         uint16_t i, idx, shift;
2390         int ret;
2391
2392         if (reta_size != ETH_RSS_RETA_SIZE_64) {
2393                 PMD_DRV_LOG(ERR, "The size of hash lookup table configured "
2394                         "(%d) doesn't match the number of hardware can "
2395                         "support (%d)\n", reta_size, ETH_RSS_RETA_SIZE_64);
2396                 return -EINVAL;
2397         }
2398
2399         lut = rte_zmalloc("i40e_rss_lut", reta_size, 0);
2400         if (!lut) {
2401                 PMD_DRV_LOG(ERR, "No memory can be allocated");
2402                 return -ENOMEM;
2403         }
2404         ret = i40evf_get_rss_lut(&vf->vsi, lut, reta_size);
2405         if (ret)
2406                 goto out;
2407         for (i = 0; i < reta_size; i++) {
2408                 idx = i / RTE_RETA_GROUP_SIZE;
2409                 shift = i % RTE_RETA_GROUP_SIZE;
2410                 if (reta_conf[idx].mask & (1ULL << shift))
2411                         lut[i] = reta_conf[idx].reta[shift];
2412         }
2413         ret = i40evf_set_rss_lut(&vf->vsi, lut, reta_size);
2414
2415 out:
2416         rte_free(lut);
2417
2418         return ret;
2419 }
2420
2421 static int
2422 i40evf_dev_rss_reta_query(struct rte_eth_dev *dev,
2423                           struct rte_eth_rss_reta_entry64 *reta_conf,
2424                           uint16_t reta_size)
2425 {
2426         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
2427         uint16_t i, idx, shift;
2428         uint8_t *lut;
2429         int ret;
2430
2431         if (reta_size != ETH_RSS_RETA_SIZE_64) {
2432                 PMD_DRV_LOG(ERR, "The size of hash lookup table configured "
2433                         "(%d) doesn't match the number of hardware can "
2434                         "support (%d)\n", reta_size, ETH_RSS_RETA_SIZE_64);
2435                 return -EINVAL;
2436         }
2437
2438         lut = rte_zmalloc("i40e_rss_lut", reta_size, 0);
2439         if (!lut) {
2440                 PMD_DRV_LOG(ERR, "No memory can be allocated");
2441                 return -ENOMEM;
2442         }
2443
2444         ret = i40evf_get_rss_lut(&vf->vsi, lut, reta_size);
2445         if (ret)
2446                 goto out;
2447         for (i = 0; i < reta_size; i++) {
2448                 idx = i / RTE_RETA_GROUP_SIZE;
2449                 shift = i % RTE_RETA_GROUP_SIZE;
2450                 if (reta_conf[idx].mask & (1ULL << shift))
2451                         reta_conf[idx].reta[shift] = lut[i];
2452         }
2453
2454 out:
2455         rte_free(lut);
2456
2457         return ret;
2458 }
2459
2460 static int
2461 i40evf_set_rss_key(struct i40e_vsi *vsi, uint8_t *key, uint8_t key_len)
2462 {
2463         struct i40e_vf *vf = I40E_VSI_TO_VF(vsi);
2464         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
2465         int ret = 0;
2466
2467         if (!key || key_len == 0) {
2468                 PMD_DRV_LOG(DEBUG, "No key to be configured");
2469                 return 0;
2470         } else if (key_len != (I40E_VFQF_HKEY_MAX_INDEX + 1) *
2471                 sizeof(uint32_t)) {
2472                 PMD_DRV_LOG(ERR, "Invalid key length %u", key_len);
2473                 return -EINVAL;
2474         }
2475
2476         if (vf->flags & I40E_FLAG_RSS_AQ_CAPABLE) {
2477                 struct i40e_aqc_get_set_rss_key_data *key_dw =
2478                         (struct i40e_aqc_get_set_rss_key_data *)key;
2479
2480                 ret = i40e_aq_set_rss_key(hw, vsi->vsi_id, key_dw);
2481                 if (ret)
2482                         PMD_INIT_LOG(ERR, "Failed to configure RSS key "
2483                                      "via AQ");
2484         } else {
2485                 uint32_t *hash_key = (uint32_t *)key;
2486                 uint16_t i;
2487
2488                 for (i = 0; i <= I40E_VFQF_HKEY_MAX_INDEX; i++)
2489                         i40e_write_rx_ctl(hw, I40E_VFQF_HKEY(i), hash_key[i]);
2490                 I40EVF_WRITE_FLUSH(hw);
2491         }
2492
2493         return ret;
2494 }
2495
2496 static int
2497 i40evf_get_rss_key(struct i40e_vsi *vsi, uint8_t *key, uint8_t *key_len)
2498 {
2499         struct i40e_vf *vf = I40E_VSI_TO_VF(vsi);
2500         struct i40e_hw *hw = I40E_VSI_TO_HW(vsi);
2501         int ret;
2502
2503         if (!key || !key_len)
2504                 return -EINVAL;
2505
2506         if (vf->flags & I40E_FLAG_RSS_AQ_CAPABLE) {
2507                 ret = i40e_aq_get_rss_key(hw, vsi->vsi_id,
2508                         (struct i40e_aqc_get_set_rss_key_data *)key);
2509                 if (ret) {
2510                         PMD_INIT_LOG(ERR, "Failed to get RSS key via AQ");
2511                         return ret;
2512                 }
2513         } else {
2514                 uint32_t *key_dw = (uint32_t *)key;
2515                 uint16_t i;
2516
2517                 for (i = 0; i <= I40E_VFQF_HKEY_MAX_INDEX; i++)
2518                         key_dw[i] = i40e_read_rx_ctl(hw, I40E_VFQF_HKEY(i));
2519         }
2520         *key_len = (I40E_VFQF_HKEY_MAX_INDEX + 1) * sizeof(uint32_t);
2521
2522         return 0;
2523 }
2524
2525 static int
2526 i40evf_hw_rss_hash_set(struct i40e_vf *vf, struct rte_eth_rss_conf *rss_conf)
2527 {
2528         struct i40e_hw *hw = I40E_VF_TO_HW(vf);
2529         uint64_t rss_hf, hena;
2530         int ret;
2531
2532         ret = i40evf_set_rss_key(&vf->vsi, rss_conf->rss_key,
2533                                  rss_conf->rss_key_len);
2534         if (ret)
2535                 return ret;
2536
2537         rss_hf = rss_conf->rss_hf;
2538         hena = (uint64_t)i40e_read_rx_ctl(hw, I40E_VFQF_HENA(0));
2539         hena |= ((uint64_t)i40e_read_rx_ctl(hw, I40E_VFQF_HENA(1))) << 32;
2540         if (hw->mac.type == I40E_MAC_X722)
2541                 hena &= ~I40E_RSS_HENA_ALL_X722;
2542         else
2543                 hena &= ~I40E_RSS_HENA_ALL;
2544         hena |= i40e_config_hena(rss_hf, hw->mac.type);
2545         i40e_write_rx_ctl(hw, I40E_VFQF_HENA(0), (uint32_t)hena);
2546         i40e_write_rx_ctl(hw, I40E_VFQF_HENA(1), (uint32_t)(hena >> 32));
2547         I40EVF_WRITE_FLUSH(hw);
2548
2549         return 0;
2550 }
2551
2552 static void
2553 i40evf_disable_rss(struct i40e_vf *vf)
2554 {
2555         struct i40e_hw *hw = I40E_VF_TO_HW(vf);
2556         uint64_t hena;
2557
2558         hena = (uint64_t)i40e_read_rx_ctl(hw, I40E_VFQF_HENA(0));
2559         hena |= ((uint64_t)i40e_read_rx_ctl(hw, I40E_VFQF_HENA(1))) << 32;
2560         if (hw->mac.type == I40E_MAC_X722)
2561                 hena &= ~I40E_RSS_HENA_ALL_X722;
2562         else
2563                 hena &= ~I40E_RSS_HENA_ALL;
2564         i40e_write_rx_ctl(hw, I40E_VFQF_HENA(0), (uint32_t)hena);
2565         i40e_write_rx_ctl(hw, I40E_VFQF_HENA(1), (uint32_t)(hena >> 32));
2566         I40EVF_WRITE_FLUSH(hw);
2567 }
2568
2569 static int
2570 i40evf_config_rss(struct i40e_vf *vf)
2571 {
2572         struct i40e_hw *hw = I40E_VF_TO_HW(vf);
2573         struct rte_eth_rss_conf rss_conf;
2574         uint32_t i, j, lut = 0, nb_q = (I40E_VFQF_HLUT_MAX_INDEX + 1) * 4;
2575         uint16_t num;
2576
2577         if (vf->dev_data->dev_conf.rxmode.mq_mode != ETH_MQ_RX_RSS) {
2578                 i40evf_disable_rss(vf);
2579                 PMD_DRV_LOG(DEBUG, "RSS not configured\n");
2580                 return 0;
2581         }
2582
2583         num = RTE_MIN(vf->dev_data->nb_rx_queues, I40E_MAX_QP_NUM_PER_VF);
2584         /* Fill out the look up table */
2585         for (i = 0, j = 0; i < nb_q; i++, j++) {
2586                 if (j >= num)
2587                         j = 0;
2588                 lut = (lut << 8) | j;
2589                 if ((i & 3) == 3)
2590                         I40E_WRITE_REG(hw, I40E_VFQF_HLUT(i >> 2), lut);
2591         }
2592
2593         rss_conf = vf->dev_data->dev_conf.rx_adv_conf.rss_conf;
2594         if ((rss_conf.rss_hf & I40E_RSS_OFFLOAD_ALL) == 0) {
2595                 i40evf_disable_rss(vf);
2596                 PMD_DRV_LOG(DEBUG, "No hash flag is set\n");
2597                 return 0;
2598         }
2599
2600         if (rss_conf.rss_key == NULL || rss_conf.rss_key_len <
2601                 (I40E_VFQF_HKEY_MAX_INDEX + 1) * sizeof(uint32_t)) {
2602                 /* Calculate the default hash key */
2603                 for (i = 0; i <= I40E_VFQF_HKEY_MAX_INDEX; i++)
2604                         rss_key_default[i] = (uint32_t)rte_rand();
2605                 rss_conf.rss_key = (uint8_t *)rss_key_default;
2606                 rss_conf.rss_key_len = (I40E_VFQF_HKEY_MAX_INDEX + 1) *
2607                         sizeof(uint32_t);
2608         }
2609
2610         return i40evf_hw_rss_hash_set(vf, &rss_conf);
2611 }
2612
2613 static int
2614 i40evf_dev_rss_hash_update(struct rte_eth_dev *dev,
2615                            struct rte_eth_rss_conf *rss_conf)
2616 {
2617         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
2618         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2619         uint64_t rss_hf = rss_conf->rss_hf & I40E_RSS_OFFLOAD_ALL;
2620         uint64_t hena;
2621
2622         hena = (uint64_t)i40e_read_rx_ctl(hw, I40E_VFQF_HENA(0));
2623         hena |= ((uint64_t)i40e_read_rx_ctl(hw, I40E_VFQF_HENA(1))) << 32;
2624         if (!(hena & ((hw->mac.type == I40E_MAC_X722)
2625                  ? I40E_RSS_HENA_ALL_X722
2626                  : I40E_RSS_HENA_ALL))) { /* RSS disabled */
2627                 if (rss_hf != 0) /* Enable RSS */
2628                         return -EINVAL;
2629                 return 0;
2630         }
2631
2632         /* RSS enabled */
2633         if (rss_hf == 0) /* Disable RSS */
2634                 return -EINVAL;
2635
2636         return i40evf_hw_rss_hash_set(vf, rss_conf);
2637 }
2638
2639 static int
2640 i40evf_dev_rss_hash_conf_get(struct rte_eth_dev *dev,
2641                              struct rte_eth_rss_conf *rss_conf)
2642 {
2643         struct i40e_vf *vf = I40EVF_DEV_PRIVATE_TO_VF(dev->data->dev_private);
2644         struct i40e_hw *hw = I40E_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2645         uint64_t hena;
2646
2647         i40evf_get_rss_key(&vf->vsi, rss_conf->rss_key,
2648                            &rss_conf->rss_key_len);
2649
2650         hena = (uint64_t)i40e_read_rx_ctl(hw, I40E_VFQF_HENA(0));
2651         hena |= ((uint64_t)i40e_read_rx_ctl(hw, I40E_VFQF_HENA(1))) << 32;
2652         rss_conf->rss_hf = i40e_parse_hena(hena);
2653
2654         return 0;
2655 }