ethdev: return diagnostic when setting MAC address
[dpdk.git] / drivers / net / ixgbe / ixgbe_ethdev.c
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright(c) 2010-2017 Intel Corporation
3  */
4
5 #include <sys/queue.h>
6 #include <stdio.h>
7 #include <errno.h>
8 #include <stdint.h>
9 #include <string.h>
10 #include <unistd.h>
11 #include <stdarg.h>
12 #include <inttypes.h>
13 #include <netinet/in.h>
14 #include <rte_byteorder.h>
15 #include <rte_common.h>
16 #include <rte_cycles.h>
17
18 #include <rte_interrupts.h>
19 #include <rte_log.h>
20 #include <rte_debug.h>
21 #include <rte_pci.h>
22 #include <rte_bus_pci.h>
23 #include <rte_branch_prediction.h>
24 #include <rte_memory.h>
25 #include <rte_eal.h>
26 #include <rte_alarm.h>
27 #include <rte_ether.h>
28 #include <rte_ethdev_driver.h>
29 #include <rte_ethdev_pci.h>
30 #include <rte_malloc.h>
31 #include <rte_random.h>
32 #include <rte_dev.h>
33 #include <rte_hash_crc.h>
34 #ifdef RTE_LIBRTE_SECURITY
35 #include <rte_security_driver.h>
36 #endif
37
38 #include "ixgbe_logs.h"
39 #include "base/ixgbe_api.h"
40 #include "base/ixgbe_vf.h"
41 #include "base/ixgbe_common.h"
42 #include "ixgbe_ethdev.h"
43 #include "ixgbe_bypass.h"
44 #include "ixgbe_rxtx.h"
45 #include "base/ixgbe_type.h"
46 #include "base/ixgbe_phy.h"
47 #include "ixgbe_regs.h"
48
49 /*
50  * High threshold controlling when to start sending XOFF frames. Must be at
51  * least 8 bytes less than receive packet buffer size. This value is in units
52  * of 1024 bytes.
53  */
54 #define IXGBE_FC_HI    0x80
55
56 /*
57  * Low threshold controlling when to start sending XON frames. This value is
58  * in units of 1024 bytes.
59  */
60 #define IXGBE_FC_LO    0x40
61
62 /* Default minimum inter-interrupt interval for EITR configuration */
63 #define IXGBE_MIN_INTER_INTERRUPT_INTERVAL_DEFAULT    0x79E
64
65 /* Timer value included in XOFF frames. */
66 #define IXGBE_FC_PAUSE 0x680
67
68 /*Default value of Max Rx Queue*/
69 #define IXGBE_MAX_RX_QUEUE_NUM 128
70
71 #define IXGBE_LINK_DOWN_CHECK_TIMEOUT 4000 /* ms */
72 #define IXGBE_LINK_UP_CHECK_TIMEOUT   1000 /* ms */
73 #define IXGBE_VMDQ_NUM_UC_MAC         4096 /* Maximum nb. of UC MAC addr. */
74
75 #define IXGBE_MMW_SIZE_DEFAULT        0x4
76 #define IXGBE_MMW_SIZE_JUMBO_FRAME    0x14
77 #define IXGBE_MAX_RING_DESC           4096 /* replicate define from rxtx */
78
79 /*
80  *  Default values for RX/TX configuration
81  */
82 #define IXGBE_DEFAULT_RX_FREE_THRESH  32
83 #define IXGBE_DEFAULT_RX_PTHRESH      8
84 #define IXGBE_DEFAULT_RX_HTHRESH      8
85 #define IXGBE_DEFAULT_RX_WTHRESH      0
86
87 #define IXGBE_DEFAULT_TX_FREE_THRESH  32
88 #define IXGBE_DEFAULT_TX_PTHRESH      32
89 #define IXGBE_DEFAULT_TX_HTHRESH      0
90 #define IXGBE_DEFAULT_TX_WTHRESH      0
91 #define IXGBE_DEFAULT_TX_RSBIT_THRESH 32
92
93 /* Bit shift and mask */
94 #define IXGBE_4_BIT_WIDTH  (CHAR_BIT / 2)
95 #define IXGBE_4_BIT_MASK   RTE_LEN2MASK(IXGBE_4_BIT_WIDTH, uint8_t)
96 #define IXGBE_8_BIT_WIDTH  CHAR_BIT
97 #define IXGBE_8_BIT_MASK   UINT8_MAX
98
99 #define IXGBEVF_PMD_NAME "rte_ixgbevf_pmd" /* PMD name */
100
101 #define IXGBE_QUEUE_STAT_COUNTERS (sizeof(hw_stats->qprc) / sizeof(hw_stats->qprc[0]))
102
103 #define IXGBE_HKEY_MAX_INDEX 10
104
105 /* Additional timesync values. */
106 #define NSEC_PER_SEC             1000000000L
107 #define IXGBE_INCVAL_10GB        0x66666666
108 #define IXGBE_INCVAL_1GB         0x40000000
109 #define IXGBE_INCVAL_100         0x50000000
110 #define IXGBE_INCVAL_SHIFT_10GB  28
111 #define IXGBE_INCVAL_SHIFT_1GB   24
112 #define IXGBE_INCVAL_SHIFT_100   21
113 #define IXGBE_INCVAL_SHIFT_82599 7
114 #define IXGBE_INCPER_SHIFT_82599 24
115
116 #define IXGBE_CYCLECOUNTER_MASK   0xffffffffffffffffULL
117
118 #define IXGBE_VT_CTL_POOLING_MODE_MASK         0x00030000
119 #define IXGBE_VT_CTL_POOLING_MODE_ETAG         0x00010000
120 #define DEFAULT_ETAG_ETYPE                     0x893f
121 #define IXGBE_ETAG_ETYPE                       0x00005084
122 #define IXGBE_ETAG_ETYPE_MASK                  0x0000ffff
123 #define IXGBE_ETAG_ETYPE_VALID                 0x80000000
124 #define IXGBE_RAH_ADTYPE                       0x40000000
125 #define IXGBE_RAL_ETAG_FILTER_MASK             0x00003fff
126 #define IXGBE_VMVIR_TAGA_MASK                  0x18000000
127 #define IXGBE_VMVIR_TAGA_ETAG_INSERT           0x08000000
128 #define IXGBE_VMTIR(_i) (0x00017000 + ((_i) * 4)) /* 64 of these (0-63) */
129 #define IXGBE_QDE_STRIP_TAG                    0x00000004
130 #define IXGBE_VTEICR_MASK                      0x07
131
132 #define IXGBE_EXVET_VET_EXT_SHIFT              16
133 #define IXGBE_DMATXCTL_VT_MASK                 0xFFFF0000
134
135 static int eth_ixgbe_dev_init(struct rte_eth_dev *eth_dev);
136 static int eth_ixgbe_dev_uninit(struct rte_eth_dev *eth_dev);
137 static int ixgbe_fdir_filter_init(struct rte_eth_dev *eth_dev);
138 static int ixgbe_fdir_filter_uninit(struct rte_eth_dev *eth_dev);
139 static int ixgbe_l2_tn_filter_init(struct rte_eth_dev *eth_dev);
140 static int ixgbe_l2_tn_filter_uninit(struct rte_eth_dev *eth_dev);
141 static int ixgbe_ntuple_filter_uninit(struct rte_eth_dev *eth_dev);
142 static int  ixgbe_dev_configure(struct rte_eth_dev *dev);
143 static int  ixgbe_dev_start(struct rte_eth_dev *dev);
144 static void ixgbe_dev_stop(struct rte_eth_dev *dev);
145 static int  ixgbe_dev_set_link_up(struct rte_eth_dev *dev);
146 static int  ixgbe_dev_set_link_down(struct rte_eth_dev *dev);
147 static void ixgbe_dev_close(struct rte_eth_dev *dev);
148 static int  ixgbe_dev_reset(struct rte_eth_dev *dev);
149 static void ixgbe_dev_promiscuous_enable(struct rte_eth_dev *dev);
150 static void ixgbe_dev_promiscuous_disable(struct rte_eth_dev *dev);
151 static void ixgbe_dev_allmulticast_enable(struct rte_eth_dev *dev);
152 static void ixgbe_dev_allmulticast_disable(struct rte_eth_dev *dev);
153 static int ixgbe_dev_link_update(struct rte_eth_dev *dev,
154                                 int wait_to_complete);
155 static int ixgbe_dev_stats_get(struct rte_eth_dev *dev,
156                                 struct rte_eth_stats *stats);
157 static int ixgbe_dev_xstats_get(struct rte_eth_dev *dev,
158                                 struct rte_eth_xstat *xstats, unsigned n);
159 static int ixgbevf_dev_xstats_get(struct rte_eth_dev *dev,
160                                   struct rte_eth_xstat *xstats, unsigned n);
161 static int
162 ixgbe_dev_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
163                 uint64_t *values, unsigned int n);
164 static void ixgbe_dev_stats_reset(struct rte_eth_dev *dev);
165 static void ixgbe_dev_xstats_reset(struct rte_eth_dev *dev);
166 static int ixgbe_dev_xstats_get_names(struct rte_eth_dev *dev,
167         struct rte_eth_xstat_name *xstats_names,
168         unsigned int size);
169 static int ixgbevf_dev_xstats_get_names(struct rte_eth_dev *dev,
170         struct rte_eth_xstat_name *xstats_names, unsigned limit);
171 static int ixgbe_dev_xstats_get_names_by_id(
172         struct rte_eth_dev *dev,
173         struct rte_eth_xstat_name *xstats_names,
174         const uint64_t *ids,
175         unsigned int limit);
176 static int ixgbe_dev_queue_stats_mapping_set(struct rte_eth_dev *eth_dev,
177                                              uint16_t queue_id,
178                                              uint8_t stat_idx,
179                                              uint8_t is_rx);
180 static int ixgbe_fw_version_get(struct rte_eth_dev *dev, char *fw_version,
181                                  size_t fw_size);
182 static void ixgbe_dev_info_get(struct rte_eth_dev *dev,
183                                struct rte_eth_dev_info *dev_info);
184 static const uint32_t *ixgbe_dev_supported_ptypes_get(struct rte_eth_dev *dev);
185 static void ixgbevf_dev_info_get(struct rte_eth_dev *dev,
186                                  struct rte_eth_dev_info *dev_info);
187 static int ixgbe_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
188
189 static int ixgbe_vlan_filter_set(struct rte_eth_dev *dev,
190                 uint16_t vlan_id, int on);
191 static int ixgbe_vlan_tpid_set(struct rte_eth_dev *dev,
192                                enum rte_vlan_type vlan_type,
193                                uint16_t tpid_id);
194 static void ixgbe_vlan_hw_strip_bitmap_set(struct rte_eth_dev *dev,
195                 uint16_t queue, bool on);
196 static void ixgbe_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue,
197                 int on);
198 static int ixgbe_vlan_offload_set(struct rte_eth_dev *dev, int mask);
199 static void ixgbe_vlan_hw_strip_enable(struct rte_eth_dev *dev, uint16_t queue);
200 static void ixgbe_vlan_hw_strip_disable(struct rte_eth_dev *dev, uint16_t queue);
201 static void ixgbe_vlan_hw_extend_enable(struct rte_eth_dev *dev);
202 static void ixgbe_vlan_hw_extend_disable(struct rte_eth_dev *dev);
203
204 static int ixgbe_dev_led_on(struct rte_eth_dev *dev);
205 static int ixgbe_dev_led_off(struct rte_eth_dev *dev);
206 static int ixgbe_flow_ctrl_get(struct rte_eth_dev *dev,
207                                struct rte_eth_fc_conf *fc_conf);
208 static int ixgbe_flow_ctrl_set(struct rte_eth_dev *dev,
209                                struct rte_eth_fc_conf *fc_conf);
210 static int ixgbe_priority_flow_ctrl_set(struct rte_eth_dev *dev,
211                 struct rte_eth_pfc_conf *pfc_conf);
212 static int ixgbe_dev_rss_reta_update(struct rte_eth_dev *dev,
213                         struct rte_eth_rss_reta_entry64 *reta_conf,
214                         uint16_t reta_size);
215 static int ixgbe_dev_rss_reta_query(struct rte_eth_dev *dev,
216                         struct rte_eth_rss_reta_entry64 *reta_conf,
217                         uint16_t reta_size);
218 static void ixgbe_dev_link_status_print(struct rte_eth_dev *dev);
219 static int ixgbe_dev_lsc_interrupt_setup(struct rte_eth_dev *dev, uint8_t on);
220 static int ixgbe_dev_macsec_interrupt_setup(struct rte_eth_dev *dev);
221 static int ixgbe_dev_rxq_interrupt_setup(struct rte_eth_dev *dev);
222 static int ixgbe_dev_interrupt_get_status(struct rte_eth_dev *dev);
223 static int ixgbe_dev_interrupt_action(struct rte_eth_dev *dev,
224                                       struct rte_intr_handle *handle);
225 static void ixgbe_dev_interrupt_handler(void *param);
226 static void ixgbe_dev_interrupt_delayed_handler(void *param);
227 static int ixgbe_add_rar(struct rte_eth_dev *dev, struct ether_addr *mac_addr,
228                          uint32_t index, uint32_t pool);
229 static void ixgbe_remove_rar(struct rte_eth_dev *dev, uint32_t index);
230 static int ixgbe_set_default_mac_addr(struct rte_eth_dev *dev,
231                                            struct ether_addr *mac_addr);
232 static void ixgbe_dcb_init(struct ixgbe_hw *hw, struct ixgbe_dcb_config *dcb_config);
233 static bool is_device_supported(struct rte_eth_dev *dev,
234                                 struct rte_pci_driver *drv);
235
236 /* For Virtual Function support */
237 static int eth_ixgbevf_dev_init(struct rte_eth_dev *eth_dev);
238 static int eth_ixgbevf_dev_uninit(struct rte_eth_dev *eth_dev);
239 static int  ixgbevf_dev_configure(struct rte_eth_dev *dev);
240 static int  ixgbevf_dev_start(struct rte_eth_dev *dev);
241 static int ixgbevf_dev_link_update(struct rte_eth_dev *dev,
242                                    int wait_to_complete);
243 static void ixgbevf_dev_stop(struct rte_eth_dev *dev);
244 static void ixgbevf_dev_close(struct rte_eth_dev *dev);
245 static int  ixgbevf_dev_reset(struct rte_eth_dev *dev);
246 static void ixgbevf_intr_disable(struct ixgbe_hw *hw);
247 static void ixgbevf_intr_enable(struct ixgbe_hw *hw);
248 static int ixgbevf_dev_stats_get(struct rte_eth_dev *dev,
249                 struct rte_eth_stats *stats);
250 static void ixgbevf_dev_stats_reset(struct rte_eth_dev *dev);
251 static int ixgbevf_vlan_filter_set(struct rte_eth_dev *dev,
252                 uint16_t vlan_id, int on);
253 static void ixgbevf_vlan_strip_queue_set(struct rte_eth_dev *dev,
254                 uint16_t queue, int on);
255 static int ixgbevf_vlan_offload_set(struct rte_eth_dev *dev, int mask);
256 static void ixgbevf_set_vfta_all(struct rte_eth_dev *dev, bool on);
257 static int ixgbevf_dev_rx_queue_intr_enable(struct rte_eth_dev *dev,
258                                             uint16_t queue_id);
259 static int ixgbevf_dev_rx_queue_intr_disable(struct rte_eth_dev *dev,
260                                              uint16_t queue_id);
261 static void ixgbevf_set_ivar_map(struct ixgbe_hw *hw, int8_t direction,
262                                  uint8_t queue, uint8_t msix_vector);
263 static void ixgbevf_configure_msix(struct rte_eth_dev *dev);
264 static void ixgbevf_dev_allmulticast_enable(struct rte_eth_dev *dev);
265 static void ixgbevf_dev_allmulticast_disable(struct rte_eth_dev *dev);
266
267 /* For Eth VMDQ APIs support */
268 static int ixgbe_uc_hash_table_set(struct rte_eth_dev *dev, struct
269                 ether_addr * mac_addr, uint8_t on);
270 static int ixgbe_uc_all_hash_table_set(struct rte_eth_dev *dev, uint8_t on);
271 static int ixgbe_mirror_rule_set(struct rte_eth_dev *dev,
272                 struct rte_eth_mirror_conf *mirror_conf,
273                 uint8_t rule_id, uint8_t on);
274 static int ixgbe_mirror_rule_reset(struct rte_eth_dev *dev,
275                 uint8_t rule_id);
276 static int ixgbe_dev_rx_queue_intr_enable(struct rte_eth_dev *dev,
277                                           uint16_t queue_id);
278 static int ixgbe_dev_rx_queue_intr_disable(struct rte_eth_dev *dev,
279                                            uint16_t queue_id);
280 static void ixgbe_set_ivar_map(struct ixgbe_hw *hw, int8_t direction,
281                                uint8_t queue, uint8_t msix_vector);
282 static void ixgbe_configure_msix(struct rte_eth_dev *dev);
283
284 static int ixgbevf_add_mac_addr(struct rte_eth_dev *dev,
285                                 struct ether_addr *mac_addr,
286                                 uint32_t index, uint32_t pool);
287 static void ixgbevf_remove_mac_addr(struct rte_eth_dev *dev, uint32_t index);
288 static int ixgbevf_set_default_mac_addr(struct rte_eth_dev *dev,
289                                              struct ether_addr *mac_addr);
290 static int ixgbe_syn_filter_get(struct rte_eth_dev *dev,
291                         struct rte_eth_syn_filter *filter);
292 static int ixgbe_syn_filter_handle(struct rte_eth_dev *dev,
293                         enum rte_filter_op filter_op,
294                         void *arg);
295 static int ixgbe_add_5tuple_filter(struct rte_eth_dev *dev,
296                         struct ixgbe_5tuple_filter *filter);
297 static void ixgbe_remove_5tuple_filter(struct rte_eth_dev *dev,
298                         struct ixgbe_5tuple_filter *filter);
299 static int ixgbe_ntuple_filter_handle(struct rte_eth_dev *dev,
300                                 enum rte_filter_op filter_op,
301                                 void *arg);
302 static int ixgbe_get_ntuple_filter(struct rte_eth_dev *dev,
303                         struct rte_eth_ntuple_filter *filter);
304 static int ixgbe_ethertype_filter_handle(struct rte_eth_dev *dev,
305                                 enum rte_filter_op filter_op,
306                                 void *arg);
307 static int ixgbe_get_ethertype_filter(struct rte_eth_dev *dev,
308                         struct rte_eth_ethertype_filter *filter);
309 static int ixgbe_dev_filter_ctrl(struct rte_eth_dev *dev,
310                      enum rte_filter_type filter_type,
311                      enum rte_filter_op filter_op,
312                      void *arg);
313 static int ixgbevf_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu);
314
315 static int ixgbe_dev_set_mc_addr_list(struct rte_eth_dev *dev,
316                                       struct ether_addr *mc_addr_set,
317                                       uint32_t nb_mc_addr);
318 static int ixgbe_dev_get_dcb_info(struct rte_eth_dev *dev,
319                                    struct rte_eth_dcb_info *dcb_info);
320
321 static int ixgbe_get_reg_length(struct rte_eth_dev *dev);
322 static int ixgbe_get_regs(struct rte_eth_dev *dev,
323                             struct rte_dev_reg_info *regs);
324 static int ixgbe_get_eeprom_length(struct rte_eth_dev *dev);
325 static int ixgbe_get_eeprom(struct rte_eth_dev *dev,
326                                 struct rte_dev_eeprom_info *eeprom);
327 static int ixgbe_set_eeprom(struct rte_eth_dev *dev,
328                                 struct rte_dev_eeprom_info *eeprom);
329
330 static int ixgbevf_get_reg_length(struct rte_eth_dev *dev);
331 static int ixgbevf_get_regs(struct rte_eth_dev *dev,
332                                 struct rte_dev_reg_info *regs);
333
334 static int ixgbe_timesync_enable(struct rte_eth_dev *dev);
335 static int ixgbe_timesync_disable(struct rte_eth_dev *dev);
336 static int ixgbe_timesync_read_rx_timestamp(struct rte_eth_dev *dev,
337                                             struct timespec *timestamp,
338                                             uint32_t flags);
339 static int ixgbe_timesync_read_tx_timestamp(struct rte_eth_dev *dev,
340                                             struct timespec *timestamp);
341 static int ixgbe_timesync_adjust_time(struct rte_eth_dev *dev, int64_t delta);
342 static int ixgbe_timesync_read_time(struct rte_eth_dev *dev,
343                                    struct timespec *timestamp);
344 static int ixgbe_timesync_write_time(struct rte_eth_dev *dev,
345                                    const struct timespec *timestamp);
346 static void ixgbevf_dev_interrupt_handler(void *param);
347
348 static int ixgbe_dev_l2_tunnel_eth_type_conf
349         (struct rte_eth_dev *dev, struct rte_eth_l2_tunnel_conf *l2_tunnel);
350 static int ixgbe_dev_l2_tunnel_offload_set
351         (struct rte_eth_dev *dev,
352          struct rte_eth_l2_tunnel_conf *l2_tunnel,
353          uint32_t mask,
354          uint8_t en);
355 static int ixgbe_dev_l2_tunnel_filter_handle(struct rte_eth_dev *dev,
356                                              enum rte_filter_op filter_op,
357                                              void *arg);
358
359 static int ixgbe_dev_udp_tunnel_port_add(struct rte_eth_dev *dev,
360                                          struct rte_eth_udp_tunnel *udp_tunnel);
361 static int ixgbe_dev_udp_tunnel_port_del(struct rte_eth_dev *dev,
362                                          struct rte_eth_udp_tunnel *udp_tunnel);
363 static int ixgbe_filter_restore(struct rte_eth_dev *dev);
364 static void ixgbe_l2_tunnel_conf(struct rte_eth_dev *dev);
365
366 /*
367  * Define VF Stats MACRO for Non "cleared on read" register
368  */
369 #define UPDATE_VF_STAT(reg, last, cur)                          \
370 {                                                               \
371         uint32_t latest = IXGBE_READ_REG(hw, reg);              \
372         cur += (latest - last) & UINT_MAX;                      \
373         last = latest;                                          \
374 }
375
376 #define UPDATE_VF_STAT_36BIT(lsb, msb, last, cur)                \
377 {                                                                \
378         u64 new_lsb = IXGBE_READ_REG(hw, lsb);                   \
379         u64 new_msb = IXGBE_READ_REG(hw, msb);                   \
380         u64 latest = ((new_msb << 32) | new_lsb);                \
381         cur += (0x1000000000LL + latest - last) & 0xFFFFFFFFFLL; \
382         last = latest;                                           \
383 }
384
385 #define IXGBE_SET_HWSTRIP(h, q) do {\
386                 uint32_t idx = (q) / (sizeof((h)->bitmap[0]) * NBBY); \
387                 uint32_t bit = (q) % (sizeof((h)->bitmap[0]) * NBBY); \
388                 (h)->bitmap[idx] |= 1 << bit;\
389         } while (0)
390
391 #define IXGBE_CLEAR_HWSTRIP(h, q) do {\
392                 uint32_t idx = (q) / (sizeof((h)->bitmap[0]) * NBBY); \
393                 uint32_t bit = (q) % (sizeof((h)->bitmap[0]) * NBBY); \
394                 (h)->bitmap[idx] &= ~(1 << bit);\
395         } while (0)
396
397 #define IXGBE_GET_HWSTRIP(h, q, r) do {\
398                 uint32_t idx = (q) / (sizeof((h)->bitmap[0]) * NBBY); \
399                 uint32_t bit = (q) % (sizeof((h)->bitmap[0]) * NBBY); \
400                 (r) = (h)->bitmap[idx] >> bit & 1;\
401         } while (0)
402
403 int ixgbe_logtype_init;
404 int ixgbe_logtype_driver;
405
406 /*
407  * The set of PCI devices this driver supports
408  */
409 static const struct rte_pci_id pci_id_ixgbe_map[] = {
410         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598) },
411         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_BX) },
412         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AF_DUAL_PORT) },
413         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AF_SINGLE_PORT) },
414         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AT) },
415         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598AT2) },
416         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598EB_SFP_LOM) },
417         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598EB_CX4) },
418         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_CX4_DUAL_PORT) },
419         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_DA_DUAL_PORT) },
420         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM) },
421         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82598EB_XF_LR) },
422         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_KX4) },
423         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_KX4_MEZZ) },
424         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_KR) },
425         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_COMBO_BACKPLANE) },
426         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_CX4) },
427         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP) },
428         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_BACKPLANE_FCOE) },
429         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_FCOE) },
430         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_EM) },
431         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_SF2) },
432         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_SFP_SF_QP) },
433         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_QSFP_SF_QP) },
434         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599EN_SFP) },
435         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_XAUI_LOM) },
436         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_T3_LOM) },
437         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_LS) },
438         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X540T) },
439         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X540T1) },
440         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_SFP) },
441         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_10G_T) },
442         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_1G_T) },
443         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550T) },
444         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550T1) },
445         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_KR) },
446         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_KR_L) },
447         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_SFP_N) },
448         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_SGMII) },
449         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_SGMII_L) },
450         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_10G_T) },
451         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_QSFP) },
452         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_QSFP_N) },
453         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_SFP) },
454         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_1G_T) },
455         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_1G_T_L) },
456         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_KX4) },
457         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_KR) },
458 #ifdef RTE_LIBRTE_IXGBE_BYPASS
459         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_BYPASS) },
460 #endif
461         { .vendor_id = 0, /* sentinel */ },
462 };
463
464 /*
465  * The set of PCI devices this driver supports (for 82599 VF)
466  */
467 static const struct rte_pci_id pci_id_ixgbevf_map[] = {
468         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_VF) },
469         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_82599_VF_HV) },
470         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X540_VF) },
471         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X540_VF_HV) },
472         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550_VF_HV) },
473         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550_VF) },
474         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_VF) },
475         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_A_VF_HV) },
476         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_VF) },
477         { RTE_PCI_DEVICE(IXGBE_INTEL_VENDOR_ID, IXGBE_DEV_ID_X550EM_X_VF_HV) },
478         { .vendor_id = 0, /* sentinel */ },
479 };
480
481 static const struct rte_eth_desc_lim rx_desc_lim = {
482         .nb_max = IXGBE_MAX_RING_DESC,
483         .nb_min = IXGBE_MIN_RING_DESC,
484         .nb_align = IXGBE_RXD_ALIGN,
485 };
486
487 static const struct rte_eth_desc_lim tx_desc_lim = {
488         .nb_max = IXGBE_MAX_RING_DESC,
489         .nb_min = IXGBE_MIN_RING_DESC,
490         .nb_align = IXGBE_TXD_ALIGN,
491         .nb_seg_max = IXGBE_TX_MAX_SEG,
492         .nb_mtu_seg_max = IXGBE_TX_MAX_SEG,
493 };
494
495 static const struct eth_dev_ops ixgbe_eth_dev_ops = {
496         .dev_configure        = ixgbe_dev_configure,
497         .dev_start            = ixgbe_dev_start,
498         .dev_stop             = ixgbe_dev_stop,
499         .dev_set_link_up    = ixgbe_dev_set_link_up,
500         .dev_set_link_down  = ixgbe_dev_set_link_down,
501         .dev_close            = ixgbe_dev_close,
502         .dev_reset            = ixgbe_dev_reset,
503         .promiscuous_enable   = ixgbe_dev_promiscuous_enable,
504         .promiscuous_disable  = ixgbe_dev_promiscuous_disable,
505         .allmulticast_enable  = ixgbe_dev_allmulticast_enable,
506         .allmulticast_disable = ixgbe_dev_allmulticast_disable,
507         .link_update          = ixgbe_dev_link_update,
508         .stats_get            = ixgbe_dev_stats_get,
509         .xstats_get           = ixgbe_dev_xstats_get,
510         .xstats_get_by_id     = ixgbe_dev_xstats_get_by_id,
511         .stats_reset          = ixgbe_dev_stats_reset,
512         .xstats_reset         = ixgbe_dev_xstats_reset,
513         .xstats_get_names     = ixgbe_dev_xstats_get_names,
514         .xstats_get_names_by_id = ixgbe_dev_xstats_get_names_by_id,
515         .queue_stats_mapping_set = ixgbe_dev_queue_stats_mapping_set,
516         .fw_version_get       = ixgbe_fw_version_get,
517         .dev_infos_get        = ixgbe_dev_info_get,
518         .dev_supported_ptypes_get = ixgbe_dev_supported_ptypes_get,
519         .mtu_set              = ixgbe_dev_mtu_set,
520         .vlan_filter_set      = ixgbe_vlan_filter_set,
521         .vlan_tpid_set        = ixgbe_vlan_tpid_set,
522         .vlan_offload_set     = ixgbe_vlan_offload_set,
523         .vlan_strip_queue_set = ixgbe_vlan_strip_queue_set,
524         .rx_queue_start       = ixgbe_dev_rx_queue_start,
525         .rx_queue_stop        = ixgbe_dev_rx_queue_stop,
526         .tx_queue_start       = ixgbe_dev_tx_queue_start,
527         .tx_queue_stop        = ixgbe_dev_tx_queue_stop,
528         .rx_queue_setup       = ixgbe_dev_rx_queue_setup,
529         .rx_queue_intr_enable = ixgbe_dev_rx_queue_intr_enable,
530         .rx_queue_intr_disable = ixgbe_dev_rx_queue_intr_disable,
531         .rx_queue_release     = ixgbe_dev_rx_queue_release,
532         .rx_queue_count       = ixgbe_dev_rx_queue_count,
533         .rx_descriptor_done   = ixgbe_dev_rx_descriptor_done,
534         .rx_descriptor_status = ixgbe_dev_rx_descriptor_status,
535         .tx_descriptor_status = ixgbe_dev_tx_descriptor_status,
536         .tx_queue_setup       = ixgbe_dev_tx_queue_setup,
537         .tx_queue_release     = ixgbe_dev_tx_queue_release,
538         .dev_led_on           = ixgbe_dev_led_on,
539         .dev_led_off          = ixgbe_dev_led_off,
540         .flow_ctrl_get        = ixgbe_flow_ctrl_get,
541         .flow_ctrl_set        = ixgbe_flow_ctrl_set,
542         .priority_flow_ctrl_set = ixgbe_priority_flow_ctrl_set,
543         .mac_addr_add         = ixgbe_add_rar,
544         .mac_addr_remove      = ixgbe_remove_rar,
545         .mac_addr_set         = ixgbe_set_default_mac_addr,
546         .uc_hash_table_set    = ixgbe_uc_hash_table_set,
547         .uc_all_hash_table_set  = ixgbe_uc_all_hash_table_set,
548         .mirror_rule_set      = ixgbe_mirror_rule_set,
549         .mirror_rule_reset    = ixgbe_mirror_rule_reset,
550         .set_queue_rate_limit = ixgbe_set_queue_rate_limit,
551         .reta_update          = ixgbe_dev_rss_reta_update,
552         .reta_query           = ixgbe_dev_rss_reta_query,
553         .rss_hash_update      = ixgbe_dev_rss_hash_update,
554         .rss_hash_conf_get    = ixgbe_dev_rss_hash_conf_get,
555         .filter_ctrl          = ixgbe_dev_filter_ctrl,
556         .set_mc_addr_list     = ixgbe_dev_set_mc_addr_list,
557         .rxq_info_get         = ixgbe_rxq_info_get,
558         .txq_info_get         = ixgbe_txq_info_get,
559         .timesync_enable      = ixgbe_timesync_enable,
560         .timesync_disable     = ixgbe_timesync_disable,
561         .timesync_read_rx_timestamp = ixgbe_timesync_read_rx_timestamp,
562         .timesync_read_tx_timestamp = ixgbe_timesync_read_tx_timestamp,
563         .get_reg              = ixgbe_get_regs,
564         .get_eeprom_length    = ixgbe_get_eeprom_length,
565         .get_eeprom           = ixgbe_get_eeprom,
566         .set_eeprom           = ixgbe_set_eeprom,
567         .get_dcb_info         = ixgbe_dev_get_dcb_info,
568         .timesync_adjust_time = ixgbe_timesync_adjust_time,
569         .timesync_read_time   = ixgbe_timesync_read_time,
570         .timesync_write_time  = ixgbe_timesync_write_time,
571         .l2_tunnel_eth_type_conf = ixgbe_dev_l2_tunnel_eth_type_conf,
572         .l2_tunnel_offload_set   = ixgbe_dev_l2_tunnel_offload_set,
573         .udp_tunnel_port_add  = ixgbe_dev_udp_tunnel_port_add,
574         .udp_tunnel_port_del  = ixgbe_dev_udp_tunnel_port_del,
575         .tm_ops_get           = ixgbe_tm_ops_get,
576 };
577
578 /*
579  * dev_ops for virtual function, bare necessities for basic vf
580  * operation have been implemented
581  */
582 static const struct eth_dev_ops ixgbevf_eth_dev_ops = {
583         .dev_configure        = ixgbevf_dev_configure,
584         .dev_start            = ixgbevf_dev_start,
585         .dev_stop             = ixgbevf_dev_stop,
586         .link_update          = ixgbevf_dev_link_update,
587         .stats_get            = ixgbevf_dev_stats_get,
588         .xstats_get           = ixgbevf_dev_xstats_get,
589         .stats_reset          = ixgbevf_dev_stats_reset,
590         .xstats_reset         = ixgbevf_dev_stats_reset,
591         .xstats_get_names     = ixgbevf_dev_xstats_get_names,
592         .dev_close            = ixgbevf_dev_close,
593         .dev_reset            = ixgbevf_dev_reset,
594         .allmulticast_enable  = ixgbevf_dev_allmulticast_enable,
595         .allmulticast_disable = ixgbevf_dev_allmulticast_disable,
596         .dev_infos_get        = ixgbevf_dev_info_get,
597         .dev_supported_ptypes_get = ixgbe_dev_supported_ptypes_get,
598         .mtu_set              = ixgbevf_dev_set_mtu,
599         .vlan_filter_set      = ixgbevf_vlan_filter_set,
600         .vlan_strip_queue_set = ixgbevf_vlan_strip_queue_set,
601         .vlan_offload_set     = ixgbevf_vlan_offload_set,
602         .rx_queue_setup       = ixgbe_dev_rx_queue_setup,
603         .rx_queue_release     = ixgbe_dev_rx_queue_release,
604         .rx_descriptor_done   = ixgbe_dev_rx_descriptor_done,
605         .rx_descriptor_status = ixgbe_dev_rx_descriptor_status,
606         .tx_descriptor_status = ixgbe_dev_tx_descriptor_status,
607         .tx_queue_setup       = ixgbe_dev_tx_queue_setup,
608         .tx_queue_release     = ixgbe_dev_tx_queue_release,
609         .rx_queue_intr_enable = ixgbevf_dev_rx_queue_intr_enable,
610         .rx_queue_intr_disable = ixgbevf_dev_rx_queue_intr_disable,
611         .mac_addr_add         = ixgbevf_add_mac_addr,
612         .mac_addr_remove      = ixgbevf_remove_mac_addr,
613         .set_mc_addr_list     = ixgbe_dev_set_mc_addr_list,
614         .rxq_info_get         = ixgbe_rxq_info_get,
615         .txq_info_get         = ixgbe_txq_info_get,
616         .mac_addr_set         = ixgbevf_set_default_mac_addr,
617         .get_reg              = ixgbevf_get_regs,
618         .reta_update          = ixgbe_dev_rss_reta_update,
619         .reta_query           = ixgbe_dev_rss_reta_query,
620         .rss_hash_update      = ixgbe_dev_rss_hash_update,
621         .rss_hash_conf_get    = ixgbe_dev_rss_hash_conf_get,
622 };
623
624 /* store statistics names and its offset in stats structure */
625 struct rte_ixgbe_xstats_name_off {
626         char name[RTE_ETH_XSTATS_NAME_SIZE];
627         unsigned offset;
628 };
629
630 static const struct rte_ixgbe_xstats_name_off rte_ixgbe_stats_strings[] = {
631         {"rx_crc_errors", offsetof(struct ixgbe_hw_stats, crcerrs)},
632         {"rx_illegal_byte_errors", offsetof(struct ixgbe_hw_stats, illerrc)},
633         {"rx_error_bytes", offsetof(struct ixgbe_hw_stats, errbc)},
634         {"mac_local_errors", offsetof(struct ixgbe_hw_stats, mlfc)},
635         {"mac_remote_errors", offsetof(struct ixgbe_hw_stats, mrfc)},
636         {"rx_length_errors", offsetof(struct ixgbe_hw_stats, rlec)},
637         {"tx_xon_packets", offsetof(struct ixgbe_hw_stats, lxontxc)},
638         {"rx_xon_packets", offsetof(struct ixgbe_hw_stats, lxonrxc)},
639         {"tx_xoff_packets", offsetof(struct ixgbe_hw_stats, lxofftxc)},
640         {"rx_xoff_packets", offsetof(struct ixgbe_hw_stats, lxoffrxc)},
641         {"rx_size_64_packets", offsetof(struct ixgbe_hw_stats, prc64)},
642         {"rx_size_65_to_127_packets", offsetof(struct ixgbe_hw_stats, prc127)},
643         {"rx_size_128_to_255_packets", offsetof(struct ixgbe_hw_stats, prc255)},
644         {"rx_size_256_to_511_packets", offsetof(struct ixgbe_hw_stats, prc511)},
645         {"rx_size_512_to_1023_packets", offsetof(struct ixgbe_hw_stats,
646                 prc1023)},
647         {"rx_size_1024_to_max_packets", offsetof(struct ixgbe_hw_stats,
648                 prc1522)},
649         {"rx_broadcast_packets", offsetof(struct ixgbe_hw_stats, bprc)},
650         {"rx_multicast_packets", offsetof(struct ixgbe_hw_stats, mprc)},
651         {"rx_fragment_errors", offsetof(struct ixgbe_hw_stats, rfc)},
652         {"rx_undersize_errors", offsetof(struct ixgbe_hw_stats, ruc)},
653         {"rx_oversize_errors", offsetof(struct ixgbe_hw_stats, roc)},
654         {"rx_jabber_errors", offsetof(struct ixgbe_hw_stats, rjc)},
655         {"rx_management_packets", offsetof(struct ixgbe_hw_stats, mngprc)},
656         {"rx_management_dropped", offsetof(struct ixgbe_hw_stats, mngpdc)},
657         {"tx_management_packets", offsetof(struct ixgbe_hw_stats, mngptc)},
658         {"rx_total_packets", offsetof(struct ixgbe_hw_stats, tpr)},
659         {"rx_total_bytes", offsetof(struct ixgbe_hw_stats, tor)},
660         {"tx_total_packets", offsetof(struct ixgbe_hw_stats, tpt)},
661         {"tx_size_64_packets", offsetof(struct ixgbe_hw_stats, ptc64)},
662         {"tx_size_65_to_127_packets", offsetof(struct ixgbe_hw_stats, ptc127)},
663         {"tx_size_128_to_255_packets", offsetof(struct ixgbe_hw_stats, ptc255)},
664         {"tx_size_256_to_511_packets", offsetof(struct ixgbe_hw_stats, ptc511)},
665         {"tx_size_512_to_1023_packets", offsetof(struct ixgbe_hw_stats,
666                 ptc1023)},
667         {"tx_size_1024_to_max_packets", offsetof(struct ixgbe_hw_stats,
668                 ptc1522)},
669         {"tx_multicast_packets", offsetof(struct ixgbe_hw_stats, mptc)},
670         {"tx_broadcast_packets", offsetof(struct ixgbe_hw_stats, bptc)},
671         {"rx_mac_short_packet_dropped", offsetof(struct ixgbe_hw_stats, mspdc)},
672         {"rx_l3_l4_xsum_error", offsetof(struct ixgbe_hw_stats, xec)},
673
674         {"flow_director_added_filters", offsetof(struct ixgbe_hw_stats,
675                 fdirustat_add)},
676         {"flow_director_removed_filters", offsetof(struct ixgbe_hw_stats,
677                 fdirustat_remove)},
678         {"flow_director_filter_add_errors", offsetof(struct ixgbe_hw_stats,
679                 fdirfstat_fadd)},
680         {"flow_director_filter_remove_errors", offsetof(struct ixgbe_hw_stats,
681                 fdirfstat_fremove)},
682         {"flow_director_matched_filters", offsetof(struct ixgbe_hw_stats,
683                 fdirmatch)},
684         {"flow_director_missed_filters", offsetof(struct ixgbe_hw_stats,
685                 fdirmiss)},
686
687         {"rx_fcoe_crc_errors", offsetof(struct ixgbe_hw_stats, fccrc)},
688         {"rx_fcoe_dropped", offsetof(struct ixgbe_hw_stats, fcoerpdc)},
689         {"rx_fcoe_mbuf_allocation_errors", offsetof(struct ixgbe_hw_stats,
690                 fclast)},
691         {"rx_fcoe_packets", offsetof(struct ixgbe_hw_stats, fcoeprc)},
692         {"tx_fcoe_packets", offsetof(struct ixgbe_hw_stats, fcoeptc)},
693         {"rx_fcoe_bytes", offsetof(struct ixgbe_hw_stats, fcoedwrc)},
694         {"tx_fcoe_bytes", offsetof(struct ixgbe_hw_stats, fcoedwtc)},
695         {"rx_fcoe_no_direct_data_placement", offsetof(struct ixgbe_hw_stats,
696                 fcoe_noddp)},
697         {"rx_fcoe_no_direct_data_placement_ext_buff",
698                 offsetof(struct ixgbe_hw_stats, fcoe_noddp_ext_buff)},
699
700         {"tx_flow_control_xon_packets", offsetof(struct ixgbe_hw_stats,
701                 lxontxc)},
702         {"rx_flow_control_xon_packets", offsetof(struct ixgbe_hw_stats,
703                 lxonrxc)},
704         {"tx_flow_control_xoff_packets", offsetof(struct ixgbe_hw_stats,
705                 lxofftxc)},
706         {"rx_flow_control_xoff_packets", offsetof(struct ixgbe_hw_stats,
707                 lxoffrxc)},
708         {"rx_total_missed_packets", offsetof(struct ixgbe_hw_stats, mpctotal)},
709 };
710
711 #define IXGBE_NB_HW_STATS (sizeof(rte_ixgbe_stats_strings) / \
712                            sizeof(rte_ixgbe_stats_strings[0]))
713
714 /* MACsec statistics */
715 static const struct rte_ixgbe_xstats_name_off rte_ixgbe_macsec_strings[] = {
716         {"out_pkts_untagged", offsetof(struct ixgbe_macsec_stats,
717                 out_pkts_untagged)},
718         {"out_pkts_encrypted", offsetof(struct ixgbe_macsec_stats,
719                 out_pkts_encrypted)},
720         {"out_pkts_protected", offsetof(struct ixgbe_macsec_stats,
721                 out_pkts_protected)},
722         {"out_octets_encrypted", offsetof(struct ixgbe_macsec_stats,
723                 out_octets_encrypted)},
724         {"out_octets_protected", offsetof(struct ixgbe_macsec_stats,
725                 out_octets_protected)},
726         {"in_pkts_untagged", offsetof(struct ixgbe_macsec_stats,
727                 in_pkts_untagged)},
728         {"in_pkts_badtag", offsetof(struct ixgbe_macsec_stats,
729                 in_pkts_badtag)},
730         {"in_pkts_nosci", offsetof(struct ixgbe_macsec_stats,
731                 in_pkts_nosci)},
732         {"in_pkts_unknownsci", offsetof(struct ixgbe_macsec_stats,
733                 in_pkts_unknownsci)},
734         {"in_octets_decrypted", offsetof(struct ixgbe_macsec_stats,
735                 in_octets_decrypted)},
736         {"in_octets_validated", offsetof(struct ixgbe_macsec_stats,
737                 in_octets_validated)},
738         {"in_pkts_unchecked", offsetof(struct ixgbe_macsec_stats,
739                 in_pkts_unchecked)},
740         {"in_pkts_delayed", offsetof(struct ixgbe_macsec_stats,
741                 in_pkts_delayed)},
742         {"in_pkts_late", offsetof(struct ixgbe_macsec_stats,
743                 in_pkts_late)},
744         {"in_pkts_ok", offsetof(struct ixgbe_macsec_stats,
745                 in_pkts_ok)},
746         {"in_pkts_invalid", offsetof(struct ixgbe_macsec_stats,
747                 in_pkts_invalid)},
748         {"in_pkts_notvalid", offsetof(struct ixgbe_macsec_stats,
749                 in_pkts_notvalid)},
750         {"in_pkts_unusedsa", offsetof(struct ixgbe_macsec_stats,
751                 in_pkts_unusedsa)},
752         {"in_pkts_notusingsa", offsetof(struct ixgbe_macsec_stats,
753                 in_pkts_notusingsa)},
754 };
755
756 #define IXGBE_NB_MACSEC_STATS (sizeof(rte_ixgbe_macsec_strings) / \
757                            sizeof(rte_ixgbe_macsec_strings[0]))
758
759 /* Per-queue statistics */
760 static const struct rte_ixgbe_xstats_name_off rte_ixgbe_rxq_strings[] = {
761         {"mbuf_allocation_errors", offsetof(struct ixgbe_hw_stats, rnbc)},
762         {"dropped", offsetof(struct ixgbe_hw_stats, mpc)},
763         {"xon_packets", offsetof(struct ixgbe_hw_stats, pxonrxc)},
764         {"xoff_packets", offsetof(struct ixgbe_hw_stats, pxoffrxc)},
765 };
766
767 #define IXGBE_NB_RXQ_PRIO_STATS (sizeof(rte_ixgbe_rxq_strings) / \
768                            sizeof(rte_ixgbe_rxq_strings[0]))
769 #define IXGBE_NB_RXQ_PRIO_VALUES 8
770
771 static const struct rte_ixgbe_xstats_name_off rte_ixgbe_txq_strings[] = {
772         {"xon_packets", offsetof(struct ixgbe_hw_stats, pxontxc)},
773         {"xoff_packets", offsetof(struct ixgbe_hw_stats, pxofftxc)},
774         {"xon_to_xoff_packets", offsetof(struct ixgbe_hw_stats,
775                 pxon2offc)},
776 };
777
778 #define IXGBE_NB_TXQ_PRIO_STATS (sizeof(rte_ixgbe_txq_strings) / \
779                            sizeof(rte_ixgbe_txq_strings[0]))
780 #define IXGBE_NB_TXQ_PRIO_VALUES 8
781
782 static const struct rte_ixgbe_xstats_name_off rte_ixgbevf_stats_strings[] = {
783         {"rx_multicast_packets", offsetof(struct ixgbevf_hw_stats, vfmprc)},
784 };
785
786 #define IXGBEVF_NB_XSTATS (sizeof(rte_ixgbevf_stats_strings) /  \
787                 sizeof(rte_ixgbevf_stats_strings[0]))
788
789 /*
790  * This function is the same as ixgbe_is_sfp() in base/ixgbe.h.
791  */
792 static inline int
793 ixgbe_is_sfp(struct ixgbe_hw *hw)
794 {
795         switch (hw->phy.type) {
796         case ixgbe_phy_sfp_avago:
797         case ixgbe_phy_sfp_ftl:
798         case ixgbe_phy_sfp_intel:
799         case ixgbe_phy_sfp_unknown:
800         case ixgbe_phy_sfp_passive_tyco:
801         case ixgbe_phy_sfp_passive_unknown:
802                 return 1;
803         default:
804                 return 0;
805         }
806 }
807
808 static inline int32_t
809 ixgbe_pf_reset_hw(struct ixgbe_hw *hw)
810 {
811         uint32_t ctrl_ext;
812         int32_t status;
813
814         status = ixgbe_reset_hw(hw);
815
816         ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
817         /* Set PF Reset Done bit so PF/VF Mail Ops can work */
818         ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
819         IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
820         IXGBE_WRITE_FLUSH(hw);
821
822         if (status == IXGBE_ERR_SFP_NOT_PRESENT)
823                 status = IXGBE_SUCCESS;
824         return status;
825 }
826
827 static inline void
828 ixgbe_enable_intr(struct rte_eth_dev *dev)
829 {
830         struct ixgbe_interrupt *intr =
831                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
832         struct ixgbe_hw *hw =
833                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
834
835         IXGBE_WRITE_REG(hw, IXGBE_EIMS, intr->mask);
836         IXGBE_WRITE_FLUSH(hw);
837 }
838
839 /*
840  * This function is based on ixgbe_disable_intr() in base/ixgbe.h.
841  */
842 static void
843 ixgbe_disable_intr(struct ixgbe_hw *hw)
844 {
845         PMD_INIT_FUNC_TRACE();
846
847         if (hw->mac.type == ixgbe_mac_82598EB) {
848                 IXGBE_WRITE_REG(hw, IXGBE_EIMC, ~0);
849         } else {
850                 IXGBE_WRITE_REG(hw, IXGBE_EIMC, 0xFFFF0000);
851                 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), ~0);
852                 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), ~0);
853         }
854         IXGBE_WRITE_FLUSH(hw);
855 }
856
857 /*
858  * This function resets queue statistics mapping registers.
859  * From Niantic datasheet, Initialization of Statistics section:
860  * "...if software requires the queue counters, the RQSMR and TQSM registers
861  * must be re-programmed following a device reset.
862  */
863 static void
864 ixgbe_reset_qstat_mappings(struct ixgbe_hw *hw)
865 {
866         uint32_t i;
867
868         for (i = 0; i != IXGBE_NB_STAT_MAPPING_REGS; i++) {
869                 IXGBE_WRITE_REG(hw, IXGBE_RQSMR(i), 0);
870                 IXGBE_WRITE_REG(hw, IXGBE_TQSM(i), 0);
871         }
872 }
873
874
875 static int
876 ixgbe_dev_queue_stats_mapping_set(struct rte_eth_dev *eth_dev,
877                                   uint16_t queue_id,
878                                   uint8_t stat_idx,
879                                   uint8_t is_rx)
880 {
881 #define QSM_REG_NB_BITS_PER_QMAP_FIELD 8
882 #define NB_QMAP_FIELDS_PER_QSM_REG 4
883 #define QMAP_FIELD_RESERVED_BITS_MASK 0x0f
884
885         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
886         struct ixgbe_stat_mapping_registers *stat_mappings =
887                 IXGBE_DEV_PRIVATE_TO_STAT_MAPPINGS(eth_dev->data->dev_private);
888         uint32_t qsmr_mask = 0;
889         uint32_t clearing_mask = QMAP_FIELD_RESERVED_BITS_MASK;
890         uint32_t q_map;
891         uint8_t n, offset;
892
893         if ((hw->mac.type != ixgbe_mac_82599EB) &&
894                 (hw->mac.type != ixgbe_mac_X540) &&
895                 (hw->mac.type != ixgbe_mac_X550) &&
896                 (hw->mac.type != ixgbe_mac_X550EM_x) &&
897                 (hw->mac.type != ixgbe_mac_X550EM_a))
898                 return -ENOSYS;
899
900         PMD_INIT_LOG(DEBUG, "Setting port %d, %s queue_id %d to stat index %d",
901                      (int)(eth_dev->data->port_id), is_rx ? "RX" : "TX",
902                      queue_id, stat_idx);
903
904         n = (uint8_t)(queue_id / NB_QMAP_FIELDS_PER_QSM_REG);
905         if (n >= IXGBE_NB_STAT_MAPPING_REGS) {
906                 PMD_INIT_LOG(ERR, "Nb of stat mapping registers exceeded");
907                 return -EIO;
908         }
909         offset = (uint8_t)(queue_id % NB_QMAP_FIELDS_PER_QSM_REG);
910
911         /* Now clear any previous stat_idx set */
912         clearing_mask <<= (QSM_REG_NB_BITS_PER_QMAP_FIELD * offset);
913         if (!is_rx)
914                 stat_mappings->tqsm[n] &= ~clearing_mask;
915         else
916                 stat_mappings->rqsmr[n] &= ~clearing_mask;
917
918         q_map = (uint32_t)stat_idx;
919         q_map &= QMAP_FIELD_RESERVED_BITS_MASK;
920         qsmr_mask = q_map << (QSM_REG_NB_BITS_PER_QMAP_FIELD * offset);
921         if (!is_rx)
922                 stat_mappings->tqsm[n] |= qsmr_mask;
923         else
924                 stat_mappings->rqsmr[n] |= qsmr_mask;
925
926         PMD_INIT_LOG(DEBUG, "Set port %d, %s queue_id %d to stat index %d",
927                      (int)(eth_dev->data->port_id), is_rx ? "RX" : "TX",
928                      queue_id, stat_idx);
929         PMD_INIT_LOG(DEBUG, "%s[%d] = 0x%08x", is_rx ? "RQSMR" : "TQSM", n,
930                      is_rx ? stat_mappings->rqsmr[n] : stat_mappings->tqsm[n]);
931
932         /* Now write the mapping in the appropriate register */
933         if (is_rx) {
934                 PMD_INIT_LOG(DEBUG, "Write 0x%x to RX IXGBE stat mapping reg:%d",
935                              stat_mappings->rqsmr[n], n);
936                 IXGBE_WRITE_REG(hw, IXGBE_RQSMR(n), stat_mappings->rqsmr[n]);
937         } else {
938                 PMD_INIT_LOG(DEBUG, "Write 0x%x to TX IXGBE stat mapping reg:%d",
939                              stat_mappings->tqsm[n], n);
940                 IXGBE_WRITE_REG(hw, IXGBE_TQSM(n), stat_mappings->tqsm[n]);
941         }
942         return 0;
943 }
944
945 static void
946 ixgbe_restore_statistics_mapping(struct rte_eth_dev *dev)
947 {
948         struct ixgbe_stat_mapping_registers *stat_mappings =
949                 IXGBE_DEV_PRIVATE_TO_STAT_MAPPINGS(dev->data->dev_private);
950         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
951         int i;
952
953         /* write whatever was in stat mapping table to the NIC */
954         for (i = 0; i < IXGBE_NB_STAT_MAPPING_REGS; i++) {
955                 /* rx */
956                 IXGBE_WRITE_REG(hw, IXGBE_RQSMR(i), stat_mappings->rqsmr[i]);
957
958                 /* tx */
959                 IXGBE_WRITE_REG(hw, IXGBE_TQSM(i), stat_mappings->tqsm[i]);
960         }
961 }
962
963 static void
964 ixgbe_dcb_init(struct ixgbe_hw *hw, struct ixgbe_dcb_config *dcb_config)
965 {
966         uint8_t i;
967         struct ixgbe_dcb_tc_config *tc;
968         uint8_t dcb_max_tc = IXGBE_DCB_MAX_TRAFFIC_CLASS;
969
970         dcb_config->num_tcs.pg_tcs = dcb_max_tc;
971         dcb_config->num_tcs.pfc_tcs = dcb_max_tc;
972         for (i = 0; i < dcb_max_tc; i++) {
973                 tc = &dcb_config->tc_config[i];
974                 tc->path[IXGBE_DCB_TX_CONFIG].bwg_id = i;
975                 tc->path[IXGBE_DCB_TX_CONFIG].bwg_percent =
976                                  (uint8_t)(100/dcb_max_tc + (i & 1));
977                 tc->path[IXGBE_DCB_RX_CONFIG].bwg_id = i;
978                 tc->path[IXGBE_DCB_RX_CONFIG].bwg_percent =
979                                  (uint8_t)(100/dcb_max_tc + (i & 1));
980                 tc->pfc = ixgbe_dcb_pfc_disabled;
981         }
982
983         /* Initialize default user to priority mapping, UPx->TC0 */
984         tc = &dcb_config->tc_config[0];
985         tc->path[IXGBE_DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
986         tc->path[IXGBE_DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
987         for (i = 0; i < IXGBE_DCB_MAX_BW_GROUP; i++) {
988                 dcb_config->bw_percentage[IXGBE_DCB_TX_CONFIG][i] = 100;
989                 dcb_config->bw_percentage[IXGBE_DCB_RX_CONFIG][i] = 100;
990         }
991         dcb_config->rx_pba_cfg = ixgbe_dcb_pba_equal;
992         dcb_config->pfc_mode_enable = false;
993         dcb_config->vt_mode = true;
994         dcb_config->round_robin_enable = false;
995         /* support all DCB capabilities in 82599 */
996         dcb_config->support.capabilities = 0xFF;
997
998         /*we only support 4 Tcs for X540, X550 */
999         if (hw->mac.type == ixgbe_mac_X540 ||
1000                 hw->mac.type == ixgbe_mac_X550 ||
1001                 hw->mac.type == ixgbe_mac_X550EM_x ||
1002                 hw->mac.type == ixgbe_mac_X550EM_a) {
1003                 dcb_config->num_tcs.pg_tcs = 4;
1004                 dcb_config->num_tcs.pfc_tcs = 4;
1005         }
1006 }
1007
1008 /*
1009  * Ensure that all locks are released before first NVM or PHY access
1010  */
1011 static void
1012 ixgbe_swfw_lock_reset(struct ixgbe_hw *hw)
1013 {
1014         uint16_t mask;
1015
1016         /*
1017          * Phy lock should not fail in this early stage. If this is the case,
1018          * it is due to an improper exit of the application.
1019          * So force the release of the faulty lock. Release of common lock
1020          * is done automatically by swfw_sync function.
1021          */
1022         mask = IXGBE_GSSR_PHY0_SM << hw->bus.func;
1023         if (ixgbe_acquire_swfw_semaphore(hw, mask) < 0) {
1024                 PMD_DRV_LOG(DEBUG, "SWFW phy%d lock released", hw->bus.func);
1025         }
1026         ixgbe_release_swfw_semaphore(hw, mask);
1027
1028         /*
1029          * These ones are more tricky since they are common to all ports; but
1030          * swfw_sync retries last long enough (1s) to be almost sure that if
1031          * lock can not be taken it is due to an improper lock of the
1032          * semaphore.
1033          */
1034         mask = IXGBE_GSSR_EEP_SM | IXGBE_GSSR_MAC_CSR_SM | IXGBE_GSSR_SW_MNG_SM;
1035         if (ixgbe_acquire_swfw_semaphore(hw, mask) < 0) {
1036                 PMD_DRV_LOG(DEBUG, "SWFW common locks released");
1037         }
1038         ixgbe_release_swfw_semaphore(hw, mask);
1039 }
1040
1041 /*
1042  * This function is based on code in ixgbe_attach() in base/ixgbe.c.
1043  * It returns 0 on success.
1044  */
1045 static int
1046 eth_ixgbe_dev_init(struct rte_eth_dev *eth_dev)
1047 {
1048         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1049         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1050         struct ixgbe_hw *hw =
1051                 IXGBE_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
1052         struct ixgbe_vfta *shadow_vfta =
1053                 IXGBE_DEV_PRIVATE_TO_VFTA(eth_dev->data->dev_private);
1054         struct ixgbe_hwstrip *hwstrip =
1055                 IXGBE_DEV_PRIVATE_TO_HWSTRIP_BITMAP(eth_dev->data->dev_private);
1056         struct ixgbe_dcb_config *dcb_config =
1057                 IXGBE_DEV_PRIVATE_TO_DCB_CFG(eth_dev->data->dev_private);
1058         struct ixgbe_filter_info *filter_info =
1059                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(eth_dev->data->dev_private);
1060         struct ixgbe_bw_conf *bw_conf =
1061                 IXGBE_DEV_PRIVATE_TO_BW_CONF(eth_dev->data->dev_private);
1062         uint32_t ctrl_ext;
1063         uint16_t csum;
1064         int diag, i;
1065
1066         PMD_INIT_FUNC_TRACE();
1067
1068         eth_dev->dev_ops = &ixgbe_eth_dev_ops;
1069         eth_dev->rx_pkt_burst = &ixgbe_recv_pkts;
1070         eth_dev->tx_pkt_burst = &ixgbe_xmit_pkts;
1071         eth_dev->tx_pkt_prepare = &ixgbe_prep_pkts;
1072
1073         /*
1074          * For secondary processes, we don't initialise any further as primary
1075          * has already done this work. Only check we don't need a different
1076          * RX and TX function.
1077          */
1078         if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1079                 struct ixgbe_tx_queue *txq;
1080                 /* TX queue function in primary, set by last queue initialized
1081                  * Tx queue may not initialized by primary process
1082                  */
1083                 if (eth_dev->data->tx_queues) {
1084                         txq = eth_dev->data->tx_queues[eth_dev->data->nb_tx_queues-1];
1085                         ixgbe_set_tx_function(eth_dev, txq);
1086                 } else {
1087                         /* Use default TX function if we get here */
1088                         PMD_INIT_LOG(NOTICE, "No TX queues configured yet. "
1089                                      "Using default TX function.");
1090                 }
1091
1092                 ixgbe_set_rx_function(eth_dev);
1093
1094                 return 0;
1095         }
1096
1097         rte_eth_copy_pci_info(eth_dev, pci_dev);
1098
1099         /* Vendor and Device ID need to be set before init of shared code */
1100         hw->device_id = pci_dev->id.device_id;
1101         hw->vendor_id = pci_dev->id.vendor_id;
1102         hw->hw_addr = (void *)pci_dev->mem_resource[0].addr;
1103         hw->allow_unsupported_sfp = 1;
1104
1105         /* Initialize the shared code (base driver) */
1106 #ifdef RTE_LIBRTE_IXGBE_BYPASS
1107         diag = ixgbe_bypass_init_shared_code(hw);
1108 #else
1109         diag = ixgbe_init_shared_code(hw);
1110 #endif /* RTE_LIBRTE_IXGBE_BYPASS */
1111
1112         if (diag != IXGBE_SUCCESS) {
1113                 PMD_INIT_LOG(ERR, "Shared code init failed: %d", diag);
1114                 return -EIO;
1115         }
1116
1117         /* pick up the PCI bus settings for reporting later */
1118         ixgbe_get_bus_info(hw);
1119
1120         /* Unlock any pending hardware semaphore */
1121         ixgbe_swfw_lock_reset(hw);
1122
1123 #ifdef RTE_LIBRTE_SECURITY
1124         /* Initialize security_ctx only for primary process*/
1125         if (ixgbe_ipsec_ctx_create(eth_dev))
1126                 return -ENOMEM;
1127 #endif
1128
1129         /* Initialize DCB configuration*/
1130         memset(dcb_config, 0, sizeof(struct ixgbe_dcb_config));
1131         ixgbe_dcb_init(hw, dcb_config);
1132         /* Get Hardware Flow Control setting */
1133         hw->fc.requested_mode = ixgbe_fc_full;
1134         hw->fc.current_mode = ixgbe_fc_full;
1135         hw->fc.pause_time = IXGBE_FC_PAUSE;
1136         for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
1137                 hw->fc.low_water[i] = IXGBE_FC_LO;
1138                 hw->fc.high_water[i] = IXGBE_FC_HI;
1139         }
1140         hw->fc.send_xon = 1;
1141
1142         /* Make sure we have a good EEPROM before we read from it */
1143         diag = ixgbe_validate_eeprom_checksum(hw, &csum);
1144         if (diag != IXGBE_SUCCESS) {
1145                 PMD_INIT_LOG(ERR, "The EEPROM checksum is not valid: %d", diag);
1146                 return -EIO;
1147         }
1148
1149 #ifdef RTE_LIBRTE_IXGBE_BYPASS
1150         diag = ixgbe_bypass_init_hw(hw);
1151 #else
1152         diag = ixgbe_init_hw(hw);
1153 #endif /* RTE_LIBRTE_IXGBE_BYPASS */
1154
1155         /*
1156          * Devices with copper phys will fail to initialise if ixgbe_init_hw()
1157          * is called too soon after the kernel driver unbinding/binding occurs.
1158          * The failure occurs in ixgbe_identify_phy_generic() for all devices,
1159          * but for non-copper devies, ixgbe_identify_sfp_module_generic() is
1160          * also called. See ixgbe_identify_phy_82599(). The reason for the
1161          * failure is not known, and only occuts when virtualisation features
1162          * are disabled in the bios. A delay of 100ms  was found to be enough by
1163          * trial-and-error, and is doubled to be safe.
1164          */
1165         if (diag && (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)) {
1166                 rte_delay_ms(200);
1167                 diag = ixgbe_init_hw(hw);
1168         }
1169
1170         if (diag == IXGBE_ERR_SFP_NOT_PRESENT)
1171                 diag = IXGBE_SUCCESS;
1172
1173         if (diag == IXGBE_ERR_EEPROM_VERSION) {
1174                 PMD_INIT_LOG(ERR, "This device is a pre-production adapter/"
1175                              "LOM.  Please be aware there may be issues associated "
1176                              "with your hardware.");
1177                 PMD_INIT_LOG(ERR, "If you are experiencing problems "
1178                              "please contact your Intel or hardware representative "
1179                              "who provided you with this hardware.");
1180         } else if (diag == IXGBE_ERR_SFP_NOT_SUPPORTED)
1181                 PMD_INIT_LOG(ERR, "Unsupported SFP+ Module");
1182         if (diag) {
1183                 PMD_INIT_LOG(ERR, "Hardware Initialization Failure: %d", diag);
1184                 return -EIO;
1185         }
1186
1187         /* Reset the hw statistics */
1188         ixgbe_dev_stats_reset(eth_dev);
1189
1190         /* disable interrupt */
1191         ixgbe_disable_intr(hw);
1192
1193         /* reset mappings for queue statistics hw counters*/
1194         ixgbe_reset_qstat_mappings(hw);
1195
1196         /* Allocate memory for storing MAC addresses */
1197         eth_dev->data->mac_addrs = rte_zmalloc("ixgbe", ETHER_ADDR_LEN *
1198                                                hw->mac.num_rar_entries, 0);
1199         if (eth_dev->data->mac_addrs == NULL) {
1200                 PMD_INIT_LOG(ERR,
1201                              "Failed to allocate %u bytes needed to store "
1202                              "MAC addresses",
1203                              ETHER_ADDR_LEN * hw->mac.num_rar_entries);
1204                 return -ENOMEM;
1205         }
1206         /* Copy the permanent MAC address */
1207         ether_addr_copy((struct ether_addr *) hw->mac.perm_addr,
1208                         &eth_dev->data->mac_addrs[0]);
1209
1210         /* Allocate memory for storing hash filter MAC addresses */
1211         eth_dev->data->hash_mac_addrs = rte_zmalloc("ixgbe", ETHER_ADDR_LEN *
1212                                                     IXGBE_VMDQ_NUM_UC_MAC, 0);
1213         if (eth_dev->data->hash_mac_addrs == NULL) {
1214                 PMD_INIT_LOG(ERR,
1215                              "Failed to allocate %d bytes needed to store MAC addresses",
1216                              ETHER_ADDR_LEN * IXGBE_VMDQ_NUM_UC_MAC);
1217                 return -ENOMEM;
1218         }
1219
1220         /* initialize the vfta */
1221         memset(shadow_vfta, 0, sizeof(*shadow_vfta));
1222
1223         /* initialize the hw strip bitmap*/
1224         memset(hwstrip, 0, sizeof(*hwstrip));
1225
1226         /* initialize PF if max_vfs not zero */
1227         ixgbe_pf_host_init(eth_dev);
1228
1229         ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
1230         /* let hardware know driver is loaded */
1231         ctrl_ext |= IXGBE_CTRL_EXT_DRV_LOAD;
1232         /* Set PF Reset Done bit so PF/VF Mail Ops can work */
1233         ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
1234         IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
1235         IXGBE_WRITE_FLUSH(hw);
1236
1237         if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
1238                 PMD_INIT_LOG(DEBUG, "MAC: %d, PHY: %d, SFP+: %d",
1239                              (int) hw->mac.type, (int) hw->phy.type,
1240                              (int) hw->phy.sfp_type);
1241         else
1242                 PMD_INIT_LOG(DEBUG, "MAC: %d, PHY: %d",
1243                              (int) hw->mac.type, (int) hw->phy.type);
1244
1245         PMD_INIT_LOG(DEBUG, "port %d vendorID=0x%x deviceID=0x%x",
1246                      eth_dev->data->port_id, pci_dev->id.vendor_id,
1247                      pci_dev->id.device_id);
1248
1249         rte_intr_callback_register(intr_handle,
1250                                    ixgbe_dev_interrupt_handler, eth_dev);
1251
1252         /* enable uio/vfio intr/eventfd mapping */
1253         rte_intr_enable(intr_handle);
1254
1255         /* enable support intr */
1256         ixgbe_enable_intr(eth_dev);
1257
1258         /* initialize filter info */
1259         memset(filter_info, 0,
1260                sizeof(struct ixgbe_filter_info));
1261
1262         /* initialize 5tuple filter list */
1263         TAILQ_INIT(&filter_info->fivetuple_list);
1264
1265         /* initialize flow director filter list & hash */
1266         ixgbe_fdir_filter_init(eth_dev);
1267
1268         /* initialize l2 tunnel filter list & hash */
1269         ixgbe_l2_tn_filter_init(eth_dev);
1270
1271         /* initialize flow filter lists */
1272         ixgbe_filterlist_init();
1273
1274         /* initialize bandwidth configuration info */
1275         memset(bw_conf, 0, sizeof(struct ixgbe_bw_conf));
1276
1277         /* initialize Traffic Manager configuration */
1278         ixgbe_tm_conf_init(eth_dev);
1279
1280         return 0;
1281 }
1282
1283 static int
1284 eth_ixgbe_dev_uninit(struct rte_eth_dev *eth_dev)
1285 {
1286         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1287         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1288         struct ixgbe_hw *hw;
1289         int retries = 0;
1290         int ret;
1291
1292         PMD_INIT_FUNC_TRACE();
1293
1294         if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1295                 return -EPERM;
1296
1297         hw = IXGBE_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
1298
1299         if (hw->adapter_stopped == 0)
1300                 ixgbe_dev_close(eth_dev);
1301
1302         eth_dev->dev_ops = NULL;
1303         eth_dev->rx_pkt_burst = NULL;
1304         eth_dev->tx_pkt_burst = NULL;
1305
1306         /* Unlock any pending hardware semaphore */
1307         ixgbe_swfw_lock_reset(hw);
1308
1309         /* disable uio intr before callback unregister */
1310         rte_intr_disable(intr_handle);
1311
1312         do {
1313                 ret = rte_intr_callback_unregister(intr_handle,
1314                                 ixgbe_dev_interrupt_handler, eth_dev);
1315                 if (ret >= 0) {
1316                         break;
1317                 } else if (ret != -EAGAIN) {
1318                         PMD_INIT_LOG(ERR,
1319                                 "intr callback unregister failed: %d",
1320                                 ret);
1321                         return ret;
1322                 }
1323                 rte_delay_ms(100);
1324         } while (retries++ < (10 + IXGBE_LINK_UP_TIME));
1325
1326         /* uninitialize PF if max_vfs not zero */
1327         ixgbe_pf_host_uninit(eth_dev);
1328
1329         rte_free(eth_dev->data->mac_addrs);
1330         eth_dev->data->mac_addrs = NULL;
1331
1332         rte_free(eth_dev->data->hash_mac_addrs);
1333         eth_dev->data->hash_mac_addrs = NULL;
1334
1335         /* remove all the fdir filters & hash */
1336         ixgbe_fdir_filter_uninit(eth_dev);
1337
1338         /* remove all the L2 tunnel filters & hash */
1339         ixgbe_l2_tn_filter_uninit(eth_dev);
1340
1341         /* Remove all ntuple filters of the device */
1342         ixgbe_ntuple_filter_uninit(eth_dev);
1343
1344         /* clear all the filters list */
1345         ixgbe_filterlist_flush();
1346
1347         /* Remove all Traffic Manager configuration */
1348         ixgbe_tm_conf_uninit(eth_dev);
1349
1350 #ifdef RTE_LIBRTE_SECURITY
1351         rte_free(eth_dev->security_ctx);
1352 #endif
1353
1354         return 0;
1355 }
1356
1357 static int ixgbe_ntuple_filter_uninit(struct rte_eth_dev *eth_dev)
1358 {
1359         struct ixgbe_filter_info *filter_info =
1360                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(eth_dev->data->dev_private);
1361         struct ixgbe_5tuple_filter *p_5tuple;
1362
1363         while ((p_5tuple = TAILQ_FIRST(&filter_info->fivetuple_list))) {
1364                 TAILQ_REMOVE(&filter_info->fivetuple_list,
1365                              p_5tuple,
1366                              entries);
1367                 rte_free(p_5tuple);
1368         }
1369         memset(filter_info->fivetuple_mask, 0,
1370                sizeof(uint32_t) * IXGBE_5TUPLE_ARRAY_SIZE);
1371
1372         return 0;
1373 }
1374
1375 static int ixgbe_fdir_filter_uninit(struct rte_eth_dev *eth_dev)
1376 {
1377         struct ixgbe_hw_fdir_info *fdir_info =
1378                 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(eth_dev->data->dev_private);
1379         struct ixgbe_fdir_filter *fdir_filter;
1380
1381                 if (fdir_info->hash_map)
1382                 rte_free(fdir_info->hash_map);
1383         if (fdir_info->hash_handle)
1384                 rte_hash_free(fdir_info->hash_handle);
1385
1386         while ((fdir_filter = TAILQ_FIRST(&fdir_info->fdir_list))) {
1387                 TAILQ_REMOVE(&fdir_info->fdir_list,
1388                              fdir_filter,
1389                              entries);
1390                 rte_free(fdir_filter);
1391         }
1392
1393         return 0;
1394 }
1395
1396 static int ixgbe_l2_tn_filter_uninit(struct rte_eth_dev *eth_dev)
1397 {
1398         struct ixgbe_l2_tn_info *l2_tn_info =
1399                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(eth_dev->data->dev_private);
1400         struct ixgbe_l2_tn_filter *l2_tn_filter;
1401
1402         if (l2_tn_info->hash_map)
1403                 rte_free(l2_tn_info->hash_map);
1404         if (l2_tn_info->hash_handle)
1405                 rte_hash_free(l2_tn_info->hash_handle);
1406
1407         while ((l2_tn_filter = TAILQ_FIRST(&l2_tn_info->l2_tn_list))) {
1408                 TAILQ_REMOVE(&l2_tn_info->l2_tn_list,
1409                              l2_tn_filter,
1410                              entries);
1411                 rte_free(l2_tn_filter);
1412         }
1413
1414         return 0;
1415 }
1416
1417 static int ixgbe_fdir_filter_init(struct rte_eth_dev *eth_dev)
1418 {
1419         struct ixgbe_hw_fdir_info *fdir_info =
1420                 IXGBE_DEV_PRIVATE_TO_FDIR_INFO(eth_dev->data->dev_private);
1421         char fdir_hash_name[RTE_HASH_NAMESIZE];
1422         struct rte_hash_parameters fdir_hash_params = {
1423                 .name = fdir_hash_name,
1424                 .entries = IXGBE_MAX_FDIR_FILTER_NUM,
1425                 .key_len = sizeof(union ixgbe_atr_input),
1426                 .hash_func = rte_hash_crc,
1427                 .hash_func_init_val = 0,
1428                 .socket_id = rte_socket_id(),
1429         };
1430
1431         TAILQ_INIT(&fdir_info->fdir_list);
1432         snprintf(fdir_hash_name, RTE_HASH_NAMESIZE,
1433                  "fdir_%s", eth_dev->device->name);
1434         fdir_info->hash_handle = rte_hash_create(&fdir_hash_params);
1435         if (!fdir_info->hash_handle) {
1436                 PMD_INIT_LOG(ERR, "Failed to create fdir hash table!");
1437                 return -EINVAL;
1438         }
1439         fdir_info->hash_map = rte_zmalloc("ixgbe",
1440                                           sizeof(struct ixgbe_fdir_filter *) *
1441                                           IXGBE_MAX_FDIR_FILTER_NUM,
1442                                           0);
1443         if (!fdir_info->hash_map) {
1444                 PMD_INIT_LOG(ERR,
1445                              "Failed to allocate memory for fdir hash map!");
1446                 return -ENOMEM;
1447         }
1448         fdir_info->mask_added = FALSE;
1449
1450         return 0;
1451 }
1452
1453 static int ixgbe_l2_tn_filter_init(struct rte_eth_dev *eth_dev)
1454 {
1455         struct ixgbe_l2_tn_info *l2_tn_info =
1456                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(eth_dev->data->dev_private);
1457         char l2_tn_hash_name[RTE_HASH_NAMESIZE];
1458         struct rte_hash_parameters l2_tn_hash_params = {
1459                 .name = l2_tn_hash_name,
1460                 .entries = IXGBE_MAX_L2_TN_FILTER_NUM,
1461                 .key_len = sizeof(struct ixgbe_l2_tn_key),
1462                 .hash_func = rte_hash_crc,
1463                 .hash_func_init_val = 0,
1464                 .socket_id = rte_socket_id(),
1465         };
1466
1467         TAILQ_INIT(&l2_tn_info->l2_tn_list);
1468         snprintf(l2_tn_hash_name, RTE_HASH_NAMESIZE,
1469                  "l2_tn_%s", eth_dev->device->name);
1470         l2_tn_info->hash_handle = rte_hash_create(&l2_tn_hash_params);
1471         if (!l2_tn_info->hash_handle) {
1472                 PMD_INIT_LOG(ERR, "Failed to create L2 TN hash table!");
1473                 return -EINVAL;
1474         }
1475         l2_tn_info->hash_map = rte_zmalloc("ixgbe",
1476                                    sizeof(struct ixgbe_l2_tn_filter *) *
1477                                    IXGBE_MAX_L2_TN_FILTER_NUM,
1478                                    0);
1479         if (!l2_tn_info->hash_map) {
1480                 PMD_INIT_LOG(ERR,
1481                         "Failed to allocate memory for L2 TN hash map!");
1482                 return -ENOMEM;
1483         }
1484         l2_tn_info->e_tag_en = FALSE;
1485         l2_tn_info->e_tag_fwd_en = FALSE;
1486         l2_tn_info->e_tag_ether_type = DEFAULT_ETAG_ETYPE;
1487
1488         return 0;
1489 }
1490 /*
1491  * Negotiate mailbox API version with the PF.
1492  * After reset API version is always set to the basic one (ixgbe_mbox_api_10).
1493  * Then we try to negotiate starting with the most recent one.
1494  * If all negotiation attempts fail, then we will proceed with
1495  * the default one (ixgbe_mbox_api_10).
1496  */
1497 static void
1498 ixgbevf_negotiate_api(struct ixgbe_hw *hw)
1499 {
1500         int32_t i;
1501
1502         /* start with highest supported, proceed down */
1503         static const enum ixgbe_pfvf_api_rev sup_ver[] = {
1504                 ixgbe_mbox_api_12,
1505                 ixgbe_mbox_api_11,
1506                 ixgbe_mbox_api_10,
1507         };
1508
1509         for (i = 0;
1510                         i != RTE_DIM(sup_ver) &&
1511                         ixgbevf_negotiate_api_version(hw, sup_ver[i]) != 0;
1512                         i++)
1513                 ;
1514 }
1515
1516 static void
1517 generate_random_mac_addr(struct ether_addr *mac_addr)
1518 {
1519         uint64_t random;
1520
1521         /* Set Organizationally Unique Identifier (OUI) prefix. */
1522         mac_addr->addr_bytes[0] = 0x00;
1523         mac_addr->addr_bytes[1] = 0x09;
1524         mac_addr->addr_bytes[2] = 0xC0;
1525         /* Force indication of locally assigned MAC address. */
1526         mac_addr->addr_bytes[0] |= ETHER_LOCAL_ADMIN_ADDR;
1527         /* Generate the last 3 bytes of the MAC address with a random number. */
1528         random = rte_rand();
1529         memcpy(&mac_addr->addr_bytes[3], &random, 3);
1530 }
1531
1532 /*
1533  * Virtual Function device init
1534  */
1535 static int
1536 eth_ixgbevf_dev_init(struct rte_eth_dev *eth_dev)
1537 {
1538         int diag;
1539         uint32_t tc, tcs;
1540         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1541         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1542         struct ixgbe_hw *hw =
1543                 IXGBE_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
1544         struct ixgbe_vfta *shadow_vfta =
1545                 IXGBE_DEV_PRIVATE_TO_VFTA(eth_dev->data->dev_private);
1546         struct ixgbe_hwstrip *hwstrip =
1547                 IXGBE_DEV_PRIVATE_TO_HWSTRIP_BITMAP(eth_dev->data->dev_private);
1548         struct ether_addr *perm_addr = (struct ether_addr *) hw->mac.perm_addr;
1549
1550         PMD_INIT_FUNC_TRACE();
1551
1552         eth_dev->dev_ops = &ixgbevf_eth_dev_ops;
1553         eth_dev->rx_pkt_burst = &ixgbe_recv_pkts;
1554         eth_dev->tx_pkt_burst = &ixgbe_xmit_pkts;
1555
1556         /* for secondary processes, we don't initialise any further as primary
1557          * has already done this work. Only check we don't need a different
1558          * RX function
1559          */
1560         if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1561                 struct ixgbe_tx_queue *txq;
1562                 /* TX queue function in primary, set by last queue initialized
1563                  * Tx queue may not initialized by primary process
1564                  */
1565                 if (eth_dev->data->tx_queues) {
1566                         txq = eth_dev->data->tx_queues[eth_dev->data->nb_tx_queues - 1];
1567                         ixgbe_set_tx_function(eth_dev, txq);
1568                 } else {
1569                         /* Use default TX function if we get here */
1570                         PMD_INIT_LOG(NOTICE,
1571                                      "No TX queues configured yet. Using default TX function.");
1572                 }
1573
1574                 ixgbe_set_rx_function(eth_dev);
1575
1576                 return 0;
1577         }
1578
1579         rte_eth_copy_pci_info(eth_dev, pci_dev);
1580
1581         hw->device_id = pci_dev->id.device_id;
1582         hw->vendor_id = pci_dev->id.vendor_id;
1583         hw->hw_addr = (void *)pci_dev->mem_resource[0].addr;
1584
1585         /* initialize the vfta */
1586         memset(shadow_vfta, 0, sizeof(*shadow_vfta));
1587
1588         /* initialize the hw strip bitmap*/
1589         memset(hwstrip, 0, sizeof(*hwstrip));
1590
1591         /* Initialize the shared code (base driver) */
1592         diag = ixgbe_init_shared_code(hw);
1593         if (diag != IXGBE_SUCCESS) {
1594                 PMD_INIT_LOG(ERR, "Shared code init failed for ixgbevf: %d", diag);
1595                 return -EIO;
1596         }
1597
1598         /* init_mailbox_params */
1599         hw->mbx.ops.init_params(hw);
1600
1601         /* Reset the hw statistics */
1602         ixgbevf_dev_stats_reset(eth_dev);
1603
1604         /* Disable the interrupts for VF */
1605         ixgbevf_intr_disable(hw);
1606
1607         hw->mac.num_rar_entries = 128; /* The MAX of the underlying PF */
1608         diag = hw->mac.ops.reset_hw(hw);
1609
1610         /*
1611          * The VF reset operation returns the IXGBE_ERR_INVALID_MAC_ADDR when
1612          * the underlying PF driver has not assigned a MAC address to the VF.
1613          * In this case, assign a random MAC address.
1614          */
1615         if ((diag != IXGBE_SUCCESS) && (diag != IXGBE_ERR_INVALID_MAC_ADDR)) {
1616                 PMD_INIT_LOG(ERR, "VF Initialization Failure: %d", diag);
1617                 return diag;
1618         }
1619
1620         /* negotiate mailbox API version to use with the PF. */
1621         ixgbevf_negotiate_api(hw);
1622
1623         /* Get Rx/Tx queue count via mailbox, which is ready after reset_hw */
1624         ixgbevf_get_queues(hw, &tcs, &tc);
1625
1626         /* Allocate memory for storing MAC addresses */
1627         eth_dev->data->mac_addrs = rte_zmalloc("ixgbevf", ETHER_ADDR_LEN *
1628                                                hw->mac.num_rar_entries, 0);
1629         if (eth_dev->data->mac_addrs == NULL) {
1630                 PMD_INIT_LOG(ERR,
1631                              "Failed to allocate %u bytes needed to store "
1632                              "MAC addresses",
1633                              ETHER_ADDR_LEN * hw->mac.num_rar_entries);
1634                 return -ENOMEM;
1635         }
1636
1637         /* Generate a random MAC address, if none was assigned by PF. */
1638         if (is_zero_ether_addr(perm_addr)) {
1639                 generate_random_mac_addr(perm_addr);
1640                 diag = ixgbe_set_rar_vf(hw, 1, perm_addr->addr_bytes, 0, 1);
1641                 if (diag) {
1642                         rte_free(eth_dev->data->mac_addrs);
1643                         eth_dev->data->mac_addrs = NULL;
1644                         return diag;
1645                 }
1646                 PMD_INIT_LOG(INFO, "\tVF MAC address not assigned by Host PF");
1647                 PMD_INIT_LOG(INFO, "\tAssign randomly generated MAC address "
1648                              "%02x:%02x:%02x:%02x:%02x:%02x",
1649                              perm_addr->addr_bytes[0],
1650                              perm_addr->addr_bytes[1],
1651                              perm_addr->addr_bytes[2],
1652                              perm_addr->addr_bytes[3],
1653                              perm_addr->addr_bytes[4],
1654                              perm_addr->addr_bytes[5]);
1655         }
1656
1657         /* Copy the permanent MAC address */
1658         ether_addr_copy(perm_addr, &eth_dev->data->mac_addrs[0]);
1659
1660         /* reset the hardware with the new settings */
1661         diag = hw->mac.ops.start_hw(hw);
1662         switch (diag) {
1663         case  0:
1664                 break;
1665
1666         default:
1667                 PMD_INIT_LOG(ERR, "VF Initialization Failure: %d", diag);
1668                 return -EIO;
1669         }
1670
1671         rte_intr_callback_register(intr_handle,
1672                                    ixgbevf_dev_interrupt_handler, eth_dev);
1673         rte_intr_enable(intr_handle);
1674         ixgbevf_intr_enable(hw);
1675
1676         PMD_INIT_LOG(DEBUG, "port %d vendorID=0x%x deviceID=0x%x mac.type=%s",
1677                      eth_dev->data->port_id, pci_dev->id.vendor_id,
1678                      pci_dev->id.device_id, "ixgbe_mac_82599_vf");
1679
1680         return 0;
1681 }
1682
1683 /* Virtual Function device uninit */
1684
1685 static int
1686 eth_ixgbevf_dev_uninit(struct rte_eth_dev *eth_dev)
1687 {
1688         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1689         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
1690         struct ixgbe_hw *hw;
1691
1692         PMD_INIT_FUNC_TRACE();
1693
1694         if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1695                 return -EPERM;
1696
1697         hw = IXGBE_DEV_PRIVATE_TO_HW(eth_dev->data->dev_private);
1698
1699         if (hw->adapter_stopped == 0)
1700                 ixgbevf_dev_close(eth_dev);
1701
1702         eth_dev->dev_ops = NULL;
1703         eth_dev->rx_pkt_burst = NULL;
1704         eth_dev->tx_pkt_burst = NULL;
1705
1706         /* Disable the interrupts for VF */
1707         ixgbevf_intr_disable(hw);
1708
1709         rte_free(eth_dev->data->mac_addrs);
1710         eth_dev->data->mac_addrs = NULL;
1711
1712         rte_intr_disable(intr_handle);
1713         rte_intr_callback_unregister(intr_handle,
1714                                      ixgbevf_dev_interrupt_handler, eth_dev);
1715
1716         return 0;
1717 }
1718
1719 static int eth_ixgbe_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1720         struct rte_pci_device *pci_dev)
1721 {
1722         return rte_eth_dev_pci_generic_probe(pci_dev,
1723                 sizeof(struct ixgbe_adapter), eth_ixgbe_dev_init);
1724 }
1725
1726 static int eth_ixgbe_pci_remove(struct rte_pci_device *pci_dev)
1727 {
1728         return rte_eth_dev_pci_generic_remove(pci_dev, eth_ixgbe_dev_uninit);
1729 }
1730
1731 static struct rte_pci_driver rte_ixgbe_pmd = {
1732         .id_table = pci_id_ixgbe_map,
1733         .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC |
1734                      RTE_PCI_DRV_IOVA_AS_VA,
1735         .probe = eth_ixgbe_pci_probe,
1736         .remove = eth_ixgbe_pci_remove,
1737 };
1738
1739 static int eth_ixgbevf_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1740         struct rte_pci_device *pci_dev)
1741 {
1742         return rte_eth_dev_pci_generic_probe(pci_dev,
1743                 sizeof(struct ixgbe_adapter), eth_ixgbevf_dev_init);
1744 }
1745
1746 static int eth_ixgbevf_pci_remove(struct rte_pci_device *pci_dev)
1747 {
1748         return rte_eth_dev_pci_generic_remove(pci_dev, eth_ixgbevf_dev_uninit);
1749 }
1750
1751 /*
1752  * virtual function driver struct
1753  */
1754 static struct rte_pci_driver rte_ixgbevf_pmd = {
1755         .id_table = pci_id_ixgbevf_map,
1756         .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_IOVA_AS_VA,
1757         .probe = eth_ixgbevf_pci_probe,
1758         .remove = eth_ixgbevf_pci_remove,
1759 };
1760
1761 static int
1762 ixgbe_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
1763 {
1764         struct ixgbe_hw *hw =
1765                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1766         struct ixgbe_vfta *shadow_vfta =
1767                 IXGBE_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
1768         uint32_t vfta;
1769         uint32_t vid_idx;
1770         uint32_t vid_bit;
1771
1772         vid_idx = (uint32_t) ((vlan_id >> 5) & 0x7F);
1773         vid_bit = (uint32_t) (1 << (vlan_id & 0x1F));
1774         vfta = IXGBE_READ_REG(hw, IXGBE_VFTA(vid_idx));
1775         if (on)
1776                 vfta |= vid_bit;
1777         else
1778                 vfta &= ~vid_bit;
1779         IXGBE_WRITE_REG(hw, IXGBE_VFTA(vid_idx), vfta);
1780
1781         /* update local VFTA copy */
1782         shadow_vfta->vfta[vid_idx] = vfta;
1783
1784         return 0;
1785 }
1786
1787 static void
1788 ixgbe_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on)
1789 {
1790         if (on)
1791                 ixgbe_vlan_hw_strip_enable(dev, queue);
1792         else
1793                 ixgbe_vlan_hw_strip_disable(dev, queue);
1794 }
1795
1796 static int
1797 ixgbe_vlan_tpid_set(struct rte_eth_dev *dev,
1798                     enum rte_vlan_type vlan_type,
1799                     uint16_t tpid)
1800 {
1801         struct ixgbe_hw *hw =
1802                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1803         int ret = 0;
1804         uint32_t reg;
1805         uint32_t qinq;
1806
1807         qinq = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1808         qinq &= IXGBE_DMATXCTL_GDV;
1809
1810         switch (vlan_type) {
1811         case ETH_VLAN_TYPE_INNER:
1812                 if (qinq) {
1813                         reg = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
1814                         reg = (reg & (~IXGBE_VLNCTRL_VET)) | (uint32_t)tpid;
1815                         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, reg);
1816                         reg = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1817                         reg = (reg & (~IXGBE_DMATXCTL_VT_MASK))
1818                                 | ((uint32_t)tpid << IXGBE_DMATXCTL_VT_SHIFT);
1819                         IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg);
1820                 } else {
1821                         ret = -ENOTSUP;
1822                         PMD_DRV_LOG(ERR, "Inner type is not supported"
1823                                     " by single VLAN");
1824                 }
1825                 break;
1826         case ETH_VLAN_TYPE_OUTER:
1827                 if (qinq) {
1828                         /* Only the high 16-bits is valid */
1829                         IXGBE_WRITE_REG(hw, IXGBE_EXVET, (uint32_t)tpid <<
1830                                         IXGBE_EXVET_VET_EXT_SHIFT);
1831                 } else {
1832                         reg = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
1833                         reg = (reg & (~IXGBE_VLNCTRL_VET)) | (uint32_t)tpid;
1834                         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, reg);
1835                         reg = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1836                         reg = (reg & (~IXGBE_DMATXCTL_VT_MASK))
1837                                 | ((uint32_t)tpid << IXGBE_DMATXCTL_VT_SHIFT);
1838                         IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg);
1839                 }
1840
1841                 break;
1842         default:
1843                 ret = -EINVAL;
1844                 PMD_DRV_LOG(ERR, "Unsupported VLAN type %d", vlan_type);
1845                 break;
1846         }
1847
1848         return ret;
1849 }
1850
1851 void
1852 ixgbe_vlan_hw_filter_disable(struct rte_eth_dev *dev)
1853 {
1854         struct ixgbe_hw *hw =
1855                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1856         uint32_t vlnctrl;
1857
1858         PMD_INIT_FUNC_TRACE();
1859
1860         /* Filter Table Disable */
1861         vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
1862         vlnctrl &= ~IXGBE_VLNCTRL_VFE;
1863
1864         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
1865 }
1866
1867 void
1868 ixgbe_vlan_hw_filter_enable(struct rte_eth_dev *dev)
1869 {
1870         struct ixgbe_hw *hw =
1871                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1872         struct ixgbe_vfta *shadow_vfta =
1873                 IXGBE_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
1874         uint32_t vlnctrl;
1875         uint16_t i;
1876
1877         PMD_INIT_FUNC_TRACE();
1878
1879         /* Filter Table Enable */
1880         vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
1881         vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
1882         vlnctrl |= IXGBE_VLNCTRL_VFE;
1883
1884         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
1885
1886         /* write whatever is in local vfta copy */
1887         for (i = 0; i < IXGBE_VFTA_SIZE; i++)
1888                 IXGBE_WRITE_REG(hw, IXGBE_VFTA(i), shadow_vfta->vfta[i]);
1889 }
1890
1891 static void
1892 ixgbe_vlan_hw_strip_bitmap_set(struct rte_eth_dev *dev, uint16_t queue, bool on)
1893 {
1894         struct ixgbe_hwstrip *hwstrip =
1895                 IXGBE_DEV_PRIVATE_TO_HWSTRIP_BITMAP(dev->data->dev_private);
1896         struct ixgbe_rx_queue *rxq;
1897
1898         if (queue >= IXGBE_MAX_RX_QUEUE_NUM)
1899                 return;
1900
1901         if (on)
1902                 IXGBE_SET_HWSTRIP(hwstrip, queue);
1903         else
1904                 IXGBE_CLEAR_HWSTRIP(hwstrip, queue);
1905
1906         if (queue >= dev->data->nb_rx_queues)
1907                 return;
1908
1909         rxq = dev->data->rx_queues[queue];
1910
1911         if (on)
1912                 rxq->vlan_flags = PKT_RX_VLAN | PKT_RX_VLAN_STRIPPED;
1913         else
1914                 rxq->vlan_flags = PKT_RX_VLAN;
1915 }
1916
1917 static void
1918 ixgbe_vlan_hw_strip_disable(struct rte_eth_dev *dev, uint16_t queue)
1919 {
1920         struct ixgbe_hw *hw =
1921                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1922         uint32_t ctrl;
1923
1924         PMD_INIT_FUNC_TRACE();
1925
1926         if (hw->mac.type == ixgbe_mac_82598EB) {
1927                 /* No queue level support */
1928                 PMD_INIT_LOG(NOTICE, "82598EB not support queue level hw strip");
1929                 return;
1930         }
1931
1932         /* Other 10G NIC, the VLAN strip can be setup per queue in RXDCTL */
1933         ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(queue));
1934         ctrl &= ~IXGBE_RXDCTL_VME;
1935         IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(queue), ctrl);
1936
1937         /* record those setting for HW strip per queue */
1938         ixgbe_vlan_hw_strip_bitmap_set(dev, queue, 0);
1939 }
1940
1941 static void
1942 ixgbe_vlan_hw_strip_enable(struct rte_eth_dev *dev, uint16_t queue)
1943 {
1944         struct ixgbe_hw *hw =
1945                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1946         uint32_t ctrl;
1947
1948         PMD_INIT_FUNC_TRACE();
1949
1950         if (hw->mac.type == ixgbe_mac_82598EB) {
1951                 /* No queue level supported */
1952                 PMD_INIT_LOG(NOTICE, "82598EB not support queue level hw strip");
1953                 return;
1954         }
1955
1956         /* Other 10G NIC, the VLAN strip can be setup per queue in RXDCTL */
1957         ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(queue));
1958         ctrl |= IXGBE_RXDCTL_VME;
1959         IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(queue), ctrl);
1960
1961         /* record those setting for HW strip per queue */
1962         ixgbe_vlan_hw_strip_bitmap_set(dev, queue, 1);
1963 }
1964
1965 static void
1966 ixgbe_vlan_hw_extend_disable(struct rte_eth_dev *dev)
1967 {
1968         struct ixgbe_hw *hw =
1969                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1970         uint32_t ctrl;
1971
1972         PMD_INIT_FUNC_TRACE();
1973
1974         /* DMATXCTRL: Geric Double VLAN Disable */
1975         ctrl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1976         ctrl &= ~IXGBE_DMATXCTL_GDV;
1977         IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, ctrl);
1978
1979         /* CTRL_EXT: Global Double VLAN Disable */
1980         ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
1981         ctrl &= ~IXGBE_EXTENDED_VLAN;
1982         IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl);
1983
1984 }
1985
1986 static void
1987 ixgbe_vlan_hw_extend_enable(struct rte_eth_dev *dev)
1988 {
1989         struct ixgbe_hw *hw =
1990                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
1991         uint32_t ctrl;
1992
1993         PMD_INIT_FUNC_TRACE();
1994
1995         /* DMATXCTRL: Geric Double VLAN Enable */
1996         ctrl  = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1997         ctrl |= IXGBE_DMATXCTL_GDV;
1998         IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, ctrl);
1999
2000         /* CTRL_EXT: Global Double VLAN Enable */
2001         ctrl  = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
2002         ctrl |= IXGBE_EXTENDED_VLAN;
2003         IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl);
2004
2005         /* Clear pooling mode of PFVTCTL. It's required by X550. */
2006         if (hw->mac.type == ixgbe_mac_X550 ||
2007             hw->mac.type == ixgbe_mac_X550EM_x ||
2008             hw->mac.type == ixgbe_mac_X550EM_a) {
2009                 ctrl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2010                 ctrl &= ~IXGBE_VT_CTL_POOLING_MODE_MASK;
2011                 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, ctrl);
2012         }
2013
2014         /*
2015          * VET EXT field in the EXVET register = 0x8100 by default
2016          * So no need to change. Same to VT field of DMATXCTL register
2017          */
2018 }
2019
2020 void
2021 ixgbe_vlan_hw_strip_config(struct rte_eth_dev *dev)
2022 {
2023         struct ixgbe_hw *hw =
2024                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2025         struct rte_eth_rxmode *rxmode = &dev->data->dev_conf.rxmode;
2026         uint32_t ctrl;
2027         uint16_t i;
2028         struct ixgbe_rx_queue *rxq;
2029         bool on;
2030
2031         PMD_INIT_FUNC_TRACE();
2032
2033         if (hw->mac.type == ixgbe_mac_82598EB) {
2034                 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP) {
2035                         ctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
2036                         ctrl |= IXGBE_VLNCTRL_VME;
2037                         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, ctrl);
2038                 } else {
2039                         ctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
2040                         ctrl &= ~IXGBE_VLNCTRL_VME;
2041                         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, ctrl);
2042                 }
2043         } else {
2044                 /*
2045                  * Other 10G NIC, the VLAN strip can be setup
2046                  * per queue in RXDCTL
2047                  */
2048                 for (i = 0; i < dev->data->nb_rx_queues; i++) {
2049                         rxq = dev->data->rx_queues[i];
2050                         ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(rxq->reg_idx));
2051                         if (rxq->offloads & DEV_RX_OFFLOAD_VLAN_STRIP) {
2052                                 ctrl |= IXGBE_RXDCTL_VME;
2053                                 on = TRUE;
2054                         } else {
2055                                 ctrl &= ~IXGBE_RXDCTL_VME;
2056                                 on = FALSE;
2057                         }
2058                         IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(rxq->reg_idx), ctrl);
2059
2060                         /* record those setting for HW strip per queue */
2061                         ixgbe_vlan_hw_strip_bitmap_set(dev, i, on);
2062                 }
2063         }
2064 }
2065
2066 static int
2067 ixgbe_vlan_offload_set(struct rte_eth_dev *dev, int mask)
2068 {
2069         struct rte_eth_rxmode *rxmode;
2070         rxmode = &dev->data->dev_conf.rxmode;
2071
2072         if (mask & ETH_VLAN_STRIP_MASK) {
2073                 ixgbe_vlan_hw_strip_config(dev);
2074         }
2075
2076         if (mask & ETH_VLAN_FILTER_MASK) {
2077                 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
2078                         ixgbe_vlan_hw_filter_enable(dev);
2079                 else
2080                         ixgbe_vlan_hw_filter_disable(dev);
2081         }
2082
2083         if (mask & ETH_VLAN_EXTEND_MASK) {
2084                 if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_EXTEND)
2085                         ixgbe_vlan_hw_extend_enable(dev);
2086                 else
2087                         ixgbe_vlan_hw_extend_disable(dev);
2088         }
2089
2090         return 0;
2091 }
2092
2093 static void
2094 ixgbe_vmdq_vlan_hw_filter_enable(struct rte_eth_dev *dev)
2095 {
2096         struct ixgbe_hw *hw =
2097                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2098         /* VLNCTRL: enable vlan filtering and allow all vlan tags through */
2099         uint32_t vlanctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
2100
2101         vlanctrl |= IXGBE_VLNCTRL_VFE; /* enable vlan filters */
2102         IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlanctrl);
2103 }
2104
2105 static int
2106 ixgbe_check_vf_rss_rxq_num(struct rte_eth_dev *dev, uint16_t nb_rx_q)
2107 {
2108         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2109
2110         switch (nb_rx_q) {
2111         case 1:
2112         case 2:
2113                 RTE_ETH_DEV_SRIOV(dev).active = ETH_64_POOLS;
2114                 break;
2115         case 4:
2116                 RTE_ETH_DEV_SRIOV(dev).active = ETH_32_POOLS;
2117                 break;
2118         default:
2119                 return -EINVAL;
2120         }
2121
2122         RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool =
2123                 IXGBE_MAX_RX_QUEUE_NUM / RTE_ETH_DEV_SRIOV(dev).active;
2124         RTE_ETH_DEV_SRIOV(dev).def_pool_q_idx =
2125                 pci_dev->max_vfs * RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool;
2126         return 0;
2127 }
2128
2129 static int
2130 ixgbe_check_mq_mode(struct rte_eth_dev *dev)
2131 {
2132         struct rte_eth_conf *dev_conf = &dev->data->dev_conf;
2133         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2134         uint16_t nb_rx_q = dev->data->nb_rx_queues;
2135         uint16_t nb_tx_q = dev->data->nb_tx_queues;
2136
2137         if (RTE_ETH_DEV_SRIOV(dev).active != 0) {
2138                 /* check multi-queue mode */
2139                 switch (dev_conf->rxmode.mq_mode) {
2140                 case ETH_MQ_RX_VMDQ_DCB:
2141                         PMD_INIT_LOG(INFO, "ETH_MQ_RX_VMDQ_DCB mode supported in SRIOV");
2142                         break;
2143                 case ETH_MQ_RX_VMDQ_DCB_RSS:
2144                         /* DCB/RSS VMDQ in SRIOV mode, not implement yet */
2145                         PMD_INIT_LOG(ERR, "SRIOV active,"
2146                                         " unsupported mq_mode rx %d.",
2147                                         dev_conf->rxmode.mq_mode);
2148                         return -EINVAL;
2149                 case ETH_MQ_RX_RSS:
2150                 case ETH_MQ_RX_VMDQ_RSS:
2151                         dev->data->dev_conf.rxmode.mq_mode = ETH_MQ_RX_VMDQ_RSS;
2152                         if (nb_rx_q <= RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool)
2153                                 if (ixgbe_check_vf_rss_rxq_num(dev, nb_rx_q)) {
2154                                         PMD_INIT_LOG(ERR, "SRIOV is active,"
2155                                                 " invalid queue number"
2156                                                 " for VMDQ RSS, allowed"
2157                                                 " value are 1, 2 or 4.");
2158                                         return -EINVAL;
2159                                 }
2160                         break;
2161                 case ETH_MQ_RX_VMDQ_ONLY:
2162                 case ETH_MQ_RX_NONE:
2163                         /* if nothing mq mode configure, use default scheme */
2164                         dev->data->dev_conf.rxmode.mq_mode = ETH_MQ_RX_VMDQ_ONLY;
2165                         break;
2166                 default: /* ETH_MQ_RX_DCB, ETH_MQ_RX_DCB_RSS or ETH_MQ_TX_DCB*/
2167                         /* SRIOV only works in VMDq enable mode */
2168                         PMD_INIT_LOG(ERR, "SRIOV is active,"
2169                                         " wrong mq_mode rx %d.",
2170                                         dev_conf->rxmode.mq_mode);
2171                         return -EINVAL;
2172                 }
2173
2174                 switch (dev_conf->txmode.mq_mode) {
2175                 case ETH_MQ_TX_VMDQ_DCB:
2176                         PMD_INIT_LOG(INFO, "ETH_MQ_TX_VMDQ_DCB mode supported in SRIOV");
2177                         dev->data->dev_conf.txmode.mq_mode = ETH_MQ_TX_VMDQ_DCB;
2178                         break;
2179                 default: /* ETH_MQ_TX_VMDQ_ONLY or ETH_MQ_TX_NONE */
2180                         dev->data->dev_conf.txmode.mq_mode = ETH_MQ_TX_VMDQ_ONLY;
2181                         break;
2182                 }
2183
2184                 /* check valid queue number */
2185                 if ((nb_rx_q > RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool) ||
2186                     (nb_tx_q > RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool)) {
2187                         PMD_INIT_LOG(ERR, "SRIOV is active,"
2188                                         " nb_rx_q=%d nb_tx_q=%d queue number"
2189                                         " must be less than or equal to %d.",
2190                                         nb_rx_q, nb_tx_q,
2191                                         RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool);
2192                         return -EINVAL;
2193                 }
2194         } else {
2195                 if (dev_conf->rxmode.mq_mode == ETH_MQ_RX_VMDQ_DCB_RSS) {
2196                         PMD_INIT_LOG(ERR, "VMDQ+DCB+RSS mq_mode is"
2197                                           " not supported.");
2198                         return -EINVAL;
2199                 }
2200                 /* check configuration for vmdb+dcb mode */
2201                 if (dev_conf->rxmode.mq_mode == ETH_MQ_RX_VMDQ_DCB) {
2202                         const struct rte_eth_vmdq_dcb_conf *conf;
2203
2204                         if (nb_rx_q != IXGBE_VMDQ_DCB_NB_QUEUES) {
2205                                 PMD_INIT_LOG(ERR, "VMDQ+DCB, nb_rx_q != %d.",
2206                                                 IXGBE_VMDQ_DCB_NB_QUEUES);
2207                                 return -EINVAL;
2208                         }
2209                         conf = &dev_conf->rx_adv_conf.vmdq_dcb_conf;
2210                         if (!(conf->nb_queue_pools == ETH_16_POOLS ||
2211                                conf->nb_queue_pools == ETH_32_POOLS)) {
2212                                 PMD_INIT_LOG(ERR, "VMDQ+DCB selected,"
2213                                                 " nb_queue_pools must be %d or %d.",
2214                                                 ETH_16_POOLS, ETH_32_POOLS);
2215                                 return -EINVAL;
2216                         }
2217                 }
2218                 if (dev_conf->txmode.mq_mode == ETH_MQ_TX_VMDQ_DCB) {
2219                         const struct rte_eth_vmdq_dcb_tx_conf *conf;
2220
2221                         if (nb_tx_q != IXGBE_VMDQ_DCB_NB_QUEUES) {
2222                                 PMD_INIT_LOG(ERR, "VMDQ+DCB, nb_tx_q != %d",
2223                                                  IXGBE_VMDQ_DCB_NB_QUEUES);
2224                                 return -EINVAL;
2225                         }
2226                         conf = &dev_conf->tx_adv_conf.vmdq_dcb_tx_conf;
2227                         if (!(conf->nb_queue_pools == ETH_16_POOLS ||
2228                                conf->nb_queue_pools == ETH_32_POOLS)) {
2229                                 PMD_INIT_LOG(ERR, "VMDQ+DCB selected,"
2230                                                 " nb_queue_pools != %d and"
2231                                                 " nb_queue_pools != %d.",
2232                                                 ETH_16_POOLS, ETH_32_POOLS);
2233                                 return -EINVAL;
2234                         }
2235                 }
2236
2237                 /* For DCB mode check our configuration before we go further */
2238                 if (dev_conf->rxmode.mq_mode == ETH_MQ_RX_DCB) {
2239                         const struct rte_eth_dcb_rx_conf *conf;
2240
2241                         if (nb_rx_q != IXGBE_DCB_NB_QUEUES) {
2242                                 PMD_INIT_LOG(ERR, "DCB selected, nb_rx_q != %d.",
2243                                                  IXGBE_DCB_NB_QUEUES);
2244                                 return -EINVAL;
2245                         }
2246                         conf = &dev_conf->rx_adv_conf.dcb_rx_conf;
2247                         if (!(conf->nb_tcs == ETH_4_TCS ||
2248                                conf->nb_tcs == ETH_8_TCS)) {
2249                                 PMD_INIT_LOG(ERR, "DCB selected, nb_tcs != %d"
2250                                                 " and nb_tcs != %d.",
2251                                                 ETH_4_TCS, ETH_8_TCS);
2252                                 return -EINVAL;
2253                         }
2254                 }
2255
2256                 if (dev_conf->txmode.mq_mode == ETH_MQ_TX_DCB) {
2257                         const struct rte_eth_dcb_tx_conf *conf;
2258
2259                         if (nb_tx_q != IXGBE_DCB_NB_QUEUES) {
2260                                 PMD_INIT_LOG(ERR, "DCB, nb_tx_q != %d.",
2261                                                  IXGBE_DCB_NB_QUEUES);
2262                                 return -EINVAL;
2263                         }
2264                         conf = &dev_conf->tx_adv_conf.dcb_tx_conf;
2265                         if (!(conf->nb_tcs == ETH_4_TCS ||
2266                                conf->nb_tcs == ETH_8_TCS)) {
2267                                 PMD_INIT_LOG(ERR, "DCB selected, nb_tcs != %d"
2268                                                 " and nb_tcs != %d.",
2269                                                 ETH_4_TCS, ETH_8_TCS);
2270                                 return -EINVAL;
2271                         }
2272                 }
2273
2274                 /*
2275                  * When DCB/VT is off, maximum number of queues changes,
2276                  * except for 82598EB, which remains constant.
2277                  */
2278                 if (dev_conf->txmode.mq_mode == ETH_MQ_TX_NONE &&
2279                                 hw->mac.type != ixgbe_mac_82598EB) {
2280                         if (nb_tx_q > IXGBE_NONE_MODE_TX_NB_QUEUES) {
2281                                 PMD_INIT_LOG(ERR,
2282                                              "Neither VT nor DCB are enabled, "
2283                                              "nb_tx_q > %d.",
2284                                              IXGBE_NONE_MODE_TX_NB_QUEUES);
2285                                 return -EINVAL;
2286                         }
2287                 }
2288         }
2289         return 0;
2290 }
2291
2292 static int
2293 ixgbe_dev_configure(struct rte_eth_dev *dev)
2294 {
2295         struct ixgbe_interrupt *intr =
2296                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
2297         struct ixgbe_adapter *adapter =
2298                 (struct ixgbe_adapter *)dev->data->dev_private;
2299         struct rte_eth_dev_info dev_info;
2300         uint64_t rx_offloads;
2301         uint64_t tx_offloads;
2302         int ret;
2303
2304         PMD_INIT_FUNC_TRACE();
2305         /* multipe queue mode checking */
2306         ret  = ixgbe_check_mq_mode(dev);
2307         if (ret != 0) {
2308                 PMD_DRV_LOG(ERR, "ixgbe_check_mq_mode fails with %d.",
2309                             ret);
2310                 return ret;
2311         }
2312
2313         ixgbe_dev_info_get(dev, &dev_info);
2314         rx_offloads = dev->data->dev_conf.rxmode.offloads;
2315         if ((rx_offloads & dev_info.rx_offload_capa) != rx_offloads) {
2316                 PMD_DRV_LOG(ERR, "Some Rx offloads are not supported "
2317                             "requested 0x%" PRIx64 " supported 0x%" PRIx64,
2318                             rx_offloads, dev_info.rx_offload_capa);
2319                 return -ENOTSUP;
2320         }
2321         tx_offloads = dev->data->dev_conf.txmode.offloads;
2322         if ((tx_offloads & dev_info.tx_offload_capa) != tx_offloads) {
2323                 PMD_DRV_LOG(ERR, "Some Tx offloads are not supported "
2324                             "requested 0x%" PRIx64 " supported 0x%" PRIx64,
2325                             tx_offloads, dev_info.tx_offload_capa);
2326                 return -ENOTSUP;
2327         }
2328
2329         /* set flag to update link status after init */
2330         intr->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2331
2332         /*
2333          * Initialize to TRUE. If any of Rx queues doesn't meet the bulk
2334          * allocation or vector Rx preconditions we will reset it.
2335          */
2336         adapter->rx_bulk_alloc_allowed = true;
2337         adapter->rx_vec_allowed = true;
2338
2339         return 0;
2340 }
2341
2342 static void
2343 ixgbe_dev_phy_intr_setup(struct rte_eth_dev *dev)
2344 {
2345         struct ixgbe_hw *hw =
2346                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2347         struct ixgbe_interrupt *intr =
2348                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
2349         uint32_t gpie;
2350
2351         /* only set up it on X550EM_X */
2352         if (hw->mac.type == ixgbe_mac_X550EM_x) {
2353                 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
2354                 gpie |= IXGBE_SDP0_GPIEN_X550EM_x;
2355                 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
2356                 if (hw->phy.type == ixgbe_phy_x550em_ext_t)
2357                         intr->mask |= IXGBE_EICR_GPI_SDP0_X550EM_x;
2358         }
2359 }
2360
2361 int
2362 ixgbe_set_vf_rate_limit(struct rte_eth_dev *dev, uint16_t vf,
2363                         uint16_t tx_rate, uint64_t q_msk)
2364 {
2365         struct ixgbe_hw *hw;
2366         struct ixgbe_vf_info *vfinfo;
2367         struct rte_eth_link link;
2368         uint8_t  nb_q_per_pool;
2369         uint32_t queue_stride;
2370         uint32_t queue_idx, idx = 0, vf_idx;
2371         uint32_t queue_end;
2372         uint16_t total_rate = 0;
2373         struct rte_pci_device *pci_dev;
2374
2375         pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2376         rte_eth_link_get_nowait(dev->data->port_id, &link);
2377
2378         if (vf >= pci_dev->max_vfs)
2379                 return -EINVAL;
2380
2381         if (tx_rate > link.link_speed)
2382                 return -EINVAL;
2383
2384         if (q_msk == 0)
2385                 return 0;
2386
2387         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2388         vfinfo = *(IXGBE_DEV_PRIVATE_TO_P_VFDATA(dev->data->dev_private));
2389         nb_q_per_pool = RTE_ETH_DEV_SRIOV(dev).nb_q_per_pool;
2390         queue_stride = IXGBE_MAX_RX_QUEUE_NUM / RTE_ETH_DEV_SRIOV(dev).active;
2391         queue_idx = vf * queue_stride;
2392         queue_end = queue_idx + nb_q_per_pool - 1;
2393         if (queue_end >= hw->mac.max_tx_queues)
2394                 return -EINVAL;
2395
2396         if (vfinfo) {
2397                 for (vf_idx = 0; vf_idx < pci_dev->max_vfs; vf_idx++) {
2398                         if (vf_idx == vf)
2399                                 continue;
2400                         for (idx = 0; idx < RTE_DIM(vfinfo[vf_idx].tx_rate);
2401                                 idx++)
2402                                 total_rate += vfinfo[vf_idx].tx_rate[idx];
2403                 }
2404         } else {
2405                 return -EINVAL;
2406         }
2407
2408         /* Store tx_rate for this vf. */
2409         for (idx = 0; idx < nb_q_per_pool; idx++) {
2410                 if (((uint64_t)0x1 << idx) & q_msk) {
2411                         if (vfinfo[vf].tx_rate[idx] != tx_rate)
2412                                 vfinfo[vf].tx_rate[idx] = tx_rate;
2413                         total_rate += tx_rate;
2414                 }
2415         }
2416
2417         if (total_rate > dev->data->dev_link.link_speed) {
2418                 /* Reset stored TX rate of the VF if it causes exceed
2419                  * link speed.
2420                  */
2421                 memset(vfinfo[vf].tx_rate, 0, sizeof(vfinfo[vf].tx_rate));
2422                 return -EINVAL;
2423         }
2424
2425         /* Set RTTBCNRC of each queue/pool for vf X  */
2426         for (; queue_idx <= queue_end; queue_idx++) {
2427                 if (0x1 & q_msk)
2428                         ixgbe_set_queue_rate_limit(dev, queue_idx, tx_rate);
2429                 q_msk = q_msk >> 1;
2430         }
2431
2432         return 0;
2433 }
2434
2435 /*
2436  * Configure device link speed and setup link.
2437  * It returns 0 on success.
2438  */
2439 static int
2440 ixgbe_dev_start(struct rte_eth_dev *dev)
2441 {
2442         struct ixgbe_hw *hw =
2443                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2444         struct ixgbe_vf_info *vfinfo =
2445                 *IXGBE_DEV_PRIVATE_TO_P_VFDATA(dev->data->dev_private);
2446         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2447         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2448         uint32_t intr_vector = 0;
2449         int err, link_up = 0, negotiate = 0;
2450         uint32_t speed = 0;
2451         uint32_t allowed_speeds = 0;
2452         int mask = 0;
2453         int status;
2454         uint16_t vf, idx;
2455         uint32_t *link_speeds;
2456         struct ixgbe_tm_conf *tm_conf =
2457                 IXGBE_DEV_PRIVATE_TO_TM_CONF(dev->data->dev_private);
2458
2459         PMD_INIT_FUNC_TRACE();
2460
2461         /* IXGBE devices don't support:
2462         *    - half duplex (checked afterwards for valid speeds)
2463         *    - fixed speed: TODO implement
2464         */
2465         if (dev->data->dev_conf.link_speeds & ETH_LINK_SPEED_FIXED) {
2466                 PMD_INIT_LOG(ERR,
2467                 "Invalid link_speeds for port %u, fix speed not supported",
2468                                 dev->data->port_id);
2469                 return -EINVAL;
2470         }
2471
2472         /* disable uio/vfio intr/eventfd mapping */
2473         rte_intr_disable(intr_handle);
2474
2475         /* stop adapter */
2476         hw->adapter_stopped = 0;
2477         ixgbe_stop_adapter(hw);
2478
2479         /* reinitialize adapter
2480          * this calls reset and start
2481          */
2482         status = ixgbe_pf_reset_hw(hw);
2483         if (status != 0)
2484                 return -1;
2485         hw->mac.ops.start_hw(hw);
2486         hw->mac.get_link_status = true;
2487
2488         /* configure PF module if SRIOV enabled */
2489         ixgbe_pf_host_configure(dev);
2490
2491         ixgbe_dev_phy_intr_setup(dev);
2492
2493         /* check and configure queue intr-vector mapping */
2494         if ((rte_intr_cap_multiple(intr_handle) ||
2495              !RTE_ETH_DEV_SRIOV(dev).active) &&
2496             dev->data->dev_conf.intr_conf.rxq != 0) {
2497                 intr_vector = dev->data->nb_rx_queues;
2498                 if (intr_vector > IXGBE_MAX_INTR_QUEUE_NUM) {
2499                         PMD_INIT_LOG(ERR, "At most %d intr queues supported",
2500                                         IXGBE_MAX_INTR_QUEUE_NUM);
2501                         return -ENOTSUP;
2502                 }
2503                 if (rte_intr_efd_enable(intr_handle, intr_vector))
2504                         return -1;
2505         }
2506
2507         if (rte_intr_dp_is_en(intr_handle) && !intr_handle->intr_vec) {
2508                 intr_handle->intr_vec =
2509                         rte_zmalloc("intr_vec",
2510                                     dev->data->nb_rx_queues * sizeof(int), 0);
2511                 if (intr_handle->intr_vec == NULL) {
2512                         PMD_INIT_LOG(ERR, "Failed to allocate %d rx_queues"
2513                                      " intr_vec", dev->data->nb_rx_queues);
2514                         return -ENOMEM;
2515                 }
2516         }
2517
2518         /* confiugre msix for sleep until rx interrupt */
2519         ixgbe_configure_msix(dev);
2520
2521         /* initialize transmission unit */
2522         ixgbe_dev_tx_init(dev);
2523
2524         /* This can fail when allocating mbufs for descriptor rings */
2525         err = ixgbe_dev_rx_init(dev);
2526         if (err) {
2527                 PMD_INIT_LOG(ERR, "Unable to initialize RX hardware");
2528                 goto error;
2529         }
2530
2531         mask = ETH_VLAN_STRIP_MASK | ETH_VLAN_FILTER_MASK |
2532                 ETH_VLAN_EXTEND_MASK;
2533         err = ixgbe_vlan_offload_set(dev, mask);
2534         if (err) {
2535                 PMD_INIT_LOG(ERR, "Unable to set VLAN offload");
2536                 goto error;
2537         }
2538
2539         if (dev->data->dev_conf.rxmode.mq_mode == ETH_MQ_RX_VMDQ_ONLY) {
2540                 /* Enable vlan filtering for VMDq */
2541                 ixgbe_vmdq_vlan_hw_filter_enable(dev);
2542         }
2543
2544         /* Configure DCB hw */
2545         ixgbe_configure_dcb(dev);
2546
2547         if (dev->data->dev_conf.fdir_conf.mode != RTE_FDIR_MODE_NONE) {
2548                 err = ixgbe_fdir_configure(dev);
2549                 if (err)
2550                         goto error;
2551         }
2552
2553         /* Restore vf rate limit */
2554         if (vfinfo != NULL) {
2555                 for (vf = 0; vf < pci_dev->max_vfs; vf++)
2556                         for (idx = 0; idx < IXGBE_MAX_QUEUE_NUM_PER_VF; idx++)
2557                                 if (vfinfo[vf].tx_rate[idx] != 0)
2558                                         ixgbe_set_vf_rate_limit(
2559                                                 dev, vf,
2560                                                 vfinfo[vf].tx_rate[idx],
2561                                                 1 << idx);
2562         }
2563
2564         ixgbe_restore_statistics_mapping(dev);
2565
2566         err = ixgbe_dev_rxtx_start(dev);
2567         if (err < 0) {
2568                 PMD_INIT_LOG(ERR, "Unable to start rxtx queues");
2569                 goto error;
2570         }
2571
2572         /* Skip link setup if loopback mode is enabled for 82599. */
2573         if (hw->mac.type == ixgbe_mac_82599EB &&
2574                         dev->data->dev_conf.lpbk_mode == IXGBE_LPBK_82599_TX_RX)
2575                 goto skip_link_setup;
2576
2577         if (ixgbe_is_sfp(hw) && hw->phy.multispeed_fiber) {
2578                 err = hw->mac.ops.setup_sfp(hw);
2579                 if (err)
2580                         goto error;
2581         }
2582
2583         if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) {
2584                 /* Turn on the copper */
2585                 ixgbe_set_phy_power(hw, true);
2586         } else {
2587                 /* Turn on the laser */
2588                 ixgbe_enable_tx_laser(hw);
2589         }
2590
2591         err = ixgbe_check_link(hw, &speed, &link_up, 0);
2592         if (err)
2593                 goto error;
2594         dev->data->dev_link.link_status = link_up;
2595
2596         err = ixgbe_get_link_capabilities(hw, &speed, &negotiate);
2597         if (err)
2598                 goto error;
2599
2600         switch (hw->mac.type) {
2601         case ixgbe_mac_X550:
2602         case ixgbe_mac_X550EM_x:
2603         case ixgbe_mac_X550EM_a:
2604                 allowed_speeds = ETH_LINK_SPEED_100M | ETH_LINK_SPEED_1G |
2605                         ETH_LINK_SPEED_2_5G |  ETH_LINK_SPEED_5G |
2606                         ETH_LINK_SPEED_10G;
2607                 break;
2608         default:
2609                 allowed_speeds = ETH_LINK_SPEED_100M | ETH_LINK_SPEED_1G |
2610                         ETH_LINK_SPEED_10G;
2611         }
2612
2613         link_speeds = &dev->data->dev_conf.link_speeds;
2614         if (*link_speeds & ~allowed_speeds) {
2615                 PMD_INIT_LOG(ERR, "Invalid link setting");
2616                 goto error;
2617         }
2618
2619         speed = 0x0;
2620         if (*link_speeds == ETH_LINK_SPEED_AUTONEG) {
2621                 switch (hw->mac.type) {
2622                 case ixgbe_mac_82598EB:
2623                         speed = IXGBE_LINK_SPEED_82598_AUTONEG;
2624                         break;
2625                 case ixgbe_mac_82599EB:
2626                 case ixgbe_mac_X540:
2627                         speed = IXGBE_LINK_SPEED_82599_AUTONEG;
2628                         break;
2629                 case ixgbe_mac_X550:
2630                 case ixgbe_mac_X550EM_x:
2631                 case ixgbe_mac_X550EM_a:
2632                         speed = IXGBE_LINK_SPEED_X550_AUTONEG;
2633                         break;
2634                 default:
2635                         speed = IXGBE_LINK_SPEED_82599_AUTONEG;
2636                 }
2637         } else {
2638                 if (*link_speeds & ETH_LINK_SPEED_10G)
2639                         speed |= IXGBE_LINK_SPEED_10GB_FULL;
2640                 if (*link_speeds & ETH_LINK_SPEED_5G)
2641                         speed |= IXGBE_LINK_SPEED_5GB_FULL;
2642                 if (*link_speeds & ETH_LINK_SPEED_2_5G)
2643                         speed |= IXGBE_LINK_SPEED_2_5GB_FULL;
2644                 if (*link_speeds & ETH_LINK_SPEED_1G)
2645                         speed |= IXGBE_LINK_SPEED_1GB_FULL;
2646                 if (*link_speeds & ETH_LINK_SPEED_100M)
2647                         speed |= IXGBE_LINK_SPEED_100_FULL;
2648         }
2649
2650         err = ixgbe_setup_link(hw, speed, link_up);
2651         if (err)
2652                 goto error;
2653
2654         ixgbe_dev_link_update(dev, 0);
2655
2656 skip_link_setup:
2657
2658         if (rte_intr_allow_others(intr_handle)) {
2659                 /* check if lsc interrupt is enabled */
2660                 if (dev->data->dev_conf.intr_conf.lsc != 0)
2661                         ixgbe_dev_lsc_interrupt_setup(dev, TRUE);
2662                 else
2663                         ixgbe_dev_lsc_interrupt_setup(dev, FALSE);
2664                 ixgbe_dev_macsec_interrupt_setup(dev);
2665         } else {
2666                 rte_intr_callback_unregister(intr_handle,
2667                                              ixgbe_dev_interrupt_handler, dev);
2668                 if (dev->data->dev_conf.intr_conf.lsc != 0)
2669                         PMD_INIT_LOG(INFO, "lsc won't enable because of"
2670                                      " no intr multiplex");
2671         }
2672
2673         /* check if rxq interrupt is enabled */
2674         if (dev->data->dev_conf.intr_conf.rxq != 0 &&
2675             rte_intr_dp_is_en(intr_handle))
2676                 ixgbe_dev_rxq_interrupt_setup(dev);
2677
2678         /* enable uio/vfio intr/eventfd mapping */
2679         rte_intr_enable(intr_handle);
2680
2681         /* resume enabled intr since hw reset */
2682         ixgbe_enable_intr(dev);
2683         ixgbe_l2_tunnel_conf(dev);
2684         ixgbe_filter_restore(dev);
2685
2686         if (tm_conf->root && !tm_conf->committed)
2687                 PMD_DRV_LOG(WARNING,
2688                             "please call hierarchy_commit() "
2689                             "before starting the port");
2690
2691         return 0;
2692
2693 error:
2694         PMD_INIT_LOG(ERR, "failure in ixgbe_dev_start(): %d", err);
2695         ixgbe_dev_clear_queues(dev);
2696         return -EIO;
2697 }
2698
2699 /*
2700  * Stop device: disable rx and tx functions to allow for reconfiguring.
2701  */
2702 static void
2703 ixgbe_dev_stop(struct rte_eth_dev *dev)
2704 {
2705         struct rte_eth_link link;
2706         struct ixgbe_hw *hw =
2707                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2708         struct ixgbe_vf_info *vfinfo =
2709                 *IXGBE_DEV_PRIVATE_TO_P_VFDATA(dev->data->dev_private);
2710         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
2711         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
2712         int vf;
2713         struct ixgbe_tm_conf *tm_conf =
2714                 IXGBE_DEV_PRIVATE_TO_TM_CONF(dev->data->dev_private);
2715
2716         PMD_INIT_FUNC_TRACE();
2717
2718         /* disable interrupts */
2719         ixgbe_disable_intr(hw);
2720
2721         /* reset the NIC */
2722         ixgbe_pf_reset_hw(hw);
2723         hw->adapter_stopped = 0;
2724
2725         /* stop adapter */
2726         ixgbe_stop_adapter(hw);
2727
2728         for (vf = 0; vfinfo != NULL && vf < pci_dev->max_vfs; vf++)
2729                 vfinfo[vf].clear_to_send = false;
2730
2731         if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) {
2732                 /* Turn off the copper */
2733                 ixgbe_set_phy_power(hw, false);
2734         } else {
2735                 /* Turn off the laser */
2736                 ixgbe_disable_tx_laser(hw);
2737         }
2738
2739         ixgbe_dev_clear_queues(dev);
2740
2741         /* Clear stored conf */
2742         dev->data->scattered_rx = 0;
2743         dev->data->lro = 0;
2744
2745         /* Clear recorded link status */
2746         memset(&link, 0, sizeof(link));
2747         rte_eth_linkstatus_set(dev, &link);
2748
2749         if (!rte_intr_allow_others(intr_handle))
2750                 /* resume to the default handler */
2751                 rte_intr_callback_register(intr_handle,
2752                                            ixgbe_dev_interrupt_handler,
2753                                            (void *)dev);
2754
2755         /* Clean datapath event and queue/vec mapping */
2756         rte_intr_efd_disable(intr_handle);
2757         if (intr_handle->intr_vec != NULL) {
2758                 rte_free(intr_handle->intr_vec);
2759                 intr_handle->intr_vec = NULL;
2760         }
2761
2762         /* reset hierarchy commit */
2763         tm_conf->committed = false;
2764 }
2765
2766 /*
2767  * Set device link up: enable tx.
2768  */
2769 static int
2770 ixgbe_dev_set_link_up(struct rte_eth_dev *dev)
2771 {
2772         struct ixgbe_hw *hw =
2773                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2774         if (hw->mac.type == ixgbe_mac_82599EB) {
2775 #ifdef RTE_LIBRTE_IXGBE_BYPASS
2776                 if (hw->device_id == IXGBE_DEV_ID_82599_BYPASS) {
2777                         /* Not suported in bypass mode */
2778                         PMD_INIT_LOG(ERR, "Set link up is not supported "
2779                                      "by device id 0x%x", hw->device_id);
2780                         return -ENOTSUP;
2781                 }
2782 #endif
2783         }
2784
2785         if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) {
2786                 /* Turn on the copper */
2787                 ixgbe_set_phy_power(hw, true);
2788         } else {
2789                 /* Turn on the laser */
2790                 ixgbe_enable_tx_laser(hw);
2791         }
2792
2793         return 0;
2794 }
2795
2796 /*
2797  * Set device link down: disable tx.
2798  */
2799 static int
2800 ixgbe_dev_set_link_down(struct rte_eth_dev *dev)
2801 {
2802         struct ixgbe_hw *hw =
2803                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2804         if (hw->mac.type == ixgbe_mac_82599EB) {
2805 #ifdef RTE_LIBRTE_IXGBE_BYPASS
2806                 if (hw->device_id == IXGBE_DEV_ID_82599_BYPASS) {
2807                         /* Not suported in bypass mode */
2808                         PMD_INIT_LOG(ERR, "Set link down is not supported "
2809                                      "by device id 0x%x", hw->device_id);
2810                         return -ENOTSUP;
2811                 }
2812 #endif
2813         }
2814
2815         if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper) {
2816                 /* Turn off the copper */
2817                 ixgbe_set_phy_power(hw, false);
2818         } else {
2819                 /* Turn off the laser */
2820                 ixgbe_disable_tx_laser(hw);
2821         }
2822
2823         return 0;
2824 }
2825
2826 /*
2827  * Reset and stop device.
2828  */
2829 static void
2830 ixgbe_dev_close(struct rte_eth_dev *dev)
2831 {
2832         struct ixgbe_hw *hw =
2833                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
2834
2835         PMD_INIT_FUNC_TRACE();
2836
2837         ixgbe_pf_reset_hw(hw);
2838
2839         ixgbe_dev_stop(dev);
2840         hw->adapter_stopped = 1;
2841
2842         ixgbe_dev_free_queues(dev);
2843
2844         ixgbe_disable_pcie_master(hw);
2845
2846         /* reprogram the RAR[0] in case user changed it. */
2847         ixgbe_set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV);
2848 }
2849
2850 /*
2851  * Reset PF device.
2852  */
2853 static int
2854 ixgbe_dev_reset(struct rte_eth_dev *dev)
2855 {
2856         int ret;
2857
2858         /* When a DPDK PMD PF begin to reset PF port, it should notify all
2859          * its VF to make them align with it. The detailed notification
2860          * mechanism is PMD specific. As to ixgbe PF, it is rather complex.
2861          * To avoid unexpected behavior in VF, currently reset of PF with
2862          * SR-IOV activation is not supported. It might be supported later.
2863          */
2864         if (dev->data->sriov.active)
2865                 return -ENOTSUP;
2866
2867         ret = eth_ixgbe_dev_uninit(dev);
2868         if (ret)
2869                 return ret;
2870
2871         ret = eth_ixgbe_dev_init(dev);
2872
2873         return ret;
2874 }
2875
2876 static void
2877 ixgbe_read_stats_registers(struct ixgbe_hw *hw,
2878                            struct ixgbe_hw_stats *hw_stats,
2879                            struct ixgbe_macsec_stats *macsec_stats,
2880                            uint64_t *total_missed_rx, uint64_t *total_qbrc,
2881                            uint64_t *total_qprc, uint64_t *total_qprdc)
2882 {
2883         uint32_t bprc, lxon, lxoff, total;
2884         uint32_t delta_gprc = 0;
2885         unsigned i;
2886         /* Workaround for RX byte count not including CRC bytes when CRC
2887          * strip is enabled. CRC bytes are removed from counters when crc_strip
2888          * is disabled.
2889          */
2890         int crc_strip = (IXGBE_READ_REG(hw, IXGBE_HLREG0) &
2891                         IXGBE_HLREG0_RXCRCSTRP);
2892
2893         hw_stats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
2894         hw_stats->illerrc += IXGBE_READ_REG(hw, IXGBE_ILLERRC);
2895         hw_stats->errbc += IXGBE_READ_REG(hw, IXGBE_ERRBC);
2896         hw_stats->mspdc += IXGBE_READ_REG(hw, IXGBE_MSPDC);
2897
2898         for (i = 0; i < 8; i++) {
2899                 uint32_t mp = IXGBE_READ_REG(hw, IXGBE_MPC(i));
2900
2901                 /* global total per queue */
2902                 hw_stats->mpc[i] += mp;
2903                 /* Running comprehensive total for stats display */
2904                 *total_missed_rx += hw_stats->mpc[i];
2905                 if (hw->mac.type == ixgbe_mac_82598EB) {
2906                         hw_stats->rnbc[i] +=
2907                             IXGBE_READ_REG(hw, IXGBE_RNBC(i));
2908                         hw_stats->pxonrxc[i] +=
2909                                 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
2910                         hw_stats->pxoffrxc[i] +=
2911                                 IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
2912                 } else {
2913                         hw_stats->pxonrxc[i] +=
2914                                 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
2915                         hw_stats->pxoffrxc[i] +=
2916                                 IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
2917                         hw_stats->pxon2offc[i] +=
2918                                 IXGBE_READ_REG(hw, IXGBE_PXON2OFFCNT(i));
2919                 }
2920                 hw_stats->pxontxc[i] +=
2921                     IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
2922                 hw_stats->pxofftxc[i] +=
2923                     IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
2924         }
2925         for (i = 0; i < IXGBE_QUEUE_STAT_COUNTERS; i++) {
2926                 uint32_t delta_qprc = IXGBE_READ_REG(hw, IXGBE_QPRC(i));
2927                 uint32_t delta_qptc = IXGBE_READ_REG(hw, IXGBE_QPTC(i));
2928                 uint32_t delta_qprdc = IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
2929
2930                 delta_gprc += delta_qprc;
2931
2932                 hw_stats->qprc[i] += delta_qprc;
2933                 hw_stats->qptc[i] += delta_qptc;
2934
2935                 hw_stats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
2936                 hw_stats->qbrc[i] +=
2937                     ((uint64_t)IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)) << 32);
2938                 if (crc_strip == 0)
2939                         hw_stats->qbrc[i] -= delta_qprc * ETHER_CRC_LEN;
2940
2941                 hw_stats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
2942                 hw_stats->qbtc[i] +=
2943                     ((uint64_t)IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)) << 32);
2944
2945                 hw_stats->qprdc[i] += delta_qprdc;
2946                 *total_qprdc += hw_stats->qprdc[i];
2947
2948                 *total_qprc += hw_stats->qprc[i];
2949                 *total_qbrc += hw_stats->qbrc[i];
2950         }
2951         hw_stats->mlfc += IXGBE_READ_REG(hw, IXGBE_MLFC);
2952         hw_stats->mrfc += IXGBE_READ_REG(hw, IXGBE_MRFC);
2953         hw_stats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
2954
2955         /*
2956          * An errata states that gprc actually counts good + missed packets:
2957          * Workaround to set gprc to summated queue packet receives
2958          */
2959         hw_stats->gprc = *total_qprc;
2960
2961         if (hw->mac.type != ixgbe_mac_82598EB) {
2962                 hw_stats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
2963                 hw_stats->gorc += ((u64)IXGBE_READ_REG(hw, IXGBE_GORCH) << 32);
2964                 hw_stats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
2965                 hw_stats->gotc += ((u64)IXGBE_READ_REG(hw, IXGBE_GOTCH) << 32);
2966                 hw_stats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
2967                 hw_stats->tor += ((u64)IXGBE_READ_REG(hw, IXGBE_TORH) << 32);
2968                 hw_stats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
2969                 hw_stats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
2970         } else {
2971                 hw_stats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
2972                 hw_stats->lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
2973                 /* 82598 only has a counter in the high register */
2974                 hw_stats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
2975                 hw_stats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
2976                 hw_stats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
2977         }
2978         uint64_t old_tpr = hw_stats->tpr;
2979
2980         hw_stats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
2981         hw_stats->tpt += IXGBE_READ_REG(hw, IXGBE_TPT);
2982
2983         if (crc_strip == 0)
2984                 hw_stats->gorc -= delta_gprc * ETHER_CRC_LEN;
2985
2986         uint64_t delta_gptc = IXGBE_READ_REG(hw, IXGBE_GPTC);
2987         hw_stats->gptc += delta_gptc;
2988         hw_stats->gotc -= delta_gptc * ETHER_CRC_LEN;
2989         hw_stats->tor -= (hw_stats->tpr - old_tpr) * ETHER_CRC_LEN;
2990
2991         /*
2992          * Workaround: mprc hardware is incorrectly counting
2993          * broadcasts, so for now we subtract those.
2994          */
2995         bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
2996         hw_stats->bprc += bprc;
2997         hw_stats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
2998         if (hw->mac.type == ixgbe_mac_82598EB)
2999                 hw_stats->mprc -= bprc;
3000
3001         hw_stats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
3002         hw_stats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
3003         hw_stats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
3004         hw_stats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
3005         hw_stats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
3006         hw_stats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
3007
3008         lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
3009         hw_stats->lxontxc += lxon;
3010         lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
3011         hw_stats->lxofftxc += lxoff;
3012         total = lxon + lxoff;
3013
3014         hw_stats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
3015         hw_stats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
3016         hw_stats->gptc -= total;
3017         hw_stats->mptc -= total;
3018         hw_stats->ptc64 -= total;
3019         hw_stats->gotc -= total * ETHER_MIN_LEN;
3020
3021         hw_stats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
3022         hw_stats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
3023         hw_stats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
3024         hw_stats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
3025         hw_stats->mngprc += IXGBE_READ_REG(hw, IXGBE_MNGPRC);
3026         hw_stats->mngpdc += IXGBE_READ_REG(hw, IXGBE_MNGPDC);
3027         hw_stats->mngptc += IXGBE_READ_REG(hw, IXGBE_MNGPTC);
3028         hw_stats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
3029         hw_stats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
3030         hw_stats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
3031         hw_stats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
3032         hw_stats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
3033         hw_stats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
3034         hw_stats->xec += IXGBE_READ_REG(hw, IXGBE_XEC);
3035         hw_stats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
3036         hw_stats->fclast += IXGBE_READ_REG(hw, IXGBE_FCLAST);
3037         /* Only read FCOE on 82599 */
3038         if (hw->mac.type != ixgbe_mac_82598EB) {
3039                 hw_stats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
3040                 hw_stats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
3041                 hw_stats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
3042                 hw_stats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
3043                 hw_stats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
3044         }
3045
3046         /* Flow Director Stats registers */
3047         hw_stats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
3048         hw_stats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
3049
3050         /* MACsec Stats registers */
3051         macsec_stats->out_pkts_untagged += IXGBE_READ_REG(hw, IXGBE_LSECTXUT);
3052         macsec_stats->out_pkts_encrypted +=
3053                 IXGBE_READ_REG(hw, IXGBE_LSECTXPKTE);
3054         macsec_stats->out_pkts_protected +=
3055                 IXGBE_READ_REG(hw, IXGBE_LSECTXPKTP);
3056         macsec_stats->out_octets_encrypted +=
3057                 IXGBE_READ_REG(hw, IXGBE_LSECTXOCTE);
3058         macsec_stats->out_octets_protected +=
3059                 IXGBE_READ_REG(hw, IXGBE_LSECTXOCTP);
3060         macsec_stats->in_pkts_untagged += IXGBE_READ_REG(hw, IXGBE_LSECRXUT);
3061         macsec_stats->in_pkts_badtag += IXGBE_READ_REG(hw, IXGBE_LSECRXBAD);
3062         macsec_stats->in_pkts_nosci += IXGBE_READ_REG(hw, IXGBE_LSECRXNOSCI);
3063         macsec_stats->in_pkts_unknownsci +=
3064                 IXGBE_READ_REG(hw, IXGBE_LSECRXUNSCI);
3065         macsec_stats->in_octets_decrypted +=
3066                 IXGBE_READ_REG(hw, IXGBE_LSECRXOCTD);
3067         macsec_stats->in_octets_validated +=
3068                 IXGBE_READ_REG(hw, IXGBE_LSECRXOCTV);
3069         macsec_stats->in_pkts_unchecked += IXGBE_READ_REG(hw, IXGBE_LSECRXUNCH);
3070         macsec_stats->in_pkts_delayed += IXGBE_READ_REG(hw, IXGBE_LSECRXDELAY);
3071         macsec_stats->in_pkts_late += IXGBE_READ_REG(hw, IXGBE_LSECRXLATE);
3072         for (i = 0; i < 2; i++) {
3073                 macsec_stats->in_pkts_ok +=
3074                         IXGBE_READ_REG(hw, IXGBE_LSECRXOK(i));
3075                 macsec_stats->in_pkts_invalid +=
3076                         IXGBE_READ_REG(hw, IXGBE_LSECRXINV(i));
3077                 macsec_stats->in_pkts_notvalid +=
3078                         IXGBE_READ_REG(hw, IXGBE_LSECRXNV(i));
3079         }
3080         macsec_stats->in_pkts_unusedsa += IXGBE_READ_REG(hw, IXGBE_LSECRXUNSA);
3081         macsec_stats->in_pkts_notusingsa +=
3082                 IXGBE_READ_REG(hw, IXGBE_LSECRXNUSA);
3083 }
3084
3085 /*
3086  * This function is based on ixgbe_update_stats_counters() in ixgbe/ixgbe.c
3087  */
3088 static int
3089 ixgbe_dev_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
3090 {
3091         struct ixgbe_hw *hw =
3092                         IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3093         struct ixgbe_hw_stats *hw_stats =
3094                         IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3095         struct ixgbe_macsec_stats *macsec_stats =
3096                         IXGBE_DEV_PRIVATE_TO_MACSEC_STATS(
3097                                 dev->data->dev_private);
3098         uint64_t total_missed_rx, total_qbrc, total_qprc, total_qprdc;
3099         unsigned i;
3100
3101         total_missed_rx = 0;
3102         total_qbrc = 0;
3103         total_qprc = 0;
3104         total_qprdc = 0;
3105
3106         ixgbe_read_stats_registers(hw, hw_stats, macsec_stats, &total_missed_rx,
3107                         &total_qbrc, &total_qprc, &total_qprdc);
3108
3109         if (stats == NULL)
3110                 return -EINVAL;
3111
3112         /* Fill out the rte_eth_stats statistics structure */
3113         stats->ipackets = total_qprc;
3114         stats->ibytes = total_qbrc;
3115         stats->opackets = hw_stats->gptc;
3116         stats->obytes = hw_stats->gotc;
3117
3118         for (i = 0; i < IXGBE_QUEUE_STAT_COUNTERS; i++) {
3119                 stats->q_ipackets[i] = hw_stats->qprc[i];
3120                 stats->q_opackets[i] = hw_stats->qptc[i];
3121                 stats->q_ibytes[i] = hw_stats->qbrc[i];
3122                 stats->q_obytes[i] = hw_stats->qbtc[i];
3123                 stats->q_errors[i] = hw_stats->qprdc[i];
3124         }
3125
3126         /* Rx Errors */
3127         stats->imissed  = total_missed_rx;
3128         stats->ierrors  = hw_stats->crcerrs +
3129                           hw_stats->mspdc +
3130                           hw_stats->rlec +
3131                           hw_stats->ruc +
3132                           hw_stats->roc +
3133                           hw_stats->illerrc +
3134                           hw_stats->errbc +
3135                           hw_stats->rfc +
3136                           hw_stats->fccrc +
3137                           hw_stats->fclast;
3138
3139         /* Tx Errors */
3140         stats->oerrors  = 0;
3141         return 0;
3142 }
3143
3144 static void
3145 ixgbe_dev_stats_reset(struct rte_eth_dev *dev)
3146 {
3147         struct ixgbe_hw_stats *stats =
3148                         IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3149
3150         /* HW registers are cleared on read */
3151         ixgbe_dev_stats_get(dev, NULL);
3152
3153         /* Reset software totals */
3154         memset(stats, 0, sizeof(*stats));
3155 }
3156
3157 /* This function calculates the number of xstats based on the current config */
3158 static unsigned
3159 ixgbe_xstats_calc_num(void) {
3160         return IXGBE_NB_HW_STATS + IXGBE_NB_MACSEC_STATS +
3161                 (IXGBE_NB_RXQ_PRIO_STATS * IXGBE_NB_RXQ_PRIO_VALUES) +
3162                 (IXGBE_NB_TXQ_PRIO_STATS * IXGBE_NB_TXQ_PRIO_VALUES);
3163 }
3164
3165 static int ixgbe_dev_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
3166         struct rte_eth_xstat_name *xstats_names, __rte_unused unsigned int size)
3167 {
3168         const unsigned cnt_stats = ixgbe_xstats_calc_num();
3169         unsigned stat, i, count;
3170
3171         if (xstats_names != NULL) {
3172                 count = 0;
3173
3174                 /* Note: limit >= cnt_stats checked upstream
3175                  * in rte_eth_xstats_names()
3176                  */
3177
3178                 /* Extended stats from ixgbe_hw_stats */
3179                 for (i = 0; i < IXGBE_NB_HW_STATS; i++) {
3180                         snprintf(xstats_names[count].name,
3181                                 sizeof(xstats_names[count].name),
3182                                 "%s",
3183                                 rte_ixgbe_stats_strings[i].name);
3184                         count++;
3185                 }
3186
3187                 /* MACsec Stats */
3188                 for (i = 0; i < IXGBE_NB_MACSEC_STATS; i++) {
3189                         snprintf(xstats_names[count].name,
3190                                 sizeof(xstats_names[count].name),
3191                                 "%s",
3192                                 rte_ixgbe_macsec_strings[i].name);
3193                         count++;
3194                 }
3195
3196                 /* RX Priority Stats */
3197                 for (stat = 0; stat < IXGBE_NB_RXQ_PRIO_STATS; stat++) {
3198                         for (i = 0; i < IXGBE_NB_RXQ_PRIO_VALUES; i++) {
3199                                 snprintf(xstats_names[count].name,
3200                                         sizeof(xstats_names[count].name),
3201                                         "rx_priority%u_%s", i,
3202                                         rte_ixgbe_rxq_strings[stat].name);
3203                                 count++;
3204                         }
3205                 }
3206
3207                 /* TX Priority Stats */
3208                 for (stat = 0; stat < IXGBE_NB_TXQ_PRIO_STATS; stat++) {
3209                         for (i = 0; i < IXGBE_NB_TXQ_PRIO_VALUES; i++) {
3210                                 snprintf(xstats_names[count].name,
3211                                         sizeof(xstats_names[count].name),
3212                                         "tx_priority%u_%s", i,
3213                                         rte_ixgbe_txq_strings[stat].name);
3214                                 count++;
3215                         }
3216                 }
3217         }
3218         return cnt_stats;
3219 }
3220
3221 static int ixgbe_dev_xstats_get_names_by_id(
3222         struct rte_eth_dev *dev,
3223         struct rte_eth_xstat_name *xstats_names,
3224         const uint64_t *ids,
3225         unsigned int limit)
3226 {
3227         if (!ids) {
3228                 const unsigned int cnt_stats = ixgbe_xstats_calc_num();
3229                 unsigned int stat, i, count;
3230
3231                 if (xstats_names != NULL) {
3232                         count = 0;
3233
3234                         /* Note: limit >= cnt_stats checked upstream
3235                          * in rte_eth_xstats_names()
3236                          */
3237
3238                         /* Extended stats from ixgbe_hw_stats */
3239                         for (i = 0; i < IXGBE_NB_HW_STATS; i++) {
3240                                 snprintf(xstats_names[count].name,
3241                                         sizeof(xstats_names[count].name),
3242                                         "%s",
3243                                         rte_ixgbe_stats_strings[i].name);
3244                                 count++;
3245                         }
3246
3247                         /* MACsec Stats */
3248                         for (i = 0; i < IXGBE_NB_MACSEC_STATS; i++) {
3249                                 snprintf(xstats_names[count].name,
3250                                         sizeof(xstats_names[count].name),
3251                                         "%s",
3252                                         rte_ixgbe_macsec_strings[i].name);
3253                                 count++;
3254                         }
3255
3256                         /* RX Priority Stats */
3257                         for (stat = 0; stat < IXGBE_NB_RXQ_PRIO_STATS; stat++) {
3258                                 for (i = 0; i < IXGBE_NB_RXQ_PRIO_VALUES; i++) {
3259                                         snprintf(xstats_names[count].name,
3260                                             sizeof(xstats_names[count].name),
3261                                             "rx_priority%u_%s", i,
3262                                             rte_ixgbe_rxq_strings[stat].name);
3263                                         count++;
3264                                 }
3265                         }
3266
3267                         /* TX Priority Stats */
3268                         for (stat = 0; stat < IXGBE_NB_TXQ_PRIO_STATS; stat++) {
3269                                 for (i = 0; i < IXGBE_NB_TXQ_PRIO_VALUES; i++) {
3270                                         snprintf(xstats_names[count].name,
3271                                             sizeof(xstats_names[count].name),
3272                                             "tx_priority%u_%s", i,
3273                                             rte_ixgbe_txq_strings[stat].name);
3274                                         count++;
3275                                 }
3276                         }
3277                 }
3278                 return cnt_stats;
3279         }
3280
3281         uint16_t i;
3282         uint16_t size = ixgbe_xstats_calc_num();
3283         struct rte_eth_xstat_name xstats_names_copy[size];
3284
3285         ixgbe_dev_xstats_get_names_by_id(dev, xstats_names_copy, NULL,
3286                         size);
3287
3288         for (i = 0; i < limit; i++) {
3289                 if (ids[i] >= size) {
3290                         PMD_INIT_LOG(ERR, "id value isn't valid");
3291                         return -1;
3292                 }
3293                 strcpy(xstats_names[i].name,
3294                                 xstats_names_copy[ids[i]].name);
3295         }
3296         return limit;
3297 }
3298
3299 static int ixgbevf_dev_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
3300         struct rte_eth_xstat_name *xstats_names, unsigned limit)
3301 {
3302         unsigned i;
3303
3304         if (limit < IXGBEVF_NB_XSTATS && xstats_names != NULL)
3305                 return -ENOMEM;
3306
3307         if (xstats_names != NULL)
3308                 for (i = 0; i < IXGBEVF_NB_XSTATS; i++)
3309                         snprintf(xstats_names[i].name,
3310                                 sizeof(xstats_names[i].name),
3311                                 "%s", rte_ixgbevf_stats_strings[i].name);
3312         return IXGBEVF_NB_XSTATS;
3313 }
3314
3315 static int
3316 ixgbe_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
3317                                          unsigned n)
3318 {
3319         struct ixgbe_hw *hw =
3320                         IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3321         struct ixgbe_hw_stats *hw_stats =
3322                         IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3323         struct ixgbe_macsec_stats *macsec_stats =
3324                         IXGBE_DEV_PRIVATE_TO_MACSEC_STATS(
3325                                 dev->data->dev_private);
3326         uint64_t total_missed_rx, total_qbrc, total_qprc, total_qprdc;
3327         unsigned i, stat, count = 0;
3328
3329         count = ixgbe_xstats_calc_num();
3330
3331         if (n < count)
3332                 return count;
3333
3334         total_missed_rx = 0;
3335         total_qbrc = 0;
3336         total_qprc = 0;
3337         total_qprdc = 0;
3338
3339         ixgbe_read_stats_registers(hw, hw_stats, macsec_stats, &total_missed_rx,
3340                         &total_qbrc, &total_qprc, &total_qprdc);
3341
3342         /* If this is a reset xstats is NULL, and we have cleared the
3343          * registers by reading them.
3344          */
3345         if (!xstats)
3346                 return 0;
3347
3348         /* Extended stats from ixgbe_hw_stats */
3349         count = 0;
3350         for (i = 0; i < IXGBE_NB_HW_STATS; i++) {
3351                 xstats[count].value = *(uint64_t *)(((char *)hw_stats) +
3352                                 rte_ixgbe_stats_strings[i].offset);
3353                 xstats[count].id = count;
3354                 count++;
3355         }
3356
3357         /* MACsec Stats */
3358         for (i = 0; i < IXGBE_NB_MACSEC_STATS; i++) {
3359                 xstats[count].value = *(uint64_t *)(((char *)macsec_stats) +
3360                                 rte_ixgbe_macsec_strings[i].offset);
3361                 xstats[count].id = count;
3362                 count++;
3363         }
3364
3365         /* RX Priority Stats */
3366         for (stat = 0; stat < IXGBE_NB_RXQ_PRIO_STATS; stat++) {
3367                 for (i = 0; i < IXGBE_NB_RXQ_PRIO_VALUES; i++) {
3368                         xstats[count].value = *(uint64_t *)(((char *)hw_stats) +
3369                                         rte_ixgbe_rxq_strings[stat].offset +
3370                                         (sizeof(uint64_t) * i));
3371                         xstats[count].id = count;
3372                         count++;
3373                 }
3374         }
3375
3376         /* TX Priority Stats */
3377         for (stat = 0; stat < IXGBE_NB_TXQ_PRIO_STATS; stat++) {
3378                 for (i = 0; i < IXGBE_NB_TXQ_PRIO_VALUES; i++) {
3379                         xstats[count].value = *(uint64_t *)(((char *)hw_stats) +
3380                                         rte_ixgbe_txq_strings[stat].offset +
3381                                         (sizeof(uint64_t) * i));
3382                         xstats[count].id = count;
3383                         count++;
3384                 }
3385         }
3386         return count;
3387 }
3388
3389 static int
3390 ixgbe_dev_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
3391                 uint64_t *values, unsigned int n)
3392 {
3393         if (!ids) {
3394                 struct ixgbe_hw *hw =
3395                                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3396                 struct ixgbe_hw_stats *hw_stats =
3397                                 IXGBE_DEV_PRIVATE_TO_STATS(
3398                                                 dev->data->dev_private);
3399                 struct ixgbe_macsec_stats *macsec_stats =
3400                                 IXGBE_DEV_PRIVATE_TO_MACSEC_STATS(
3401                                         dev->data->dev_private);
3402                 uint64_t total_missed_rx, total_qbrc, total_qprc, total_qprdc;
3403                 unsigned int i, stat, count = 0;
3404
3405                 count = ixgbe_xstats_calc_num();
3406
3407                 if (!ids && n < count)
3408                         return count;
3409
3410                 total_missed_rx = 0;
3411                 total_qbrc = 0;
3412                 total_qprc = 0;
3413                 total_qprdc = 0;
3414
3415                 ixgbe_read_stats_registers(hw, hw_stats, macsec_stats,
3416                                 &total_missed_rx, &total_qbrc, &total_qprc,
3417                                 &total_qprdc);
3418
3419                 /* If this is a reset xstats is NULL, and we have cleared the
3420                  * registers by reading them.
3421                  */
3422                 if (!ids && !values)
3423                         return 0;
3424
3425                 /* Extended stats from ixgbe_hw_stats */
3426                 count = 0;
3427                 for (i = 0; i < IXGBE_NB_HW_STATS; i++) {
3428                         values[count] = *(uint64_t *)(((char *)hw_stats) +
3429                                         rte_ixgbe_stats_strings[i].offset);
3430                         count++;
3431                 }
3432
3433                 /* MACsec Stats */
3434                 for (i = 0; i < IXGBE_NB_MACSEC_STATS; i++) {
3435                         values[count] = *(uint64_t *)(((char *)macsec_stats) +
3436                                         rte_ixgbe_macsec_strings[i].offset);
3437                         count++;
3438                 }
3439
3440                 /* RX Priority Stats */
3441                 for (stat = 0; stat < IXGBE_NB_RXQ_PRIO_STATS; stat++) {
3442                         for (i = 0; i < IXGBE_NB_RXQ_PRIO_VALUES; i++) {
3443                                 values[count] =
3444                                         *(uint64_t *)(((char *)hw_stats) +
3445                                         rte_ixgbe_rxq_strings[stat].offset +
3446                                         (sizeof(uint64_t) * i));
3447                                 count++;
3448                         }
3449                 }
3450
3451                 /* TX Priority Stats */
3452                 for (stat = 0; stat < IXGBE_NB_TXQ_PRIO_STATS; stat++) {
3453                         for (i = 0; i < IXGBE_NB_TXQ_PRIO_VALUES; i++) {
3454                                 values[count] =
3455                                         *(uint64_t *)(((char *)hw_stats) +
3456                                         rte_ixgbe_txq_strings[stat].offset +
3457                                         (sizeof(uint64_t) * i));
3458                                 count++;
3459                         }
3460                 }
3461                 return count;
3462         }
3463
3464         uint16_t i;
3465         uint16_t size = ixgbe_xstats_calc_num();
3466         uint64_t values_copy[size];
3467
3468         ixgbe_dev_xstats_get_by_id(dev, NULL, values_copy, size);
3469
3470         for (i = 0; i < n; i++) {
3471                 if (ids[i] >= size) {
3472                         PMD_INIT_LOG(ERR, "id value isn't valid");
3473                         return -1;
3474                 }
3475                 values[i] = values_copy[ids[i]];
3476         }
3477         return n;
3478 }
3479
3480 static void
3481 ixgbe_dev_xstats_reset(struct rte_eth_dev *dev)
3482 {
3483         struct ixgbe_hw_stats *stats =
3484                         IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3485         struct ixgbe_macsec_stats *macsec_stats =
3486                         IXGBE_DEV_PRIVATE_TO_MACSEC_STATS(
3487                                 dev->data->dev_private);
3488
3489         unsigned count = ixgbe_xstats_calc_num();
3490
3491         /* HW registers are cleared on read */
3492         ixgbe_dev_xstats_get(dev, NULL, count);
3493
3494         /* Reset software totals */
3495         memset(stats, 0, sizeof(*stats));
3496         memset(macsec_stats, 0, sizeof(*macsec_stats));
3497 }
3498
3499 static void
3500 ixgbevf_update_stats(struct rte_eth_dev *dev)
3501 {
3502         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3503         struct ixgbevf_hw_stats *hw_stats = (struct ixgbevf_hw_stats *)
3504                           IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3505
3506         /* Good Rx packet, include VF loopback */
3507         UPDATE_VF_STAT(IXGBE_VFGPRC,
3508             hw_stats->last_vfgprc, hw_stats->vfgprc);
3509
3510         /* Good Rx octets, include VF loopback */
3511         UPDATE_VF_STAT_36BIT(IXGBE_VFGORC_LSB, IXGBE_VFGORC_MSB,
3512             hw_stats->last_vfgorc, hw_stats->vfgorc);
3513
3514         /* Good Tx packet, include VF loopback */
3515         UPDATE_VF_STAT(IXGBE_VFGPTC,
3516             hw_stats->last_vfgptc, hw_stats->vfgptc);
3517
3518         /* Good Tx octets, include VF loopback */
3519         UPDATE_VF_STAT_36BIT(IXGBE_VFGOTC_LSB, IXGBE_VFGOTC_MSB,
3520             hw_stats->last_vfgotc, hw_stats->vfgotc);
3521
3522         /* Rx Multicst Packet */
3523         UPDATE_VF_STAT(IXGBE_VFMPRC,
3524             hw_stats->last_vfmprc, hw_stats->vfmprc);
3525 }
3526
3527 static int
3528 ixgbevf_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
3529                        unsigned n)
3530 {
3531         struct ixgbevf_hw_stats *hw_stats = (struct ixgbevf_hw_stats *)
3532                         IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3533         unsigned i;
3534
3535         if (n < IXGBEVF_NB_XSTATS)
3536                 return IXGBEVF_NB_XSTATS;
3537
3538         ixgbevf_update_stats(dev);
3539
3540         if (!xstats)
3541                 return 0;
3542
3543         /* Extended stats */
3544         for (i = 0; i < IXGBEVF_NB_XSTATS; i++) {
3545                 xstats[i].id = i;
3546                 xstats[i].value = *(uint64_t *)(((char *)hw_stats) +
3547                         rte_ixgbevf_stats_strings[i].offset);
3548         }
3549
3550         return IXGBEVF_NB_XSTATS;
3551 }
3552
3553 static int
3554 ixgbevf_dev_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
3555 {
3556         struct ixgbevf_hw_stats *hw_stats = (struct ixgbevf_hw_stats *)
3557                           IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3558
3559         ixgbevf_update_stats(dev);
3560
3561         if (stats == NULL)
3562                 return -EINVAL;
3563
3564         stats->ipackets = hw_stats->vfgprc;
3565         stats->ibytes = hw_stats->vfgorc;
3566         stats->opackets = hw_stats->vfgptc;
3567         stats->obytes = hw_stats->vfgotc;
3568         return 0;
3569 }
3570
3571 static void
3572 ixgbevf_dev_stats_reset(struct rte_eth_dev *dev)
3573 {
3574         struct ixgbevf_hw_stats *hw_stats = (struct ixgbevf_hw_stats *)
3575                         IXGBE_DEV_PRIVATE_TO_STATS(dev->data->dev_private);
3576
3577         /* Sync HW register to the last stats */
3578         ixgbevf_dev_stats_get(dev, NULL);
3579
3580         /* reset HW current stats*/
3581         hw_stats->vfgprc = 0;
3582         hw_stats->vfgorc = 0;
3583         hw_stats->vfgptc = 0;
3584         hw_stats->vfgotc = 0;
3585 }
3586
3587 static int
3588 ixgbe_fw_version_get(struct rte_eth_dev *dev, char *fw_version, size_t fw_size)
3589 {
3590         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3591         u16 eeprom_verh, eeprom_verl;
3592         u32 etrack_id;
3593         int ret;
3594
3595         ixgbe_read_eeprom(hw, 0x2e, &eeprom_verh);
3596         ixgbe_read_eeprom(hw, 0x2d, &eeprom_verl);
3597
3598         etrack_id = (eeprom_verh << 16) | eeprom_verl;
3599         ret = snprintf(fw_version, fw_size, "0x%08x", etrack_id);
3600
3601         ret += 1; /* add the size of '\0' */
3602         if (fw_size < (u32)ret)
3603                 return ret;
3604         else
3605                 return 0;
3606 }
3607
3608 static void
3609 ixgbe_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info)
3610 {
3611         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
3612         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3613         struct rte_eth_conf *dev_conf = &dev->data->dev_conf;
3614
3615         dev_info->max_rx_queues = (uint16_t)hw->mac.max_rx_queues;
3616         dev_info->max_tx_queues = (uint16_t)hw->mac.max_tx_queues;
3617         if (RTE_ETH_DEV_SRIOV(dev).active == 0) {
3618                 /*
3619                  * When DCB/VT is off, maximum number of queues changes,
3620                  * except for 82598EB, which remains constant.
3621                  */
3622                 if (dev_conf->txmode.mq_mode == ETH_MQ_TX_NONE &&
3623                                 hw->mac.type != ixgbe_mac_82598EB)
3624                         dev_info->max_tx_queues = IXGBE_NONE_MODE_TX_NB_QUEUES;
3625         }
3626         dev_info->min_rx_bufsize = 1024; /* cf BSIZEPACKET in SRRCTL register */
3627         dev_info->max_rx_pktlen = 15872; /* includes CRC, cf MAXFRS register */
3628         dev_info->max_mac_addrs = hw->mac.num_rar_entries;
3629         dev_info->max_hash_mac_addrs = IXGBE_VMDQ_NUM_UC_MAC;
3630         dev_info->max_vfs = pci_dev->max_vfs;
3631         if (hw->mac.type == ixgbe_mac_82598EB)
3632                 dev_info->max_vmdq_pools = ETH_16_POOLS;
3633         else
3634                 dev_info->max_vmdq_pools = ETH_64_POOLS;
3635         dev_info->vmdq_queue_num = dev_info->max_rx_queues;
3636         dev_info->rx_queue_offload_capa = ixgbe_get_rx_queue_offloads(dev);
3637         dev_info->rx_offload_capa = (ixgbe_get_rx_port_offloads(dev) |
3638                                      dev_info->rx_queue_offload_capa);
3639         dev_info->tx_queue_offload_capa = ixgbe_get_tx_queue_offloads(dev);
3640         dev_info->tx_offload_capa = ixgbe_get_tx_port_offloads(dev);
3641
3642         dev_info->default_rxconf = (struct rte_eth_rxconf) {
3643                 .rx_thresh = {
3644                         .pthresh = IXGBE_DEFAULT_RX_PTHRESH,
3645                         .hthresh = IXGBE_DEFAULT_RX_HTHRESH,
3646                         .wthresh = IXGBE_DEFAULT_RX_WTHRESH,
3647                 },
3648                 .rx_free_thresh = IXGBE_DEFAULT_RX_FREE_THRESH,
3649                 .rx_drop_en = 0,
3650                 .offloads = 0,
3651         };
3652
3653         dev_info->default_txconf = (struct rte_eth_txconf) {
3654                 .tx_thresh = {
3655                         .pthresh = IXGBE_DEFAULT_TX_PTHRESH,
3656                         .hthresh = IXGBE_DEFAULT_TX_HTHRESH,
3657                         .wthresh = IXGBE_DEFAULT_TX_WTHRESH,
3658                 },
3659                 .tx_free_thresh = IXGBE_DEFAULT_TX_FREE_THRESH,
3660                 .tx_rs_thresh = IXGBE_DEFAULT_TX_RSBIT_THRESH,
3661                 .txq_flags = ETH_TXQ_FLAGS_NOMULTSEGS |
3662                              ETH_TXQ_FLAGS_NOOFFLOADS |
3663                              ETH_TXQ_FLAGS_IGNORE,
3664                 .offloads = 0,
3665         };
3666
3667         dev_info->rx_desc_lim = rx_desc_lim;
3668         dev_info->tx_desc_lim = tx_desc_lim;
3669
3670         dev_info->hash_key_size = IXGBE_HKEY_MAX_INDEX * sizeof(uint32_t);
3671         dev_info->reta_size = ixgbe_reta_size_get(hw->mac.type);
3672         dev_info->flow_type_rss_offloads = IXGBE_RSS_OFFLOAD_ALL;
3673
3674         dev_info->speed_capa = ETH_LINK_SPEED_1G | ETH_LINK_SPEED_10G;
3675         if (hw->mac.type == ixgbe_mac_X540 ||
3676             hw->mac.type == ixgbe_mac_X540_vf ||
3677             hw->mac.type == ixgbe_mac_X550 ||
3678             hw->mac.type == ixgbe_mac_X550_vf) {
3679                 dev_info->speed_capa |= ETH_LINK_SPEED_100M;
3680         }
3681         if (hw->mac.type == ixgbe_mac_X550) {
3682                 dev_info->speed_capa |= ETH_LINK_SPEED_2_5G;
3683                 dev_info->speed_capa |= ETH_LINK_SPEED_5G;
3684         }
3685 }
3686
3687 static const uint32_t *
3688 ixgbe_dev_supported_ptypes_get(struct rte_eth_dev *dev)
3689 {
3690         static const uint32_t ptypes[] = {
3691                 /* For non-vec functions,
3692                  * refers to ixgbe_rxd_pkt_info_to_pkt_type();
3693                  * for vec functions,
3694                  * refers to _recv_raw_pkts_vec().
3695                  */
3696                 RTE_PTYPE_L2_ETHER,
3697                 RTE_PTYPE_L3_IPV4,
3698                 RTE_PTYPE_L3_IPV4_EXT,
3699                 RTE_PTYPE_L3_IPV6,
3700                 RTE_PTYPE_L3_IPV6_EXT,
3701                 RTE_PTYPE_L4_SCTP,
3702                 RTE_PTYPE_L4_TCP,
3703                 RTE_PTYPE_L4_UDP,
3704                 RTE_PTYPE_TUNNEL_IP,
3705                 RTE_PTYPE_INNER_L3_IPV6,
3706                 RTE_PTYPE_INNER_L3_IPV6_EXT,
3707                 RTE_PTYPE_INNER_L4_TCP,
3708                 RTE_PTYPE_INNER_L4_UDP,
3709                 RTE_PTYPE_UNKNOWN
3710         };
3711
3712         if (dev->rx_pkt_burst == ixgbe_recv_pkts ||
3713             dev->rx_pkt_burst == ixgbe_recv_pkts_lro_single_alloc ||
3714             dev->rx_pkt_burst == ixgbe_recv_pkts_lro_bulk_alloc ||
3715             dev->rx_pkt_burst == ixgbe_recv_pkts_bulk_alloc)
3716                 return ptypes;
3717
3718 #if defined(RTE_ARCH_X86)
3719         if (dev->rx_pkt_burst == ixgbe_recv_pkts_vec ||
3720             dev->rx_pkt_burst == ixgbe_recv_scattered_pkts_vec)
3721                 return ptypes;
3722 #endif
3723         return NULL;
3724 }
3725
3726 static void
3727 ixgbevf_dev_info_get(struct rte_eth_dev *dev,
3728                      struct rte_eth_dev_info *dev_info)
3729 {
3730         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
3731         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3732
3733         dev_info->max_rx_queues = (uint16_t)hw->mac.max_rx_queues;
3734         dev_info->max_tx_queues = (uint16_t)hw->mac.max_tx_queues;
3735         dev_info->min_rx_bufsize = 1024; /* cf BSIZEPACKET in SRRCTL reg */
3736         dev_info->max_rx_pktlen = 9728; /* includes CRC, cf MAXFRS reg */
3737         dev_info->max_mac_addrs = hw->mac.num_rar_entries;
3738         dev_info->max_hash_mac_addrs = IXGBE_VMDQ_NUM_UC_MAC;
3739         dev_info->max_vfs = pci_dev->max_vfs;
3740         if (hw->mac.type == ixgbe_mac_82598EB)
3741                 dev_info->max_vmdq_pools = ETH_16_POOLS;
3742         else
3743                 dev_info->max_vmdq_pools = ETH_64_POOLS;
3744         dev_info->rx_queue_offload_capa = ixgbe_get_rx_queue_offloads(dev);
3745         dev_info->rx_offload_capa = (ixgbe_get_rx_port_offloads(dev) |
3746                                      dev_info->rx_queue_offload_capa);
3747         dev_info->tx_queue_offload_capa = ixgbe_get_tx_queue_offloads(dev);
3748         dev_info->tx_offload_capa = ixgbe_get_tx_port_offloads(dev);
3749
3750         dev_info->default_rxconf = (struct rte_eth_rxconf) {
3751                 .rx_thresh = {
3752                         .pthresh = IXGBE_DEFAULT_RX_PTHRESH,
3753                         .hthresh = IXGBE_DEFAULT_RX_HTHRESH,
3754                         .wthresh = IXGBE_DEFAULT_RX_WTHRESH,
3755                 },
3756                 .rx_free_thresh = IXGBE_DEFAULT_RX_FREE_THRESH,
3757                 .rx_drop_en = 0,
3758                 .offloads = 0,
3759         };
3760
3761         dev_info->default_txconf = (struct rte_eth_txconf) {
3762                 .tx_thresh = {
3763                         .pthresh = IXGBE_DEFAULT_TX_PTHRESH,
3764                         .hthresh = IXGBE_DEFAULT_TX_HTHRESH,
3765                         .wthresh = IXGBE_DEFAULT_TX_WTHRESH,
3766                 },
3767                 .tx_free_thresh = IXGBE_DEFAULT_TX_FREE_THRESH,
3768                 .tx_rs_thresh = IXGBE_DEFAULT_TX_RSBIT_THRESH,
3769                 .txq_flags = ETH_TXQ_FLAGS_NOMULTSEGS |
3770                              ETH_TXQ_FLAGS_NOOFFLOADS |
3771                              ETH_TXQ_FLAGS_IGNORE,
3772                 .offloads = 0,
3773         };
3774
3775         dev_info->rx_desc_lim = rx_desc_lim;
3776         dev_info->tx_desc_lim = tx_desc_lim;
3777 }
3778
3779 static int
3780 ixgbevf_check_link(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
3781                    int *link_up, int wait_to_complete)
3782 {
3783         /**
3784          * for a quick link status checking, wait_to_compelet == 0,
3785          * skip PF link status checking
3786          */
3787         bool no_pflink_check = wait_to_complete == 0;
3788         struct ixgbe_mbx_info *mbx = &hw->mbx;
3789         struct ixgbe_mac_info *mac = &hw->mac;
3790         uint32_t links_reg, in_msg;
3791         int ret_val = 0;
3792
3793         /* If we were hit with a reset drop the link */
3794         if (!mbx->ops.check_for_rst(hw, 0) || !mbx->timeout)
3795                 mac->get_link_status = true;
3796
3797         if (!mac->get_link_status)
3798                 goto out;
3799
3800         /* if link status is down no point in checking to see if pf is up */
3801         links_reg = IXGBE_READ_REG(hw, IXGBE_VFLINKS);
3802         if (!(links_reg & IXGBE_LINKS_UP))
3803                 goto out;
3804
3805         /* for SFP+ modules and DA cables on 82599 it can take up to 500usecs
3806          * before the link status is correct
3807          */
3808         if (mac->type == ixgbe_mac_82599_vf && wait_to_complete) {
3809                 int i;
3810
3811                 for (i = 0; i < 5; i++) {
3812                         rte_delay_us(100);
3813                         links_reg = IXGBE_READ_REG(hw, IXGBE_VFLINKS);
3814
3815                         if (!(links_reg & IXGBE_LINKS_UP))
3816                                 goto out;
3817                 }
3818         }
3819
3820         switch (links_reg & IXGBE_LINKS_SPEED_82599) {
3821         case IXGBE_LINKS_SPEED_10G_82599:
3822                 *speed = IXGBE_LINK_SPEED_10GB_FULL;
3823                 if (hw->mac.type >= ixgbe_mac_X550) {
3824                         if (links_reg & IXGBE_LINKS_SPEED_NON_STD)
3825                                 *speed = IXGBE_LINK_SPEED_2_5GB_FULL;
3826                 }
3827                 break;
3828         case IXGBE_LINKS_SPEED_1G_82599:
3829                 *speed = IXGBE_LINK_SPEED_1GB_FULL;
3830                 break;
3831         case IXGBE_LINKS_SPEED_100_82599:
3832                 *speed = IXGBE_LINK_SPEED_100_FULL;
3833                 if (hw->mac.type == ixgbe_mac_X550) {
3834                         if (links_reg & IXGBE_LINKS_SPEED_NON_STD)
3835                                 *speed = IXGBE_LINK_SPEED_5GB_FULL;
3836                 }
3837                 break;
3838         case IXGBE_LINKS_SPEED_10_X550EM_A:
3839                 *speed = IXGBE_LINK_SPEED_UNKNOWN;
3840                 /* Since Reserved in older MAC's */
3841                 if (hw->mac.type >= ixgbe_mac_X550)
3842                         *speed = IXGBE_LINK_SPEED_10_FULL;
3843                 break;
3844         default:
3845                 *speed = IXGBE_LINK_SPEED_UNKNOWN;
3846         }
3847
3848         if (no_pflink_check) {
3849                 if (*speed == IXGBE_LINK_SPEED_UNKNOWN)
3850                         mac->get_link_status = true;
3851                 else
3852                         mac->get_link_status = false;
3853
3854                 goto out;
3855         }
3856         /* if the read failed it could just be a mailbox collision, best wait
3857          * until we are called again and don't report an error
3858          */
3859         if (mbx->ops.read(hw, &in_msg, 1, 0))
3860                 goto out;
3861
3862         if (!(in_msg & IXGBE_VT_MSGTYPE_CTS)) {
3863                 /* msg is not CTS and is NACK we must have lost CTS status */
3864                 if (in_msg & IXGBE_VT_MSGTYPE_NACK)
3865                         ret_val = -1;
3866                 goto out;
3867         }
3868
3869         /* the pf is talking, if we timed out in the past we reinit */
3870         if (!mbx->timeout) {
3871                 ret_val = -1;
3872                 goto out;
3873         }
3874
3875         /* if we passed all the tests above then the link is up and we no
3876          * longer need to check for link
3877          */
3878         mac->get_link_status = false;
3879
3880 out:
3881         *link_up = !mac->get_link_status;
3882         return ret_val;
3883 }
3884
3885 /* return 0 means link status changed, -1 means not changed */
3886 static int
3887 ixgbe_dev_link_update_share(struct rte_eth_dev *dev,
3888                             int wait_to_complete, int vf)
3889 {
3890         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3891         struct rte_eth_link link;
3892         ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
3893         struct ixgbe_interrupt *intr =
3894                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
3895         int link_up;
3896         int diag;
3897         u32 speed = 0;
3898         int wait = 1;
3899         bool autoneg = false;
3900
3901         memset(&link, 0, sizeof(link));
3902         link.link_status = ETH_LINK_DOWN;
3903         link.link_speed = 0;
3904         link.link_duplex = ETH_LINK_HALF_DUPLEX;
3905         link.link_autoneg = ETH_LINK_AUTONEG;
3906
3907         hw->mac.get_link_status = true;
3908
3909         if ((intr->flags & IXGBE_FLAG_NEED_LINK_CONFIG) &&
3910                 ixgbe_get_media_type(hw) == ixgbe_media_type_fiber) {
3911                 speed = hw->phy.autoneg_advertised;
3912                 if (!speed)
3913                         ixgbe_get_link_capabilities(hw, &speed, &autoneg);
3914                 ixgbe_setup_link(hw, speed, true);
3915         }
3916
3917         /* check if it needs to wait to complete, if lsc interrupt is enabled */
3918         if (wait_to_complete == 0 || dev->data->dev_conf.intr_conf.lsc != 0)
3919                 wait = 0;
3920
3921         if (vf)
3922                 diag = ixgbevf_check_link(hw, &link_speed, &link_up, wait);
3923         else
3924                 diag = ixgbe_check_link(hw, &link_speed, &link_up, wait);
3925
3926         if (diag != 0) {
3927                 link.link_speed = ETH_SPEED_NUM_100M;
3928                 link.link_duplex = ETH_LINK_FULL_DUPLEX;
3929                 return rte_eth_linkstatus_set(dev, &link);
3930         }
3931
3932         if (link_up == 0) {
3933                 intr->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
3934                 return rte_eth_linkstatus_set(dev, &link);
3935         }
3936
3937         intr->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
3938         link.link_status = ETH_LINK_UP;
3939         link.link_duplex = ETH_LINK_FULL_DUPLEX;
3940
3941         switch (link_speed) {
3942         default:
3943         case IXGBE_LINK_SPEED_UNKNOWN:
3944                 link.link_duplex = ETH_LINK_FULL_DUPLEX;
3945                 link.link_speed = ETH_SPEED_NUM_100M;
3946                 break;
3947
3948         case IXGBE_LINK_SPEED_100_FULL:
3949                 link.link_speed = ETH_SPEED_NUM_100M;
3950                 break;
3951
3952         case IXGBE_LINK_SPEED_1GB_FULL:
3953                 link.link_speed = ETH_SPEED_NUM_1G;
3954                 break;
3955
3956         case IXGBE_LINK_SPEED_2_5GB_FULL:
3957                 link.link_speed = ETH_SPEED_NUM_2_5G;
3958                 break;
3959
3960         case IXGBE_LINK_SPEED_5GB_FULL:
3961                 link.link_speed = ETH_SPEED_NUM_5G;
3962                 break;
3963
3964         case IXGBE_LINK_SPEED_10GB_FULL:
3965                 link.link_speed = ETH_SPEED_NUM_10G;
3966                 break;
3967         }
3968
3969         return rte_eth_linkstatus_set(dev, &link);
3970 }
3971
3972 static int
3973 ixgbe_dev_link_update(struct rte_eth_dev *dev, int wait_to_complete)
3974 {
3975         return ixgbe_dev_link_update_share(dev, wait_to_complete, 0);
3976 }
3977
3978 static int
3979 ixgbevf_dev_link_update(struct rte_eth_dev *dev, int wait_to_complete)
3980 {
3981         return ixgbe_dev_link_update_share(dev, wait_to_complete, 1);
3982 }
3983
3984 static void
3985 ixgbe_dev_promiscuous_enable(struct rte_eth_dev *dev)
3986 {
3987         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3988         uint32_t fctrl;
3989
3990         fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3991         fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3992         IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3993 }
3994
3995 static void
3996 ixgbe_dev_promiscuous_disable(struct rte_eth_dev *dev)
3997 {
3998         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
3999         uint32_t fctrl;
4000
4001         fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4002         fctrl &= (~IXGBE_FCTRL_UPE);
4003         if (dev->data->all_multicast == 1)
4004                 fctrl |= IXGBE_FCTRL_MPE;
4005         else
4006                 fctrl &= (~IXGBE_FCTRL_MPE);
4007         IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4008 }
4009
4010 static void
4011 ixgbe_dev_allmulticast_enable(struct rte_eth_dev *dev)
4012 {
4013         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4014         uint32_t fctrl;
4015
4016         fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4017         fctrl |= IXGBE_FCTRL_MPE;
4018         IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4019 }
4020
4021 static void
4022 ixgbe_dev_allmulticast_disable(struct rte_eth_dev *dev)
4023 {
4024         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4025         uint32_t fctrl;
4026
4027         if (dev->data->promiscuous == 1)
4028                 return; /* must remain in all_multicast mode */
4029
4030         fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4031         fctrl &= (~IXGBE_FCTRL_MPE);
4032         IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4033 }
4034
4035 /**
4036  * It clears the interrupt causes and enables the interrupt.
4037  * It will be called once only during nic initialized.
4038  *
4039  * @param dev
4040  *  Pointer to struct rte_eth_dev.
4041  * @param on
4042  *  Enable or Disable.
4043  *
4044  * @return
4045  *  - On success, zero.
4046  *  - On failure, a negative value.
4047  */
4048 static int
4049 ixgbe_dev_lsc_interrupt_setup(struct rte_eth_dev *dev, uint8_t on)
4050 {
4051         struct ixgbe_interrupt *intr =
4052                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4053
4054         ixgbe_dev_link_status_print(dev);
4055         if (on)
4056                 intr->mask |= IXGBE_EICR_LSC;
4057         else
4058                 intr->mask &= ~IXGBE_EICR_LSC;
4059
4060         return 0;
4061 }
4062
4063 /**
4064  * It clears the interrupt causes and enables the interrupt.
4065  * It will be called once only during nic initialized.
4066  *
4067  * @param dev
4068  *  Pointer to struct rte_eth_dev.
4069  *
4070  * @return
4071  *  - On success, zero.
4072  *  - On failure, a negative value.
4073  */
4074 static int
4075 ixgbe_dev_rxq_interrupt_setup(struct rte_eth_dev *dev)
4076 {
4077         struct ixgbe_interrupt *intr =
4078                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4079
4080         intr->mask |= IXGBE_EICR_RTX_QUEUE;
4081
4082         return 0;
4083 }
4084
4085 /**
4086  * It clears the interrupt causes and enables the interrupt.
4087  * It will be called once only during nic initialized.
4088  *
4089  * @param dev
4090  *  Pointer to struct rte_eth_dev.
4091  *
4092  * @return
4093  *  - On success, zero.
4094  *  - On failure, a negative value.
4095  */
4096 static int
4097 ixgbe_dev_macsec_interrupt_setup(struct rte_eth_dev *dev)
4098 {
4099         struct ixgbe_interrupt *intr =
4100                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4101
4102         intr->mask |= IXGBE_EICR_LINKSEC;
4103
4104         return 0;
4105 }
4106
4107 /*
4108  * It reads ICR and sets flag (IXGBE_EICR_LSC) for the link_update.
4109  *
4110  * @param dev
4111  *  Pointer to struct rte_eth_dev.
4112  *
4113  * @return
4114  *  - On success, zero.
4115  *  - On failure, a negative value.
4116  */
4117 static int
4118 ixgbe_dev_interrupt_get_status(struct rte_eth_dev *dev)
4119 {
4120         uint32_t eicr;
4121         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4122         struct ixgbe_interrupt *intr =
4123                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4124
4125         /* clear all cause mask */
4126         ixgbe_disable_intr(hw);
4127
4128         /* read-on-clear nic registers here */
4129         eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
4130         PMD_DRV_LOG(DEBUG, "eicr %x", eicr);
4131
4132         intr->flags = 0;
4133
4134         /* set flag for async link update */
4135         if (eicr & IXGBE_EICR_LSC)
4136                 intr->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4137
4138         if (eicr & IXGBE_EICR_MAILBOX)
4139                 intr->flags |= IXGBE_FLAG_MAILBOX;
4140
4141         if (eicr & IXGBE_EICR_LINKSEC)
4142                 intr->flags |= IXGBE_FLAG_MACSEC;
4143
4144         if (hw->mac.type ==  ixgbe_mac_X550EM_x &&
4145             hw->phy.type == ixgbe_phy_x550em_ext_t &&
4146             (eicr & IXGBE_EICR_GPI_SDP0_X550EM_x))
4147                 intr->flags |= IXGBE_FLAG_PHY_INTERRUPT;
4148
4149         return 0;
4150 }
4151
4152 /**
4153  * It gets and then prints the link status.
4154  *
4155  * @param dev
4156  *  Pointer to struct rte_eth_dev.
4157  *
4158  * @return
4159  *  - On success, zero.
4160  *  - On failure, a negative value.
4161  */
4162 static void
4163 ixgbe_dev_link_status_print(struct rte_eth_dev *dev)
4164 {
4165         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
4166         struct rte_eth_link link;
4167
4168         rte_eth_linkstatus_get(dev, &link);
4169
4170         if (link.link_status) {
4171                 PMD_INIT_LOG(INFO, "Port %d: Link Up - speed %u Mbps - %s",
4172                                         (int)(dev->data->port_id),
4173                                         (unsigned)link.link_speed,
4174                         link.link_duplex == ETH_LINK_FULL_DUPLEX ?
4175                                         "full-duplex" : "half-duplex");
4176         } else {
4177                 PMD_INIT_LOG(INFO, " Port %d: Link Down",
4178                                 (int)(dev->data->port_id));
4179         }
4180         PMD_INIT_LOG(DEBUG, "PCI Address: " PCI_PRI_FMT,
4181                                 pci_dev->addr.domain,
4182                                 pci_dev->addr.bus,
4183                                 pci_dev->addr.devid,
4184                                 pci_dev->addr.function);
4185 }
4186
4187 /*
4188  * It executes link_update after knowing an interrupt occurred.
4189  *
4190  * @param dev
4191  *  Pointer to struct rte_eth_dev.
4192  *
4193  * @return
4194  *  - On success, zero.
4195  *  - On failure, a negative value.
4196  */
4197 static int
4198 ixgbe_dev_interrupt_action(struct rte_eth_dev *dev,
4199                            struct rte_intr_handle *intr_handle)
4200 {
4201         struct ixgbe_interrupt *intr =
4202                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4203         int64_t timeout;
4204         struct ixgbe_hw *hw =
4205                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4206
4207         PMD_DRV_LOG(DEBUG, "intr action type %d", intr->flags);
4208
4209         if (intr->flags & IXGBE_FLAG_MAILBOX) {
4210                 ixgbe_pf_mbx_process(dev);
4211                 intr->flags &= ~IXGBE_FLAG_MAILBOX;
4212         }
4213
4214         if (intr->flags & IXGBE_FLAG_PHY_INTERRUPT) {
4215                 ixgbe_handle_lasi(hw);
4216                 intr->flags &= ~IXGBE_FLAG_PHY_INTERRUPT;
4217         }
4218
4219         if (intr->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
4220                 struct rte_eth_link link;
4221
4222                 /* get the link status before link update, for predicting later */
4223                 rte_eth_linkstatus_get(dev, &link);
4224
4225                 ixgbe_dev_link_update(dev, 0);
4226
4227                 /* likely to up */
4228                 if (!link.link_status)
4229                         /* handle it 1 sec later, wait it being stable */
4230                         timeout = IXGBE_LINK_UP_CHECK_TIMEOUT;
4231                 /* likely to down */
4232                 else
4233                         /* handle it 4 sec later, wait it being stable */
4234                         timeout = IXGBE_LINK_DOWN_CHECK_TIMEOUT;
4235
4236                 ixgbe_dev_link_status_print(dev);
4237                 if (rte_eal_alarm_set(timeout * 1000,
4238                                       ixgbe_dev_interrupt_delayed_handler, (void *)dev) < 0)
4239                         PMD_DRV_LOG(ERR, "Error setting alarm");
4240                 else {
4241                         /* remember original mask */
4242                         intr->mask_original = intr->mask;
4243                         /* only disable lsc interrupt */
4244                         intr->mask &= ~IXGBE_EIMS_LSC;
4245                 }
4246         }
4247
4248         PMD_DRV_LOG(DEBUG, "enable intr immediately");
4249         ixgbe_enable_intr(dev);
4250         rte_intr_enable(intr_handle);
4251
4252         return 0;
4253 }
4254
4255 /**
4256  * Interrupt handler which shall be registered for alarm callback for delayed
4257  * handling specific interrupt to wait for the stable nic state. As the
4258  * NIC interrupt state is not stable for ixgbe after link is just down,
4259  * it needs to wait 4 seconds to get the stable status.
4260  *
4261  * @param handle
4262  *  Pointer to interrupt handle.
4263  * @param param
4264  *  The address of parameter (struct rte_eth_dev *) regsitered before.
4265  *
4266  * @return
4267  *  void
4268  */
4269 static void
4270 ixgbe_dev_interrupt_delayed_handler(void *param)
4271 {
4272         struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
4273         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
4274         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
4275         struct ixgbe_interrupt *intr =
4276                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
4277         struct ixgbe_hw *hw =
4278                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4279         uint32_t eicr;
4280
4281         ixgbe_disable_intr(hw);
4282
4283         eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
4284         if (eicr & IXGBE_EICR_MAILBOX)
4285                 ixgbe_pf_mbx_process(dev);
4286
4287         if (intr->flags & IXGBE_FLAG_PHY_INTERRUPT) {
4288                 ixgbe_handle_lasi(hw);
4289                 intr->flags &= ~IXGBE_FLAG_PHY_INTERRUPT;
4290         }
4291
4292         if (intr->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
4293                 ixgbe_dev_link_update(dev, 0);
4294                 intr->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4295                 ixgbe_dev_link_status_print(dev);
4296                 _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC,
4297                                               NULL);
4298         }
4299
4300         if (intr->flags & IXGBE_FLAG_MACSEC) {
4301                 _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_MACSEC,
4302                                               NULL);
4303                 intr->flags &= ~IXGBE_FLAG_MACSEC;
4304         }
4305
4306         /* restore original mask */
4307         intr->mask = intr->mask_original;
4308         intr->mask_original = 0;
4309
4310         PMD_DRV_LOG(DEBUG, "enable intr in delayed handler S[%08x]", eicr);
4311         ixgbe_enable_intr(dev);
4312         rte_intr_enable(intr_handle);
4313 }
4314
4315 /**
4316  * Interrupt handler triggered by NIC  for handling
4317  * specific interrupt.
4318  *
4319  * @param handle
4320  *  Pointer to interrupt handle.
4321  * @param param
4322  *  The address of parameter (struct rte_eth_dev *) regsitered before.
4323  *
4324  * @return
4325  *  void
4326  */
4327 static void
4328 ixgbe_dev_interrupt_handler(void *param)
4329 {
4330         struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
4331
4332         ixgbe_dev_interrupt_get_status(dev);
4333         ixgbe_dev_interrupt_action(dev, dev->intr_handle);
4334 }
4335
4336 static int
4337 ixgbe_dev_led_on(struct rte_eth_dev *dev)
4338 {
4339         struct ixgbe_hw *hw;
4340
4341         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4342         return ixgbe_led_on(hw, 0) == IXGBE_SUCCESS ? 0 : -ENOTSUP;
4343 }
4344
4345 static int
4346 ixgbe_dev_led_off(struct rte_eth_dev *dev)
4347 {
4348         struct ixgbe_hw *hw;
4349
4350         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4351         return ixgbe_led_off(hw, 0) == IXGBE_SUCCESS ? 0 : -ENOTSUP;
4352 }
4353
4354 static int
4355 ixgbe_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
4356 {
4357         struct ixgbe_hw *hw;
4358         uint32_t mflcn_reg;
4359         uint32_t fccfg_reg;
4360         int rx_pause;
4361         int tx_pause;
4362
4363         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4364
4365         fc_conf->pause_time = hw->fc.pause_time;
4366         fc_conf->high_water = hw->fc.high_water[0];
4367         fc_conf->low_water = hw->fc.low_water[0];
4368         fc_conf->send_xon = hw->fc.send_xon;
4369         fc_conf->autoneg = !hw->fc.disable_fc_autoneg;
4370
4371         /*
4372          * Return rx_pause status according to actual setting of
4373          * MFLCN register.
4374          */
4375         mflcn_reg = IXGBE_READ_REG(hw, IXGBE_MFLCN);
4376         if (mflcn_reg & (IXGBE_MFLCN_RPFCE | IXGBE_MFLCN_RFCE))
4377                 rx_pause = 1;
4378         else
4379                 rx_pause = 0;
4380
4381         /*
4382          * Return tx_pause status according to actual setting of
4383          * FCCFG register.
4384          */
4385         fccfg_reg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
4386         if (fccfg_reg & (IXGBE_FCCFG_TFCE_802_3X | IXGBE_FCCFG_TFCE_PRIORITY))
4387                 tx_pause = 1;
4388         else
4389                 tx_pause = 0;
4390
4391         if (rx_pause && tx_pause)
4392                 fc_conf->mode = RTE_FC_FULL;
4393         else if (rx_pause)
4394                 fc_conf->mode = RTE_FC_RX_PAUSE;
4395         else if (tx_pause)
4396                 fc_conf->mode = RTE_FC_TX_PAUSE;
4397         else
4398                 fc_conf->mode = RTE_FC_NONE;
4399
4400         return 0;
4401 }
4402
4403 static int
4404 ixgbe_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
4405 {
4406         struct ixgbe_hw *hw;
4407         int err;
4408         uint32_t rx_buf_size;
4409         uint32_t max_high_water;
4410         uint32_t mflcn;
4411         enum ixgbe_fc_mode rte_fcmode_2_ixgbe_fcmode[] = {
4412                 ixgbe_fc_none,
4413                 ixgbe_fc_rx_pause,
4414                 ixgbe_fc_tx_pause,
4415                 ixgbe_fc_full
4416         };
4417
4418         PMD_INIT_FUNC_TRACE();
4419
4420         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4421         rx_buf_size = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(0));
4422         PMD_INIT_LOG(DEBUG, "Rx packet buffer size = 0x%x", rx_buf_size);
4423
4424         /*
4425          * At least reserve one Ethernet frame for watermark
4426          * high_water/low_water in kilo bytes for ixgbe
4427          */
4428         max_high_water = (rx_buf_size - ETHER_MAX_LEN) >> IXGBE_RXPBSIZE_SHIFT;
4429         if ((fc_conf->high_water > max_high_water) ||
4430                 (fc_conf->high_water < fc_conf->low_water)) {
4431                 PMD_INIT_LOG(ERR, "Invalid high/low water setup value in KB");
4432                 PMD_INIT_LOG(ERR, "High_water must <= 0x%x", max_high_water);
4433                 return -EINVAL;
4434         }
4435
4436         hw->fc.requested_mode = rte_fcmode_2_ixgbe_fcmode[fc_conf->mode];
4437         hw->fc.pause_time     = fc_conf->pause_time;
4438         hw->fc.high_water[0]  = fc_conf->high_water;
4439         hw->fc.low_water[0]   = fc_conf->low_water;
4440         hw->fc.send_xon       = fc_conf->send_xon;
4441         hw->fc.disable_fc_autoneg = !fc_conf->autoneg;
4442
4443         err = ixgbe_fc_enable(hw);
4444
4445         /* Not negotiated is not an error case */
4446         if ((err == IXGBE_SUCCESS) || (err == IXGBE_ERR_FC_NOT_NEGOTIATED)) {
4447
4448                 /* check if we want to forward MAC frames - driver doesn't have native
4449                  * capability to do that, so we'll write the registers ourselves */
4450
4451                 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
4452
4453                 /* set or clear MFLCN.PMCF bit depending on configuration */
4454                 if (fc_conf->mac_ctrl_frame_fwd != 0)
4455                         mflcn |= IXGBE_MFLCN_PMCF;
4456                 else
4457                         mflcn &= ~IXGBE_MFLCN_PMCF;
4458
4459                 IXGBE_WRITE_REG(hw, IXGBE_MFLCN, mflcn);
4460                 IXGBE_WRITE_FLUSH(hw);
4461
4462                 return 0;
4463         }
4464
4465         PMD_INIT_LOG(ERR, "ixgbe_fc_enable = 0x%x", err);
4466         return -EIO;
4467 }
4468
4469 /**
4470  *  ixgbe_pfc_enable_generic - Enable flow control
4471  *  @hw: pointer to hardware structure
4472  *  @tc_num: traffic class number
4473  *  Enable flow control according to the current settings.
4474  */
4475 static int
4476 ixgbe_dcb_pfc_enable_generic(struct ixgbe_hw *hw, uint8_t tc_num)
4477 {
4478         int ret_val = 0;
4479         uint32_t mflcn_reg, fccfg_reg;
4480         uint32_t reg;
4481         uint32_t fcrtl, fcrth;
4482         uint8_t i;
4483         uint8_t nb_rx_en;
4484
4485         /* Validate the water mark configuration */
4486         if (!hw->fc.pause_time) {
4487                 ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
4488                 goto out;
4489         }
4490
4491         /* Low water mark of zero causes XOFF floods */
4492         if (hw->fc.current_mode & ixgbe_fc_tx_pause) {
4493                  /* High/Low water can not be 0 */
4494                 if ((!hw->fc.high_water[tc_num]) || (!hw->fc.low_water[tc_num])) {
4495                         PMD_INIT_LOG(ERR, "Invalid water mark configuration");
4496                         ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
4497                         goto out;
4498                 }
4499
4500                 if (hw->fc.low_water[tc_num] >= hw->fc.high_water[tc_num]) {
4501                         PMD_INIT_LOG(ERR, "Invalid water mark configuration");
4502                         ret_val = IXGBE_ERR_INVALID_LINK_SETTINGS;
4503                         goto out;
4504                 }
4505         }
4506         /* Negotiate the fc mode to use */
4507         ixgbe_fc_autoneg(hw);
4508
4509         /* Disable any previous flow control settings */
4510         mflcn_reg = IXGBE_READ_REG(hw, IXGBE_MFLCN);
4511         mflcn_reg &= ~(IXGBE_MFLCN_RPFCE_SHIFT | IXGBE_MFLCN_RFCE|IXGBE_MFLCN_RPFCE);
4512
4513         fccfg_reg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
4514         fccfg_reg &= ~(IXGBE_FCCFG_TFCE_802_3X | IXGBE_FCCFG_TFCE_PRIORITY);
4515
4516         switch (hw->fc.current_mode) {
4517         case ixgbe_fc_none:
4518                 /*
4519                  * If the count of enabled RX Priority Flow control >1,
4520                  * and the TX pause can not be disabled
4521                  */
4522                 nb_rx_en = 0;
4523                 for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
4524                         reg = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
4525                         if (reg & IXGBE_FCRTH_FCEN)
4526                                 nb_rx_en++;
4527                 }
4528                 if (nb_rx_en > 1)
4529                         fccfg_reg |= IXGBE_FCCFG_TFCE_PRIORITY;
4530                 break;
4531         case ixgbe_fc_rx_pause:
4532                 /*
4533                  * Rx Flow control is enabled and Tx Flow control is
4534                  * disabled by software override. Since there really
4535                  * isn't a way to advertise that we are capable of RX
4536                  * Pause ONLY, we will advertise that we support both
4537                  * symmetric and asymmetric Rx PAUSE.  Later, we will
4538                  * disable the adapter's ability to send PAUSE frames.
4539                  */
4540                 mflcn_reg |= IXGBE_MFLCN_RPFCE;
4541                 /*
4542                  * If the count of enabled RX Priority Flow control >1,
4543                  * and the TX pause can not be disabled
4544                  */
4545                 nb_rx_en = 0;
4546                 for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
4547                         reg = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
4548                         if (reg & IXGBE_FCRTH_FCEN)
4549                                 nb_rx_en++;
4550                 }
4551                 if (nb_rx_en > 1)
4552                         fccfg_reg |= IXGBE_FCCFG_TFCE_PRIORITY;
4553                 break;
4554         case ixgbe_fc_tx_pause:
4555                 /*
4556                  * Tx Flow control is enabled, and Rx Flow control is
4557                  * disabled by software override.
4558                  */
4559                 fccfg_reg |= IXGBE_FCCFG_TFCE_PRIORITY;
4560                 break;
4561         case ixgbe_fc_full:
4562                 /* Flow control (both Rx and Tx) is enabled by SW override. */
4563                 mflcn_reg |= IXGBE_MFLCN_RPFCE;
4564                 fccfg_reg |= IXGBE_FCCFG_TFCE_PRIORITY;
4565                 break;
4566         default:
4567                 PMD_DRV_LOG(DEBUG, "Flow control param set incorrectly");
4568                 ret_val = IXGBE_ERR_CONFIG;
4569                 goto out;
4570         }
4571
4572         /* Set 802.3x based flow control settings. */
4573         mflcn_reg |= IXGBE_MFLCN_DPF;
4574         IXGBE_WRITE_REG(hw, IXGBE_MFLCN, mflcn_reg);
4575         IXGBE_WRITE_REG(hw, IXGBE_FCCFG, fccfg_reg);
4576
4577         /* Set up and enable Rx high/low water mark thresholds, enable XON. */
4578         if ((hw->fc.current_mode & ixgbe_fc_tx_pause) &&
4579                 hw->fc.high_water[tc_num]) {
4580                 fcrtl = (hw->fc.low_water[tc_num] << 10) | IXGBE_FCRTL_XONE;
4581                 IXGBE_WRITE_REG(hw, IXGBE_FCRTL_82599(tc_num), fcrtl);
4582                 fcrth = (hw->fc.high_water[tc_num] << 10) | IXGBE_FCRTH_FCEN;
4583         } else {
4584                 IXGBE_WRITE_REG(hw, IXGBE_FCRTL_82599(tc_num), 0);
4585                 /*
4586                  * In order to prevent Tx hangs when the internal Tx
4587                  * switch is enabled we must set the high water mark
4588                  * to the maximum FCRTH value.  This allows the Tx
4589                  * switch to function even under heavy Rx workloads.
4590                  */
4591                 fcrth = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(tc_num)) - 32;
4592         }
4593         IXGBE_WRITE_REG(hw, IXGBE_FCRTH_82599(tc_num), fcrth);
4594
4595         /* Configure pause time (2 TCs per register) */
4596         reg = hw->fc.pause_time * 0x00010001;
4597         for (i = 0; i < (IXGBE_DCB_MAX_TRAFFIC_CLASS / 2); i++)
4598                 IXGBE_WRITE_REG(hw, IXGBE_FCTTV(i), reg);
4599
4600         /* Configure flow control refresh threshold value */
4601         IXGBE_WRITE_REG(hw, IXGBE_FCRTV, hw->fc.pause_time / 2);
4602
4603 out:
4604         return ret_val;
4605 }
4606
4607 static int
4608 ixgbe_dcb_pfc_enable(struct rte_eth_dev *dev, uint8_t tc_num)
4609 {
4610         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4611         int32_t ret_val = IXGBE_NOT_IMPLEMENTED;
4612
4613         if (hw->mac.type != ixgbe_mac_82598EB) {
4614                 ret_val = ixgbe_dcb_pfc_enable_generic(hw, tc_num);
4615         }
4616         return ret_val;
4617 }
4618
4619 static int
4620 ixgbe_priority_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_pfc_conf *pfc_conf)
4621 {
4622         int err;
4623         uint32_t rx_buf_size;
4624         uint32_t max_high_water;
4625         uint8_t tc_num;
4626         uint8_t  map[IXGBE_DCB_MAX_USER_PRIORITY] = { 0 };
4627         struct ixgbe_hw *hw =
4628                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4629         struct ixgbe_dcb_config *dcb_config =
4630                 IXGBE_DEV_PRIVATE_TO_DCB_CFG(dev->data->dev_private);
4631
4632         enum ixgbe_fc_mode rte_fcmode_2_ixgbe_fcmode[] = {
4633                 ixgbe_fc_none,
4634                 ixgbe_fc_rx_pause,
4635                 ixgbe_fc_tx_pause,
4636                 ixgbe_fc_full
4637         };
4638
4639         PMD_INIT_FUNC_TRACE();
4640
4641         ixgbe_dcb_unpack_map_cee(dcb_config, IXGBE_DCB_RX_CONFIG, map);
4642         tc_num = map[pfc_conf->priority];
4643         rx_buf_size = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(tc_num));
4644         PMD_INIT_LOG(DEBUG, "Rx packet buffer size = 0x%x", rx_buf_size);
4645         /*
4646          * At least reserve one Ethernet frame for watermark
4647          * high_water/low_water in kilo bytes for ixgbe
4648          */
4649         max_high_water = (rx_buf_size - ETHER_MAX_LEN) >> IXGBE_RXPBSIZE_SHIFT;
4650         if ((pfc_conf->fc.high_water > max_high_water) ||
4651             (pfc_conf->fc.high_water <= pfc_conf->fc.low_water)) {
4652                 PMD_INIT_LOG(ERR, "Invalid high/low water setup value in KB");
4653                 PMD_INIT_LOG(ERR, "High_water must <= 0x%x", max_high_water);
4654                 return -EINVAL;
4655         }
4656
4657         hw->fc.requested_mode = rte_fcmode_2_ixgbe_fcmode[pfc_conf->fc.mode];
4658         hw->fc.pause_time = pfc_conf->fc.pause_time;
4659         hw->fc.send_xon = pfc_conf->fc.send_xon;
4660         hw->fc.low_water[tc_num] =  pfc_conf->fc.low_water;
4661         hw->fc.high_water[tc_num] = pfc_conf->fc.high_water;
4662
4663         err = ixgbe_dcb_pfc_enable(dev, tc_num);
4664
4665         /* Not negotiated is not an error case */
4666         if ((err == IXGBE_SUCCESS) || (err == IXGBE_ERR_FC_NOT_NEGOTIATED))
4667                 return 0;
4668
4669         PMD_INIT_LOG(ERR, "ixgbe_dcb_pfc_enable = 0x%x", err);
4670         return -EIO;
4671 }
4672
4673 static int
4674 ixgbe_dev_rss_reta_update(struct rte_eth_dev *dev,
4675                           struct rte_eth_rss_reta_entry64 *reta_conf,
4676                           uint16_t reta_size)
4677 {
4678         uint16_t i, sp_reta_size;
4679         uint8_t j, mask;
4680         uint32_t reta, r;
4681         uint16_t idx, shift;
4682         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4683         uint32_t reta_reg;
4684
4685         PMD_INIT_FUNC_TRACE();
4686
4687         if (!ixgbe_rss_update_sp(hw->mac.type)) {
4688                 PMD_DRV_LOG(ERR, "RSS reta update is not supported on this "
4689                         "NIC.");
4690                 return -ENOTSUP;
4691         }
4692
4693         sp_reta_size = ixgbe_reta_size_get(hw->mac.type);
4694         if (reta_size != sp_reta_size) {
4695                 PMD_DRV_LOG(ERR, "The size of hash lookup table configured "
4696                         "(%d) doesn't match the number hardware can supported "
4697                         "(%d)", reta_size, sp_reta_size);
4698                 return -EINVAL;
4699         }
4700
4701         for (i = 0; i < reta_size; i += IXGBE_4_BIT_WIDTH) {
4702                 idx = i / RTE_RETA_GROUP_SIZE;
4703                 shift = i % RTE_RETA_GROUP_SIZE;
4704                 mask = (uint8_t)((reta_conf[idx].mask >> shift) &
4705                                                 IXGBE_4_BIT_MASK);
4706                 if (!mask)
4707                         continue;
4708                 reta_reg = ixgbe_reta_reg_get(hw->mac.type, i);
4709                 if (mask == IXGBE_4_BIT_MASK)
4710                         r = 0;
4711                 else
4712                         r = IXGBE_READ_REG(hw, reta_reg);
4713                 for (j = 0, reta = 0; j < IXGBE_4_BIT_WIDTH; j++) {
4714                         if (mask & (0x1 << j))
4715                                 reta |= reta_conf[idx].reta[shift + j] <<
4716                                                         (CHAR_BIT * j);
4717                         else
4718                                 reta |= r & (IXGBE_8_BIT_MASK <<
4719                                                 (CHAR_BIT * j));
4720                 }
4721                 IXGBE_WRITE_REG(hw, reta_reg, reta);
4722         }
4723
4724         return 0;
4725 }
4726
4727 static int
4728 ixgbe_dev_rss_reta_query(struct rte_eth_dev *dev,
4729                          struct rte_eth_rss_reta_entry64 *reta_conf,
4730                          uint16_t reta_size)
4731 {
4732         uint16_t i, sp_reta_size;
4733         uint8_t j, mask;
4734         uint32_t reta;
4735         uint16_t idx, shift;
4736         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4737         uint32_t reta_reg;
4738
4739         PMD_INIT_FUNC_TRACE();
4740         sp_reta_size = ixgbe_reta_size_get(hw->mac.type);
4741         if (reta_size != sp_reta_size) {
4742                 PMD_DRV_LOG(ERR, "The size of hash lookup table configured "
4743                         "(%d) doesn't match the number hardware can supported "
4744                         "(%d)", reta_size, sp_reta_size);
4745                 return -EINVAL;
4746         }
4747
4748         for (i = 0; i < reta_size; i += IXGBE_4_BIT_WIDTH) {
4749                 idx = i / RTE_RETA_GROUP_SIZE;
4750                 shift = i % RTE_RETA_GROUP_SIZE;
4751                 mask = (uint8_t)((reta_conf[idx].mask >> shift) &
4752                                                 IXGBE_4_BIT_MASK);
4753                 if (!mask)
4754                         continue;
4755
4756                 reta_reg = ixgbe_reta_reg_get(hw->mac.type, i);
4757                 reta = IXGBE_READ_REG(hw, reta_reg);
4758                 for (j = 0; j < IXGBE_4_BIT_WIDTH; j++) {
4759                         if (mask & (0x1 << j))
4760                                 reta_conf[idx].reta[shift + j] =
4761                                         ((reta >> (CHAR_BIT * j)) &
4762                                                 IXGBE_8_BIT_MASK);
4763                 }
4764         }
4765
4766         return 0;
4767 }
4768
4769 static int
4770 ixgbe_add_rar(struct rte_eth_dev *dev, struct ether_addr *mac_addr,
4771                                 uint32_t index, uint32_t pool)
4772 {
4773         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4774         uint32_t enable_addr = 1;
4775
4776         return ixgbe_set_rar(hw, index, mac_addr->addr_bytes,
4777                              pool, enable_addr);
4778 }
4779
4780 static void
4781 ixgbe_remove_rar(struct rte_eth_dev *dev, uint32_t index)
4782 {
4783         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4784
4785         ixgbe_clear_rar(hw, index);
4786 }
4787
4788 static int
4789 ixgbe_set_default_mac_addr(struct rte_eth_dev *dev, struct ether_addr *addr)
4790 {
4791         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
4792
4793         ixgbe_remove_rar(dev, 0);
4794         ixgbe_add_rar(dev, addr, 0, pci_dev->max_vfs);
4795
4796         return 0;
4797 }
4798
4799 static bool
4800 is_device_supported(struct rte_eth_dev *dev, struct rte_pci_driver *drv)
4801 {
4802         if (strcmp(dev->device->driver->name, drv->driver.name))
4803                 return false;
4804
4805         return true;
4806 }
4807
4808 bool
4809 is_ixgbe_supported(struct rte_eth_dev *dev)
4810 {
4811         return is_device_supported(dev, &rte_ixgbe_pmd);
4812 }
4813
4814 static int
4815 ixgbe_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
4816 {
4817         uint32_t hlreg0;
4818         uint32_t maxfrs;
4819         struct ixgbe_hw *hw;
4820         struct rte_eth_dev_info dev_info;
4821         uint32_t frame_size = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN;
4822         struct rte_eth_dev_data *dev_data = dev->data;
4823
4824         ixgbe_dev_info_get(dev, &dev_info);
4825
4826         /* check that mtu is within the allowed range */
4827         if ((mtu < ETHER_MIN_MTU) || (frame_size > dev_info.max_rx_pktlen))
4828                 return -EINVAL;
4829
4830         /* If device is started, refuse mtu that requires the support of
4831          * scattered packets when this feature has not been enabled before.
4832          */
4833         if (dev_data->dev_started && !dev_data->scattered_rx &&
4834             (frame_size + 2 * IXGBE_VLAN_TAG_SIZE >
4835              dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM)) {
4836                 PMD_INIT_LOG(ERR, "Stop port first.");
4837                 return -EINVAL;
4838         }
4839
4840         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4841         hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
4842
4843         /* switch to jumbo mode if needed */
4844         if (frame_size > ETHER_MAX_LEN) {
4845                 dev->data->dev_conf.rxmode.offloads |=
4846                         DEV_RX_OFFLOAD_JUMBO_FRAME;
4847                 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
4848         } else {
4849                 dev->data->dev_conf.rxmode.offloads &=
4850                         ~DEV_RX_OFFLOAD_JUMBO_FRAME;
4851                 hlreg0 &= ~IXGBE_HLREG0_JUMBOEN;
4852         }
4853         IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
4854
4855         /* update max frame size */
4856         dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
4857
4858         maxfrs = IXGBE_READ_REG(hw, IXGBE_MAXFRS);
4859         maxfrs &= 0x0000FFFF;
4860         maxfrs |= (dev->data->dev_conf.rxmode.max_rx_pkt_len << 16);
4861         IXGBE_WRITE_REG(hw, IXGBE_MAXFRS, maxfrs);
4862
4863         return 0;
4864 }
4865
4866 /*
4867  * Virtual Function operations
4868  */
4869 static void
4870 ixgbevf_intr_disable(struct ixgbe_hw *hw)
4871 {
4872         PMD_INIT_FUNC_TRACE();
4873
4874         /* Clear interrupt mask to stop from interrupts being generated */
4875         IXGBE_WRITE_REG(hw, IXGBE_VTEIMC, IXGBE_VF_IRQ_CLEAR_MASK);
4876
4877         IXGBE_WRITE_FLUSH(hw);
4878 }
4879
4880 static void
4881 ixgbevf_intr_enable(struct ixgbe_hw *hw)
4882 {
4883         PMD_INIT_FUNC_TRACE();
4884
4885         /* VF enable interrupt autoclean */
4886         IXGBE_WRITE_REG(hw, IXGBE_VTEIAM, IXGBE_VF_IRQ_ENABLE_MASK);
4887         IXGBE_WRITE_REG(hw, IXGBE_VTEIAC, IXGBE_VF_IRQ_ENABLE_MASK);
4888         IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, IXGBE_VF_IRQ_ENABLE_MASK);
4889
4890         IXGBE_WRITE_FLUSH(hw);
4891 }
4892
4893 static int
4894 ixgbevf_dev_configure(struct rte_eth_dev *dev)
4895 {
4896         struct rte_eth_conf *conf = &dev->data->dev_conf;
4897         struct ixgbe_adapter *adapter =
4898                         (struct ixgbe_adapter *)dev->data->dev_private;
4899         struct rte_eth_dev_info dev_info;
4900         uint64_t rx_offloads;
4901         uint64_t tx_offloads;
4902
4903         PMD_INIT_LOG(DEBUG, "Configured Virtual Function port id: %d",
4904                      dev->data->port_id);
4905
4906         ixgbevf_dev_info_get(dev, &dev_info);
4907         rx_offloads = dev->data->dev_conf.rxmode.offloads;
4908         if ((rx_offloads & dev_info.rx_offload_capa) != rx_offloads) {
4909                 PMD_DRV_LOG(ERR, "Some Rx offloads are not supported "
4910                             "requested 0x%" PRIx64 " supported 0x%" PRIx64,
4911                             rx_offloads, dev_info.rx_offload_capa);
4912                 return -ENOTSUP;
4913         }
4914         tx_offloads = dev->data->dev_conf.txmode.offloads;
4915         if ((tx_offloads & dev_info.tx_offload_capa) != tx_offloads) {
4916                 PMD_DRV_LOG(ERR, "Some Tx offloads are not supported "
4917                             "requested 0x%" PRIx64 " supported 0x%" PRIx64,
4918                             tx_offloads, dev_info.tx_offload_capa);
4919                 return -ENOTSUP;
4920         }
4921
4922         /*
4923          * VF has no ability to enable/disable HW CRC
4924          * Keep the persistent behavior the same as Host PF
4925          */
4926 #ifndef RTE_LIBRTE_IXGBE_PF_DISABLE_STRIP_CRC
4927         if (!(conf->rxmode.offloads & DEV_RX_OFFLOAD_CRC_STRIP)) {
4928                 PMD_INIT_LOG(NOTICE, "VF can't disable HW CRC Strip");
4929                 conf->rxmode.offloads |= DEV_RX_OFFLOAD_CRC_STRIP;
4930         }
4931 #else
4932         if (conf->rxmode.offloads & DEV_RX_OFFLOAD_CRC_STRIP) {
4933                 PMD_INIT_LOG(NOTICE, "VF can't enable HW CRC Strip");
4934                 conf->rxmode.offloads &= ~DEV_RX_OFFLOAD_CRC_STRIP;
4935         }
4936 #endif
4937
4938         /*
4939          * Initialize to TRUE. If any of Rx queues doesn't meet the bulk
4940          * allocation or vector Rx preconditions we will reset it.
4941          */
4942         adapter->rx_bulk_alloc_allowed = true;
4943         adapter->rx_vec_allowed = true;
4944
4945         return 0;
4946 }
4947
4948 static int
4949 ixgbevf_dev_start(struct rte_eth_dev *dev)
4950 {
4951         struct ixgbe_hw *hw =
4952                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
4953         uint32_t intr_vector = 0;
4954         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
4955         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
4956
4957         int err, mask = 0;
4958
4959         PMD_INIT_FUNC_TRACE();
4960
4961         err = hw->mac.ops.reset_hw(hw);
4962         if (err) {
4963                 PMD_INIT_LOG(ERR, "Unable to reset vf hardware (%d)", err);
4964                 return err;
4965         }
4966         hw->mac.get_link_status = true;
4967
4968         /* negotiate mailbox API version to use with the PF. */
4969         ixgbevf_negotiate_api(hw);
4970
4971         ixgbevf_dev_tx_init(dev);
4972
4973         /* This can fail when allocating mbufs for descriptor rings */
4974         err = ixgbevf_dev_rx_init(dev);
4975         if (err) {
4976                 PMD_INIT_LOG(ERR, "Unable to initialize RX hardware (%d)", err);
4977                 ixgbe_dev_clear_queues(dev);
4978                 return err;
4979         }
4980
4981         /* Set vfta */
4982         ixgbevf_set_vfta_all(dev, 1);
4983
4984         /* Set HW strip */
4985         mask = ETH_VLAN_STRIP_MASK | ETH_VLAN_FILTER_MASK |
4986                 ETH_VLAN_EXTEND_MASK;
4987         err = ixgbevf_vlan_offload_set(dev, mask);
4988         if (err) {
4989                 PMD_INIT_LOG(ERR, "Unable to set VLAN offload (%d)", err);
4990                 ixgbe_dev_clear_queues(dev);
4991                 return err;
4992         }
4993
4994         ixgbevf_dev_rxtx_start(dev);
4995
4996         ixgbevf_dev_link_update(dev, 0);
4997
4998         /* check and configure queue intr-vector mapping */
4999         if (rte_intr_cap_multiple(intr_handle) &&
5000             dev->data->dev_conf.intr_conf.rxq) {
5001                 /* According to datasheet, only vector 0/1/2 can be used,
5002                  * now only one vector is used for Rx queue
5003                  */
5004                 intr_vector = 1;
5005                 if (rte_intr_efd_enable(intr_handle, intr_vector))
5006                         return -1;
5007         }
5008
5009         if (rte_intr_dp_is_en(intr_handle) && !intr_handle->intr_vec) {
5010                 intr_handle->intr_vec =
5011                         rte_zmalloc("intr_vec",
5012                                     dev->data->nb_rx_queues * sizeof(int), 0);
5013                 if (intr_handle->intr_vec == NULL) {
5014                         PMD_INIT_LOG(ERR, "Failed to allocate %d rx_queues"
5015                                      " intr_vec", dev->data->nb_rx_queues);
5016                         return -ENOMEM;
5017                 }
5018         }
5019         ixgbevf_configure_msix(dev);
5020
5021         /* When a VF port is bound to VFIO-PCI, only miscellaneous interrupt
5022          * is mapped to VFIO vector 0 in eth_ixgbevf_dev_init( ).
5023          * If previous VFIO interrupt mapping setting in eth_ixgbevf_dev_init( )
5024          * is not cleared, it will fail when following rte_intr_enable( ) tries
5025          * to map Rx queue interrupt to other VFIO vectors.
5026          * So clear uio/vfio intr/evevnfd first to avoid failure.
5027          */
5028         rte_intr_disable(intr_handle);
5029
5030         rte_intr_enable(intr_handle);
5031
5032         /* Re-enable interrupt for VF */
5033         ixgbevf_intr_enable(hw);
5034
5035         return 0;
5036 }
5037
5038 static void
5039 ixgbevf_dev_stop(struct rte_eth_dev *dev)
5040 {
5041         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5042         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5043         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5044
5045         PMD_INIT_FUNC_TRACE();
5046
5047         ixgbevf_intr_disable(hw);
5048
5049         hw->adapter_stopped = 1;
5050         ixgbe_stop_adapter(hw);
5051
5052         /*
5053           * Clear what we set, but we still keep shadow_vfta to
5054           * restore after device starts
5055           */
5056         ixgbevf_set_vfta_all(dev, 0);
5057
5058         /* Clear stored conf */
5059         dev->data->scattered_rx = 0;
5060
5061         ixgbe_dev_clear_queues(dev);
5062
5063         /* Clean datapath event and queue/vec mapping */
5064         rte_intr_efd_disable(intr_handle);
5065         if (intr_handle->intr_vec != NULL) {
5066                 rte_free(intr_handle->intr_vec);
5067                 intr_handle->intr_vec = NULL;
5068         }
5069 }
5070
5071 static void
5072 ixgbevf_dev_close(struct rte_eth_dev *dev)
5073 {
5074         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5075
5076         PMD_INIT_FUNC_TRACE();
5077
5078         ixgbe_reset_hw(hw);
5079
5080         ixgbevf_dev_stop(dev);
5081
5082         ixgbe_dev_free_queues(dev);
5083
5084         /**
5085          * Remove the VF MAC address ro ensure
5086          * that the VF traffic goes to the PF
5087          * after stop, close and detach of the VF
5088          **/
5089         ixgbevf_remove_mac_addr(dev, 0);
5090 }
5091
5092 /*
5093  * Reset VF device
5094  */
5095 static int
5096 ixgbevf_dev_reset(struct rte_eth_dev *dev)
5097 {
5098         int ret;
5099
5100         ret = eth_ixgbevf_dev_uninit(dev);
5101         if (ret)
5102                 return ret;
5103
5104         ret = eth_ixgbevf_dev_init(dev);
5105
5106         return ret;
5107 }
5108
5109 static void ixgbevf_set_vfta_all(struct rte_eth_dev *dev, bool on)
5110 {
5111         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5112         struct ixgbe_vfta *shadow_vfta =
5113                 IXGBE_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
5114         int i = 0, j = 0, vfta = 0, mask = 1;
5115
5116         for (i = 0; i < IXGBE_VFTA_SIZE; i++) {
5117                 vfta = shadow_vfta->vfta[i];
5118                 if (vfta) {
5119                         mask = 1;
5120                         for (j = 0; j < 32; j++) {
5121                                 if (vfta & mask)
5122                                         ixgbe_set_vfta(hw, (i<<5)+j, 0,
5123                                                        on, false);
5124                                 mask <<= 1;
5125                         }
5126                 }
5127         }
5128
5129 }
5130
5131 static int
5132 ixgbevf_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
5133 {
5134         struct ixgbe_hw *hw =
5135                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5136         struct ixgbe_vfta *shadow_vfta =
5137                 IXGBE_DEV_PRIVATE_TO_VFTA(dev->data->dev_private);
5138         uint32_t vid_idx = 0;
5139         uint32_t vid_bit = 0;
5140         int ret = 0;
5141
5142         PMD_INIT_FUNC_TRACE();
5143
5144         /* vind is not used in VF driver, set to 0, check ixgbe_set_vfta_vf */
5145         ret = ixgbe_set_vfta(hw, vlan_id, 0, !!on, false);
5146         if (ret) {
5147                 PMD_INIT_LOG(ERR, "Unable to set VF vlan");
5148                 return ret;
5149         }
5150         vid_idx = (uint32_t) ((vlan_id >> 5) & 0x7F);
5151         vid_bit = (uint32_t) (1 << (vlan_id & 0x1F));
5152
5153         /* Save what we set and retore it after device reset */
5154         if (on)
5155                 shadow_vfta->vfta[vid_idx] |= vid_bit;
5156         else
5157                 shadow_vfta->vfta[vid_idx] &= ~vid_bit;
5158
5159         return 0;
5160 }
5161
5162 static void
5163 ixgbevf_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on)
5164 {
5165         struct ixgbe_hw *hw =
5166                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5167         uint32_t ctrl;
5168
5169         PMD_INIT_FUNC_TRACE();
5170
5171         if (queue >= hw->mac.max_rx_queues)
5172                 return;
5173
5174         ctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(queue));
5175         if (on)
5176                 ctrl |= IXGBE_RXDCTL_VME;
5177         else
5178                 ctrl &= ~IXGBE_RXDCTL_VME;
5179         IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(queue), ctrl);
5180
5181         ixgbe_vlan_hw_strip_bitmap_set(dev, queue, on);
5182 }
5183
5184 static int
5185 ixgbevf_vlan_offload_set(struct rte_eth_dev *dev, int mask)
5186 {
5187         struct ixgbe_hw *hw =
5188                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5189         struct ixgbe_rx_queue *rxq;
5190         uint16_t i;
5191         int on = 0;
5192
5193         /* VF function only support hw strip feature, others are not support */
5194         if (mask & ETH_VLAN_STRIP_MASK) {
5195                 for (i = 0; i < hw->mac.max_rx_queues; i++) {
5196                         rxq = dev->data->rx_queues[i];
5197                         on = !!(rxq->offloads & DEV_RX_OFFLOAD_VLAN_STRIP);
5198                         ixgbevf_vlan_strip_queue_set(dev, i, on);
5199                 }
5200         }
5201
5202         return 0;
5203 }
5204
5205 int
5206 ixgbe_vt_check(struct ixgbe_hw *hw)
5207 {
5208         uint32_t reg_val;
5209
5210         /* if Virtualization Technology is enabled */
5211         reg_val = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
5212         if (!(reg_val & IXGBE_VT_CTL_VT_ENABLE)) {
5213                 PMD_INIT_LOG(ERR, "VT must be enabled for this setting");
5214                 return -1;
5215         }
5216
5217         return 0;
5218 }
5219
5220 static uint32_t
5221 ixgbe_uta_vector(struct ixgbe_hw *hw, struct ether_addr *uc_addr)
5222 {
5223         uint32_t vector = 0;
5224
5225         switch (hw->mac.mc_filter_type) {
5226         case 0:   /* use bits [47:36] of the address */
5227                 vector = ((uc_addr->addr_bytes[4] >> 4) |
5228                         (((uint16_t)uc_addr->addr_bytes[5]) << 4));
5229                 break;
5230         case 1:   /* use bits [46:35] of the address */
5231                 vector = ((uc_addr->addr_bytes[4] >> 3) |
5232                         (((uint16_t)uc_addr->addr_bytes[5]) << 5));
5233                 break;
5234         case 2:   /* use bits [45:34] of the address */
5235                 vector = ((uc_addr->addr_bytes[4] >> 2) |
5236                         (((uint16_t)uc_addr->addr_bytes[5]) << 6));
5237                 break;
5238         case 3:   /* use bits [43:32] of the address */
5239                 vector = ((uc_addr->addr_bytes[4]) |
5240                         (((uint16_t)uc_addr->addr_bytes[5]) << 8));
5241                 break;
5242         default:  /* Invalid mc_filter_type */
5243                 break;
5244         }
5245
5246         /* vector can only be 12-bits or boundary will be exceeded */
5247         vector &= 0xFFF;
5248         return vector;
5249 }
5250
5251 static int
5252 ixgbe_uc_hash_table_set(struct rte_eth_dev *dev, struct ether_addr *mac_addr,
5253                         uint8_t on)
5254 {
5255         uint32_t vector;
5256         uint32_t uta_idx;
5257         uint32_t reg_val;
5258         uint32_t uta_shift;
5259         uint32_t rc;
5260         const uint32_t ixgbe_uta_idx_mask = 0x7F;
5261         const uint32_t ixgbe_uta_bit_shift = 5;
5262         const uint32_t ixgbe_uta_bit_mask = (0x1 << ixgbe_uta_bit_shift) - 1;
5263         const uint32_t bit1 = 0x1;
5264
5265         struct ixgbe_hw *hw =
5266                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5267         struct ixgbe_uta_info *uta_info =
5268                 IXGBE_DEV_PRIVATE_TO_UTA(dev->data->dev_private);
5269
5270         /* The UTA table only exists on 82599 hardware and newer */
5271         if (hw->mac.type < ixgbe_mac_82599EB)
5272                 return -ENOTSUP;
5273
5274         vector = ixgbe_uta_vector(hw, mac_addr);
5275         uta_idx = (vector >> ixgbe_uta_bit_shift) & ixgbe_uta_idx_mask;
5276         uta_shift = vector & ixgbe_uta_bit_mask;
5277
5278         rc = ((uta_info->uta_shadow[uta_idx] >> uta_shift & bit1) != 0);
5279         if (rc == on)
5280                 return 0;
5281
5282         reg_val = IXGBE_READ_REG(hw, IXGBE_UTA(uta_idx));
5283         if (on) {
5284                 uta_info->uta_in_use++;
5285                 reg_val |= (bit1 << uta_shift);
5286                 uta_info->uta_shadow[uta_idx] |= (bit1 << uta_shift);
5287         } else {
5288                 uta_info->uta_in_use--;
5289                 reg_val &= ~(bit1 << uta_shift);
5290                 uta_info->uta_shadow[uta_idx] &= ~(bit1 << uta_shift);
5291         }
5292
5293         IXGBE_WRITE_REG(hw, IXGBE_UTA(uta_idx), reg_val);
5294
5295         if (uta_info->uta_in_use > 0)
5296                 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL,
5297                                 IXGBE_MCSTCTRL_MFE | hw->mac.mc_filter_type);
5298         else
5299                 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, hw->mac.mc_filter_type);
5300
5301         return 0;
5302 }
5303
5304 static int
5305 ixgbe_uc_all_hash_table_set(struct rte_eth_dev *dev, uint8_t on)
5306 {
5307         int i;
5308         struct ixgbe_hw *hw =
5309                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5310         struct ixgbe_uta_info *uta_info =
5311                 IXGBE_DEV_PRIVATE_TO_UTA(dev->data->dev_private);
5312
5313         /* The UTA table only exists on 82599 hardware and newer */
5314         if (hw->mac.type < ixgbe_mac_82599EB)
5315                 return -ENOTSUP;
5316
5317         if (on) {
5318                 for (i = 0; i < ETH_VMDQ_NUM_UC_HASH_ARRAY; i++) {
5319                         uta_info->uta_shadow[i] = ~0;
5320                         IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
5321                 }
5322         } else {
5323                 for (i = 0; i < ETH_VMDQ_NUM_UC_HASH_ARRAY; i++) {
5324                         uta_info->uta_shadow[i] = 0;
5325                         IXGBE_WRITE_REG(hw, IXGBE_UTA(i), 0);
5326                 }
5327         }
5328         return 0;
5329
5330 }
5331
5332 uint32_t
5333 ixgbe_convert_vm_rx_mask_to_val(uint16_t rx_mask, uint32_t orig_val)
5334 {
5335         uint32_t new_val = orig_val;
5336
5337         if (rx_mask & ETH_VMDQ_ACCEPT_UNTAG)
5338                 new_val |= IXGBE_VMOLR_AUPE;
5339         if (rx_mask & ETH_VMDQ_ACCEPT_HASH_MC)
5340                 new_val |= IXGBE_VMOLR_ROMPE;
5341         if (rx_mask & ETH_VMDQ_ACCEPT_HASH_UC)
5342                 new_val |= IXGBE_VMOLR_ROPE;
5343         if (rx_mask & ETH_VMDQ_ACCEPT_BROADCAST)
5344                 new_val |= IXGBE_VMOLR_BAM;
5345         if (rx_mask & ETH_VMDQ_ACCEPT_MULTICAST)
5346                 new_val |= IXGBE_VMOLR_MPE;
5347
5348         return new_val;
5349 }
5350
5351 #define IXGBE_MRCTL_VPME  0x01 /* Virtual Pool Mirroring. */
5352 #define IXGBE_MRCTL_UPME  0x02 /* Uplink Port Mirroring. */
5353 #define IXGBE_MRCTL_DPME  0x04 /* Downlink Port Mirroring. */
5354 #define IXGBE_MRCTL_VLME  0x08 /* VLAN Mirroring. */
5355 #define IXGBE_INVALID_MIRROR_TYPE(mirror_type) \
5356         ((mirror_type) & ~(uint8_t)(ETH_MIRROR_VIRTUAL_POOL_UP | \
5357         ETH_MIRROR_UPLINK_PORT | ETH_MIRROR_DOWNLINK_PORT | ETH_MIRROR_VLAN))
5358
5359 static int
5360 ixgbe_mirror_rule_set(struct rte_eth_dev *dev,
5361                       struct rte_eth_mirror_conf *mirror_conf,
5362                       uint8_t rule_id, uint8_t on)
5363 {
5364         uint32_t mr_ctl, vlvf;
5365         uint32_t mp_lsb = 0;
5366         uint32_t mv_msb = 0;
5367         uint32_t mv_lsb = 0;
5368         uint32_t mp_msb = 0;
5369         uint8_t i = 0;
5370         int reg_index = 0;
5371         uint64_t vlan_mask = 0;
5372
5373         const uint8_t pool_mask_offset = 32;
5374         const uint8_t vlan_mask_offset = 32;
5375         const uint8_t dst_pool_offset = 8;
5376         const uint8_t rule_mr_offset  = 4;
5377         const uint8_t mirror_rule_mask = 0x0F;
5378
5379         struct ixgbe_mirror_info *mr_info =
5380                         (IXGBE_DEV_PRIVATE_TO_PFDATA(dev->data->dev_private));
5381         struct ixgbe_hw *hw =
5382                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5383         uint8_t mirror_type = 0;
5384
5385         if (ixgbe_vt_check(hw) < 0)
5386                 return -ENOTSUP;
5387
5388         if (rule_id >= IXGBE_MAX_MIRROR_RULES)
5389                 return -EINVAL;
5390
5391         if (IXGBE_INVALID_MIRROR_TYPE(mirror_conf->rule_type)) {
5392                 PMD_DRV_LOG(ERR, "unsupported mirror type 0x%x.",
5393                             mirror_conf->rule_type);
5394                 return -EINVAL;
5395         }
5396
5397         if (mirror_conf->rule_type & ETH_MIRROR_VLAN) {
5398                 mirror_type |= IXGBE_MRCTL_VLME;
5399                 /* Check if vlan id is valid and find conresponding VLAN ID
5400                  * index in VLVF
5401                  */
5402                 for (i = 0; i < IXGBE_VLVF_ENTRIES; i++) {
5403                         if (mirror_conf->vlan.vlan_mask & (1ULL << i)) {
5404                                 /* search vlan id related pool vlan filter
5405                                  * index
5406                                  */
5407                                 reg_index = ixgbe_find_vlvf_slot(
5408                                                 hw,
5409                                                 mirror_conf->vlan.vlan_id[i],
5410                                                 false);
5411                                 if (reg_index < 0)
5412                                         return -EINVAL;
5413                                 vlvf = IXGBE_READ_REG(hw,
5414                                                       IXGBE_VLVF(reg_index));
5415                                 if ((vlvf & IXGBE_VLVF_VIEN) &&
5416                                     ((vlvf & IXGBE_VLVF_VLANID_MASK) ==
5417                                       mirror_conf->vlan.vlan_id[i]))
5418                                         vlan_mask |= (1ULL << reg_index);
5419                                 else
5420                                         return -EINVAL;
5421                         }
5422                 }
5423
5424                 if (on) {
5425                         mv_lsb = vlan_mask & 0xFFFFFFFF;
5426                         mv_msb = vlan_mask >> vlan_mask_offset;
5427
5428                         mr_info->mr_conf[rule_id].vlan.vlan_mask =
5429                                                 mirror_conf->vlan.vlan_mask;
5430                         for (i = 0; i < ETH_VMDQ_MAX_VLAN_FILTERS; i++) {
5431                                 if (mirror_conf->vlan.vlan_mask & (1ULL << i))
5432                                         mr_info->mr_conf[rule_id].vlan.vlan_id[i] =
5433                                                 mirror_conf->vlan.vlan_id[i];
5434                         }
5435                 } else {
5436                         mv_lsb = 0;
5437                         mv_msb = 0;
5438                         mr_info->mr_conf[rule_id].vlan.vlan_mask = 0;
5439                         for (i = 0; i < ETH_VMDQ_MAX_VLAN_FILTERS; i++)
5440                                 mr_info->mr_conf[rule_id].vlan.vlan_id[i] = 0;
5441                 }
5442         }
5443
5444         /**
5445          * if enable pool mirror, write related pool mask register,if disable
5446          * pool mirror, clear PFMRVM register
5447          */
5448         if (mirror_conf->rule_type & ETH_MIRROR_VIRTUAL_POOL_UP) {
5449                 mirror_type |= IXGBE_MRCTL_VPME;
5450                 if (on) {
5451                         mp_lsb = mirror_conf->pool_mask & 0xFFFFFFFF;
5452                         mp_msb = mirror_conf->pool_mask >> pool_mask_offset;
5453                         mr_info->mr_conf[rule_id].pool_mask =
5454                                         mirror_conf->pool_mask;
5455
5456                 } else {
5457                         mp_lsb = 0;
5458                         mp_msb = 0;
5459                         mr_info->mr_conf[rule_id].pool_mask = 0;
5460                 }
5461         }
5462         if (mirror_conf->rule_type & ETH_MIRROR_UPLINK_PORT)
5463                 mirror_type |= IXGBE_MRCTL_UPME;
5464         if (mirror_conf->rule_type & ETH_MIRROR_DOWNLINK_PORT)
5465                 mirror_type |= IXGBE_MRCTL_DPME;
5466
5467         /* read  mirror control register and recalculate it */
5468         mr_ctl = IXGBE_READ_REG(hw, IXGBE_MRCTL(rule_id));
5469
5470         if (on) {
5471                 mr_ctl |= mirror_type;
5472                 mr_ctl &= mirror_rule_mask;
5473                 mr_ctl |= mirror_conf->dst_pool << dst_pool_offset;
5474         } else {
5475                 mr_ctl &= ~(mirror_conf->rule_type & mirror_rule_mask);
5476         }
5477
5478         mr_info->mr_conf[rule_id].rule_type = mirror_conf->rule_type;
5479         mr_info->mr_conf[rule_id].dst_pool = mirror_conf->dst_pool;
5480
5481         /* write mirrror control  register */
5482         IXGBE_WRITE_REG(hw, IXGBE_MRCTL(rule_id), mr_ctl);
5483
5484         /* write pool mirrror control  register */
5485         if (mirror_conf->rule_type & ETH_MIRROR_VIRTUAL_POOL_UP) {
5486                 IXGBE_WRITE_REG(hw, IXGBE_VMRVM(rule_id), mp_lsb);
5487                 IXGBE_WRITE_REG(hw, IXGBE_VMRVM(rule_id + rule_mr_offset),
5488                                 mp_msb);
5489         }
5490         /* write VLAN mirrror control  register */
5491         if (mirror_conf->rule_type & ETH_MIRROR_VLAN) {
5492                 IXGBE_WRITE_REG(hw, IXGBE_VMRVLAN(rule_id), mv_lsb);
5493                 IXGBE_WRITE_REG(hw, IXGBE_VMRVLAN(rule_id + rule_mr_offset),
5494                                 mv_msb);
5495         }
5496
5497         return 0;
5498 }
5499
5500 static int
5501 ixgbe_mirror_rule_reset(struct rte_eth_dev *dev, uint8_t rule_id)
5502 {
5503         int mr_ctl = 0;
5504         uint32_t lsb_val = 0;
5505         uint32_t msb_val = 0;
5506         const uint8_t rule_mr_offset = 4;
5507
5508         struct ixgbe_hw *hw =
5509                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5510         struct ixgbe_mirror_info *mr_info =
5511                 (IXGBE_DEV_PRIVATE_TO_PFDATA(dev->data->dev_private));
5512
5513         if (ixgbe_vt_check(hw) < 0)
5514                 return -ENOTSUP;
5515
5516         if (rule_id >= IXGBE_MAX_MIRROR_RULES)
5517                 return -EINVAL;
5518
5519         memset(&mr_info->mr_conf[rule_id], 0,
5520                sizeof(struct rte_eth_mirror_conf));
5521
5522         /* clear PFVMCTL register */
5523         IXGBE_WRITE_REG(hw, IXGBE_MRCTL(rule_id), mr_ctl);
5524
5525         /* clear pool mask register */
5526         IXGBE_WRITE_REG(hw, IXGBE_VMRVM(rule_id), lsb_val);
5527         IXGBE_WRITE_REG(hw, IXGBE_VMRVM(rule_id + rule_mr_offset), msb_val);
5528
5529         /* clear vlan mask register */
5530         IXGBE_WRITE_REG(hw, IXGBE_VMRVLAN(rule_id), lsb_val);
5531         IXGBE_WRITE_REG(hw, IXGBE_VMRVLAN(rule_id + rule_mr_offset), msb_val);
5532
5533         return 0;
5534 }
5535
5536 static int
5537 ixgbevf_dev_rx_queue_intr_enable(struct rte_eth_dev *dev, uint16_t queue_id)
5538 {
5539         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5540         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5541         uint32_t mask;
5542         struct ixgbe_hw *hw =
5543                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5544         uint32_t vec = IXGBE_MISC_VEC_ID;
5545
5546         mask = IXGBE_READ_REG(hw, IXGBE_VTEIMS);
5547         if (rte_intr_allow_others(intr_handle))
5548                 vec = IXGBE_RX_VEC_START;
5549         mask |= (1 << vec);
5550         RTE_SET_USED(queue_id);
5551         IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, mask);
5552
5553         rte_intr_enable(intr_handle);
5554
5555         return 0;
5556 }
5557
5558 static int
5559 ixgbevf_dev_rx_queue_intr_disable(struct rte_eth_dev *dev, uint16_t queue_id)
5560 {
5561         uint32_t mask;
5562         struct ixgbe_hw *hw =
5563                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5564         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5565         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5566         uint32_t vec = IXGBE_MISC_VEC_ID;
5567
5568         mask = IXGBE_READ_REG(hw, IXGBE_VTEIMS);
5569         if (rte_intr_allow_others(intr_handle))
5570                 vec = IXGBE_RX_VEC_START;
5571         mask &= ~(1 << vec);
5572         RTE_SET_USED(queue_id);
5573         IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, mask);
5574
5575         return 0;
5576 }
5577
5578 static int
5579 ixgbe_dev_rx_queue_intr_enable(struct rte_eth_dev *dev, uint16_t queue_id)
5580 {
5581         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5582         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5583         uint32_t mask;
5584         struct ixgbe_hw *hw =
5585                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5586         struct ixgbe_interrupt *intr =
5587                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5588
5589         if (queue_id < 16) {
5590                 ixgbe_disable_intr(hw);
5591                 intr->mask |= (1 << queue_id);
5592                 ixgbe_enable_intr(dev);
5593         } else if (queue_id < 32) {
5594                 mask = IXGBE_READ_REG(hw, IXGBE_EIMS_EX(0));
5595                 mask &= (1 << queue_id);
5596                 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
5597         } else if (queue_id < 64) {
5598                 mask = IXGBE_READ_REG(hw, IXGBE_EIMS_EX(1));
5599                 mask &= (1 << (queue_id - 32));
5600                 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
5601         }
5602         rte_intr_enable(intr_handle);
5603
5604         return 0;
5605 }
5606
5607 static int
5608 ixgbe_dev_rx_queue_intr_disable(struct rte_eth_dev *dev, uint16_t queue_id)
5609 {
5610         uint32_t mask;
5611         struct ixgbe_hw *hw =
5612                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5613         struct ixgbe_interrupt *intr =
5614                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
5615
5616         if (queue_id < 16) {
5617                 ixgbe_disable_intr(hw);
5618                 intr->mask &= ~(1 << queue_id);
5619                 ixgbe_enable_intr(dev);
5620         } else if (queue_id < 32) {
5621                 mask = IXGBE_READ_REG(hw, IXGBE_EIMS_EX(0));
5622                 mask &= ~(1 << queue_id);
5623                 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
5624         } else if (queue_id < 64) {
5625                 mask = IXGBE_READ_REG(hw, IXGBE_EIMS_EX(1));
5626                 mask &= ~(1 << (queue_id - 32));
5627                 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
5628         }
5629
5630         return 0;
5631 }
5632
5633 static void
5634 ixgbevf_set_ivar_map(struct ixgbe_hw *hw, int8_t direction,
5635                      uint8_t queue, uint8_t msix_vector)
5636 {
5637         uint32_t tmp, idx;
5638
5639         if (direction == -1) {
5640                 /* other causes */
5641                 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
5642                 tmp = IXGBE_READ_REG(hw, IXGBE_VTIVAR_MISC);
5643                 tmp &= ~0xFF;
5644                 tmp |= msix_vector;
5645                 IXGBE_WRITE_REG(hw, IXGBE_VTIVAR_MISC, tmp);
5646         } else {
5647                 /* rx or tx cause */
5648                 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
5649                 idx = ((16 * (queue & 1)) + (8 * direction));
5650                 tmp = IXGBE_READ_REG(hw, IXGBE_VTIVAR(queue >> 1));
5651                 tmp &= ~(0xFF << idx);
5652                 tmp |= (msix_vector << idx);
5653                 IXGBE_WRITE_REG(hw, IXGBE_VTIVAR(queue >> 1), tmp);
5654         }
5655 }
5656
5657 /**
5658  * set the IVAR registers, mapping interrupt causes to vectors
5659  * @param hw
5660  *  pointer to ixgbe_hw struct
5661  * @direction
5662  *  0 for Rx, 1 for Tx, -1 for other causes
5663  * @queue
5664  *  queue to map the corresponding interrupt to
5665  * @msix_vector
5666  *  the vector to map to the corresponding queue
5667  */
5668 static void
5669 ixgbe_set_ivar_map(struct ixgbe_hw *hw, int8_t direction,
5670                    uint8_t queue, uint8_t msix_vector)
5671 {
5672         uint32_t tmp, idx;
5673
5674         msix_vector |= IXGBE_IVAR_ALLOC_VAL;
5675         if (hw->mac.type == ixgbe_mac_82598EB) {
5676                 if (direction == -1)
5677                         direction = 0;
5678                 idx = (((direction * 64) + queue) >> 2) & 0x1F;
5679                 tmp = IXGBE_READ_REG(hw, IXGBE_IVAR(idx));
5680                 tmp &= ~(0xFF << (8 * (queue & 0x3)));
5681                 tmp |= (msix_vector << (8 * (queue & 0x3)));
5682                 IXGBE_WRITE_REG(hw, IXGBE_IVAR(idx), tmp);
5683         } else if ((hw->mac.type == ixgbe_mac_82599EB) ||
5684                         (hw->mac.type == ixgbe_mac_X540) ||
5685                         (hw->mac.type == ixgbe_mac_X550)) {
5686                 if (direction == -1) {
5687                         /* other causes */
5688                         idx = ((queue & 1) * 8);
5689                         tmp = IXGBE_READ_REG(hw, IXGBE_IVAR_MISC);
5690                         tmp &= ~(0xFF << idx);
5691                         tmp |= (msix_vector << idx);
5692                         IXGBE_WRITE_REG(hw, IXGBE_IVAR_MISC, tmp);
5693                 } else {
5694                         /* rx or tx causes */
5695                         idx = ((16 * (queue & 1)) + (8 * direction));
5696                         tmp = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
5697                         tmp &= ~(0xFF << idx);
5698                         tmp |= (msix_vector << idx);
5699                         IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), tmp);
5700                 }
5701         }
5702 }
5703
5704 static void
5705 ixgbevf_configure_msix(struct rte_eth_dev *dev)
5706 {
5707         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5708         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5709         struct ixgbe_hw *hw =
5710                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5711         uint32_t q_idx;
5712         uint32_t vector_idx = IXGBE_MISC_VEC_ID;
5713         uint32_t base = IXGBE_MISC_VEC_ID;
5714
5715         /* Configure VF other cause ivar */
5716         ixgbevf_set_ivar_map(hw, -1, 1, vector_idx);
5717
5718         /* won't configure msix register if no mapping is done
5719          * between intr vector and event fd.
5720          */
5721         if (!rte_intr_dp_is_en(intr_handle))
5722                 return;
5723
5724         if (rte_intr_allow_others(intr_handle)) {
5725                 base = IXGBE_RX_VEC_START;
5726                 vector_idx = IXGBE_RX_VEC_START;
5727         }
5728
5729         /* Configure all RX queues of VF */
5730         for (q_idx = 0; q_idx < dev->data->nb_rx_queues; q_idx++) {
5731                 /* Force all queue use vector 0,
5732                  * as IXGBE_VF_MAXMSIVECOTR = 1
5733                  */
5734                 ixgbevf_set_ivar_map(hw, 0, q_idx, vector_idx);
5735                 intr_handle->intr_vec[q_idx] = vector_idx;
5736                 if (vector_idx < base + intr_handle->nb_efd - 1)
5737                         vector_idx++;
5738         }
5739 }
5740
5741 /**
5742  * Sets up the hardware to properly generate MSI-X interrupts
5743  * @hw
5744  *  board private structure
5745  */
5746 static void
5747 ixgbe_configure_msix(struct rte_eth_dev *dev)
5748 {
5749         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
5750         struct rte_intr_handle *intr_handle = &pci_dev->intr_handle;
5751         struct ixgbe_hw *hw =
5752                 IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5753         uint32_t queue_id, base = IXGBE_MISC_VEC_ID;
5754         uint32_t vec = IXGBE_MISC_VEC_ID;
5755         uint32_t mask;
5756         uint32_t gpie;
5757
5758         /* won't configure msix register if no mapping is done
5759          * between intr vector and event fd
5760          */
5761         if (!rte_intr_dp_is_en(intr_handle))
5762                 return;
5763
5764         if (rte_intr_allow_others(intr_handle))
5765                 vec = base = IXGBE_RX_VEC_START;
5766
5767         /* setup GPIE for MSI-x mode */
5768         gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
5769         gpie |= IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
5770                 IXGBE_GPIE_OCD | IXGBE_GPIE_EIAME;
5771         /* auto clearing and auto setting corresponding bits in EIMS
5772          * when MSI-X interrupt is triggered
5773          */
5774         if (hw->mac.type == ixgbe_mac_82598EB) {
5775                 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
5776         } else {
5777                 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
5778                 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
5779         }
5780         IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
5781
5782         /* Populate the IVAR table and set the ITR values to the
5783          * corresponding register.
5784          */
5785         for (queue_id = 0; queue_id < dev->data->nb_rx_queues;
5786              queue_id++) {
5787                 /* by default, 1:1 mapping */
5788                 ixgbe_set_ivar_map(hw, 0, queue_id, vec);
5789                 intr_handle->intr_vec[queue_id] = vec;
5790                 if (vec < base + intr_handle->nb_efd - 1)
5791                         vec++;
5792         }
5793
5794         switch (hw->mac.type) {
5795         case ixgbe_mac_82598EB:
5796                 ixgbe_set_ivar_map(hw, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
5797                                    IXGBE_MISC_VEC_ID);
5798                 break;
5799         case ixgbe_mac_82599EB:
5800         case ixgbe_mac_X540:
5801         case ixgbe_mac_X550:
5802                 ixgbe_set_ivar_map(hw, -1, 1, IXGBE_MISC_VEC_ID);
5803                 break;
5804         default:
5805                 break;
5806         }
5807         IXGBE_WRITE_REG(hw, IXGBE_EITR(IXGBE_MISC_VEC_ID),
5808                         IXGBE_MIN_INTER_INTERRUPT_INTERVAL_DEFAULT & 0xFFF);
5809
5810         /* set up to autoclear timer, and the vectors */
5811         mask = IXGBE_EIMS_ENABLE_MASK;
5812         mask &= ~(IXGBE_EIMS_OTHER |
5813                   IXGBE_EIMS_MAILBOX |
5814                   IXGBE_EIMS_LSC);
5815
5816         IXGBE_WRITE_REG(hw, IXGBE_EIAC, mask);
5817 }
5818
5819 int
5820 ixgbe_set_queue_rate_limit(struct rte_eth_dev *dev,
5821                            uint16_t queue_idx, uint16_t tx_rate)
5822 {
5823         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5824         struct rte_eth_rxmode *rxmode;
5825         uint32_t rf_dec, rf_int;
5826         uint32_t bcnrc_val;
5827         uint16_t link_speed = dev->data->dev_link.link_speed;
5828
5829         if (queue_idx >= hw->mac.max_tx_queues)
5830                 return -EINVAL;
5831
5832         if (tx_rate != 0) {
5833                 /* Calculate the rate factor values to set */
5834                 rf_int = (uint32_t)link_speed / (uint32_t)tx_rate;
5835                 rf_dec = (uint32_t)link_speed % (uint32_t)tx_rate;
5836                 rf_dec = (rf_dec << IXGBE_RTTBCNRC_RF_INT_SHIFT) / tx_rate;
5837
5838                 bcnrc_val = IXGBE_RTTBCNRC_RS_ENA;
5839                 bcnrc_val |= ((rf_int << IXGBE_RTTBCNRC_RF_INT_SHIFT) &
5840                                 IXGBE_RTTBCNRC_RF_INT_MASK_M);
5841                 bcnrc_val |= (rf_dec & IXGBE_RTTBCNRC_RF_DEC_MASK);
5842         } else {
5843                 bcnrc_val = 0;
5844         }
5845
5846         rxmode = &dev->data->dev_conf.rxmode;
5847         /*
5848          * Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
5849          * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported, otherwise
5850          * set as 0x4.
5851          */
5852         if ((rxmode->offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) &&
5853             (rxmode->max_rx_pkt_len >= IXGBE_MAX_JUMBO_FRAME_SIZE))
5854                 IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRM,
5855                         IXGBE_MMW_SIZE_JUMBO_FRAME);
5856         else
5857                 IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRM,
5858                         IXGBE_MMW_SIZE_DEFAULT);
5859
5860         /* Set RTTBCNRC of queue X */
5861         IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, queue_idx);
5862         IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, bcnrc_val);
5863         IXGBE_WRITE_FLUSH(hw);
5864
5865         return 0;
5866 }
5867
5868 static int
5869 ixgbevf_add_mac_addr(struct rte_eth_dev *dev, struct ether_addr *mac_addr,
5870                      __attribute__((unused)) uint32_t index,
5871                      __attribute__((unused)) uint32_t pool)
5872 {
5873         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5874         int diag;
5875
5876         /*
5877          * On a 82599 VF, adding again the same MAC addr is not an idempotent
5878          * operation. Trap this case to avoid exhausting the [very limited]
5879          * set of PF resources used to store VF MAC addresses.
5880          */
5881         if (memcmp(hw->mac.perm_addr, mac_addr, sizeof(struct ether_addr)) == 0)
5882                 return -1;
5883         diag = ixgbevf_set_uc_addr_vf(hw, 2, mac_addr->addr_bytes);
5884         if (diag != 0)
5885                 PMD_DRV_LOG(ERR, "Unable to add MAC address "
5886                             "%02x:%02x:%02x:%02x:%02x:%02x - diag=%d",
5887                             mac_addr->addr_bytes[0],
5888                             mac_addr->addr_bytes[1],
5889                             mac_addr->addr_bytes[2],
5890                             mac_addr->addr_bytes[3],
5891                             mac_addr->addr_bytes[4],
5892                             mac_addr->addr_bytes[5],
5893                             diag);
5894         return diag;
5895 }
5896
5897 static void
5898 ixgbevf_remove_mac_addr(struct rte_eth_dev *dev, uint32_t index)
5899 {
5900         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5901         struct ether_addr *perm_addr = (struct ether_addr *) hw->mac.perm_addr;
5902         struct ether_addr *mac_addr;
5903         uint32_t i;
5904         int diag;
5905
5906         /*
5907          * The IXGBE_VF_SET_MACVLAN command of the ixgbe-pf driver does
5908          * not support the deletion of a given MAC address.
5909          * Instead, it imposes to delete all MAC addresses, then to add again
5910          * all MAC addresses with the exception of the one to be deleted.
5911          */
5912         (void) ixgbevf_set_uc_addr_vf(hw, 0, NULL);
5913
5914         /*
5915          * Add again all MAC addresses, with the exception of the deleted one
5916          * and of the permanent MAC address.
5917          */
5918         for (i = 0, mac_addr = dev->data->mac_addrs;
5919              i < hw->mac.num_rar_entries; i++, mac_addr++) {
5920                 /* Skip the deleted MAC address */
5921                 if (i == index)
5922                         continue;
5923                 /* Skip NULL MAC addresses */
5924                 if (is_zero_ether_addr(mac_addr))
5925                         continue;
5926                 /* Skip the permanent MAC address */
5927                 if (memcmp(perm_addr, mac_addr, sizeof(struct ether_addr)) == 0)
5928                         continue;
5929                 diag = ixgbevf_set_uc_addr_vf(hw, 2, mac_addr->addr_bytes);
5930                 if (diag != 0)
5931                         PMD_DRV_LOG(ERR,
5932                                     "Adding again MAC address "
5933                                     "%02x:%02x:%02x:%02x:%02x:%02x failed "
5934                                     "diag=%d",
5935                                     mac_addr->addr_bytes[0],
5936                                     mac_addr->addr_bytes[1],
5937                                     mac_addr->addr_bytes[2],
5938                                     mac_addr->addr_bytes[3],
5939                                     mac_addr->addr_bytes[4],
5940                                     mac_addr->addr_bytes[5],
5941                                     diag);
5942         }
5943 }
5944
5945 static int
5946 ixgbevf_set_default_mac_addr(struct rte_eth_dev *dev, struct ether_addr *addr)
5947 {
5948         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5949
5950         hw->mac.ops.set_rar(hw, 0, (void *)addr, 0, 0);
5951
5952         return 0;
5953 }
5954
5955 int
5956 ixgbe_syn_filter_set(struct rte_eth_dev *dev,
5957                         struct rte_eth_syn_filter *filter,
5958                         bool add)
5959 {
5960         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5961         struct ixgbe_filter_info *filter_info =
5962                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
5963         uint32_t syn_info;
5964         uint32_t synqf;
5965
5966         if (filter->queue >= IXGBE_MAX_RX_QUEUE_NUM)
5967                 return -EINVAL;
5968
5969         syn_info = filter_info->syn_info;
5970
5971         if (add) {
5972                 if (syn_info & IXGBE_SYN_FILTER_ENABLE)
5973                         return -EINVAL;
5974                 synqf = (uint32_t)(((filter->queue << IXGBE_SYN_FILTER_QUEUE_SHIFT) &
5975                         IXGBE_SYN_FILTER_QUEUE) | IXGBE_SYN_FILTER_ENABLE);
5976
5977                 if (filter->hig_pri)
5978                         synqf |= IXGBE_SYN_FILTER_SYNQFP;
5979                 else
5980                         synqf &= ~IXGBE_SYN_FILTER_SYNQFP;
5981         } else {
5982                 synqf = IXGBE_READ_REG(hw, IXGBE_SYNQF);
5983                 if (!(syn_info & IXGBE_SYN_FILTER_ENABLE))
5984                         return -ENOENT;
5985                 synqf &= ~(IXGBE_SYN_FILTER_QUEUE | IXGBE_SYN_FILTER_ENABLE);
5986         }
5987
5988         filter_info->syn_info = synqf;
5989         IXGBE_WRITE_REG(hw, IXGBE_SYNQF, synqf);
5990         IXGBE_WRITE_FLUSH(hw);
5991         return 0;
5992 }
5993
5994 static int
5995 ixgbe_syn_filter_get(struct rte_eth_dev *dev,
5996                         struct rte_eth_syn_filter *filter)
5997 {
5998         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
5999         uint32_t synqf = IXGBE_READ_REG(hw, IXGBE_SYNQF);
6000
6001         if (synqf & IXGBE_SYN_FILTER_ENABLE) {
6002                 filter->hig_pri = (synqf & IXGBE_SYN_FILTER_SYNQFP) ? 1 : 0;
6003                 filter->queue = (uint16_t)((synqf & IXGBE_SYN_FILTER_QUEUE) >> 1);
6004                 return 0;
6005         }
6006         return -ENOENT;
6007 }
6008
6009 static int
6010 ixgbe_syn_filter_handle(struct rte_eth_dev *dev,
6011                         enum rte_filter_op filter_op,
6012                         void *arg)
6013 {
6014         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6015         int ret;
6016
6017         MAC_TYPE_FILTER_SUP(hw->mac.type);
6018
6019         if (filter_op == RTE_ETH_FILTER_NOP)
6020                 return 0;
6021
6022         if (arg == NULL) {
6023                 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u",
6024                             filter_op);
6025                 return -EINVAL;
6026         }
6027
6028         switch (filter_op) {
6029         case RTE_ETH_FILTER_ADD:
6030                 ret = ixgbe_syn_filter_set(dev,
6031                                 (struct rte_eth_syn_filter *)arg,
6032                                 TRUE);
6033                 break;
6034         case RTE_ETH_FILTER_DELETE:
6035                 ret = ixgbe_syn_filter_set(dev,
6036                                 (struct rte_eth_syn_filter *)arg,
6037                                 FALSE);
6038                 break;
6039         case RTE_ETH_FILTER_GET:
6040                 ret = ixgbe_syn_filter_get(dev,
6041                                 (struct rte_eth_syn_filter *)arg);
6042                 break;
6043         default:
6044                 PMD_DRV_LOG(ERR, "unsupported operation %u", filter_op);
6045                 ret = -EINVAL;
6046                 break;
6047         }
6048
6049         return ret;
6050 }
6051
6052
6053 static inline enum ixgbe_5tuple_protocol
6054 convert_protocol_type(uint8_t protocol_value)
6055 {
6056         if (protocol_value == IPPROTO_TCP)
6057                 return IXGBE_FILTER_PROTOCOL_TCP;
6058         else if (protocol_value == IPPROTO_UDP)
6059                 return IXGBE_FILTER_PROTOCOL_UDP;
6060         else if (protocol_value == IPPROTO_SCTP)
6061                 return IXGBE_FILTER_PROTOCOL_SCTP;
6062         else
6063                 return IXGBE_FILTER_PROTOCOL_NONE;
6064 }
6065
6066 /* inject a 5-tuple filter to HW */
6067 static inline void
6068 ixgbe_inject_5tuple_filter(struct rte_eth_dev *dev,
6069                            struct ixgbe_5tuple_filter *filter)
6070 {
6071         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6072         int i;
6073         uint32_t ftqf, sdpqf;
6074         uint32_t l34timir = 0;
6075         uint8_t mask = 0xff;
6076
6077         i = filter->index;
6078
6079         sdpqf = (uint32_t)(filter->filter_info.dst_port <<
6080                                 IXGBE_SDPQF_DSTPORT_SHIFT);
6081         sdpqf = sdpqf | (filter->filter_info.src_port & IXGBE_SDPQF_SRCPORT);
6082
6083         ftqf = (uint32_t)(filter->filter_info.proto &
6084                 IXGBE_FTQF_PROTOCOL_MASK);
6085         ftqf |= (uint32_t)((filter->filter_info.priority &
6086                 IXGBE_FTQF_PRIORITY_MASK) << IXGBE_FTQF_PRIORITY_SHIFT);
6087         if (filter->filter_info.src_ip_mask == 0) /* 0 means compare. */
6088                 mask &= IXGBE_FTQF_SOURCE_ADDR_MASK;
6089         if (filter->filter_info.dst_ip_mask == 0)
6090                 mask &= IXGBE_FTQF_DEST_ADDR_MASK;
6091         if (filter->filter_info.src_port_mask == 0)
6092                 mask &= IXGBE_FTQF_SOURCE_PORT_MASK;
6093         if (filter->filter_info.dst_port_mask == 0)
6094                 mask &= IXGBE_FTQF_DEST_PORT_MASK;
6095         if (filter->filter_info.proto_mask == 0)
6096                 mask &= IXGBE_FTQF_PROTOCOL_COMP_MASK;
6097         ftqf |= mask << IXGBE_FTQF_5TUPLE_MASK_SHIFT;
6098         ftqf |= IXGBE_FTQF_POOL_MASK_EN;
6099         ftqf |= IXGBE_FTQF_QUEUE_ENABLE;
6100
6101         IXGBE_WRITE_REG(hw, IXGBE_DAQF(i), filter->filter_info.dst_ip);
6102         IXGBE_WRITE_REG(hw, IXGBE_SAQF(i), filter->filter_info.src_ip);
6103         IXGBE_WRITE_REG(hw, IXGBE_SDPQF(i), sdpqf);
6104         IXGBE_WRITE_REG(hw, IXGBE_FTQF(i), ftqf);
6105
6106         l34timir |= IXGBE_L34T_IMIR_RESERVE;
6107         l34timir |= (uint32_t)(filter->queue <<
6108                                 IXGBE_L34T_IMIR_QUEUE_SHIFT);
6109         IXGBE_WRITE_REG(hw, IXGBE_L34T_IMIR(i), l34timir);
6110 }
6111
6112 /*
6113  * add a 5tuple filter
6114  *
6115  * @param
6116  * dev: Pointer to struct rte_eth_dev.
6117  * index: the index the filter allocates.
6118  * filter: ponter to the filter that will be added.
6119  * rx_queue: the queue id the filter assigned to.
6120  *
6121  * @return
6122  *    - On success, zero.
6123  *    - On failure, a negative value.
6124  */
6125 static int
6126 ixgbe_add_5tuple_filter(struct rte_eth_dev *dev,
6127                         struct ixgbe_5tuple_filter *filter)
6128 {
6129         struct ixgbe_filter_info *filter_info =
6130                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6131         int i, idx, shift;
6132
6133         /*
6134          * look for an unused 5tuple filter index,
6135          * and insert the filter to list.
6136          */
6137         for (i = 0; i < IXGBE_MAX_FTQF_FILTERS; i++) {
6138                 idx = i / (sizeof(uint32_t) * NBBY);
6139                 shift = i % (sizeof(uint32_t) * NBBY);
6140                 if (!(filter_info->fivetuple_mask[idx] & (1 << shift))) {
6141                         filter_info->fivetuple_mask[idx] |= 1 << shift;
6142                         filter->index = i;
6143                         TAILQ_INSERT_TAIL(&filter_info->fivetuple_list,
6144                                           filter,
6145                                           entries);
6146                         break;
6147                 }
6148         }
6149         if (i >= IXGBE_MAX_FTQF_FILTERS) {
6150                 PMD_DRV_LOG(ERR, "5tuple filters are full.");
6151                 return -ENOSYS;
6152         }
6153
6154         ixgbe_inject_5tuple_filter(dev, filter);
6155
6156         return 0;
6157 }
6158
6159 /*
6160  * remove a 5tuple filter
6161  *
6162  * @param
6163  * dev: Pointer to struct rte_eth_dev.
6164  * filter: the pointer of the filter will be removed.
6165  */
6166 static void
6167 ixgbe_remove_5tuple_filter(struct rte_eth_dev *dev,
6168                         struct ixgbe_5tuple_filter *filter)
6169 {
6170         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6171         struct ixgbe_filter_info *filter_info =
6172                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6173         uint16_t index = filter->index;
6174
6175         filter_info->fivetuple_mask[index / (sizeof(uint32_t) * NBBY)] &=
6176                                 ~(1 << (index % (sizeof(uint32_t) * NBBY)));
6177         TAILQ_REMOVE(&filter_info->fivetuple_list, filter, entries);
6178         rte_free(filter);
6179
6180         IXGBE_WRITE_REG(hw, IXGBE_DAQF(index), 0);
6181         IXGBE_WRITE_REG(hw, IXGBE_SAQF(index), 0);
6182         IXGBE_WRITE_REG(hw, IXGBE_SDPQF(index), 0);
6183         IXGBE_WRITE_REG(hw, IXGBE_FTQF(index), 0);
6184         IXGBE_WRITE_REG(hw, IXGBE_L34T_IMIR(index), 0);
6185 }
6186
6187 static int
6188 ixgbevf_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu)
6189 {
6190         struct ixgbe_hw *hw;
6191         uint32_t max_frame = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN;
6192         struct rte_eth_rxmode *rx_conf = &dev->data->dev_conf.rxmode;
6193
6194         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6195
6196         if ((mtu < ETHER_MIN_MTU) || (max_frame > ETHER_MAX_JUMBO_FRAME_LEN))
6197                 return -EINVAL;
6198
6199         /* refuse mtu that requires the support of scattered packets when this
6200          * feature has not been enabled before.
6201          */
6202         if (!(rx_conf->offloads & DEV_RX_OFFLOAD_SCATTER) &&
6203             (max_frame + 2 * IXGBE_VLAN_TAG_SIZE >
6204              dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM))
6205                 return -EINVAL;
6206
6207         /*
6208          * When supported by the underlying PF driver, use the IXGBE_VF_SET_MTU
6209          * request of the version 2.0 of the mailbox API.
6210          * For now, use the IXGBE_VF_SET_LPE request of the version 1.0
6211          * of the mailbox API.
6212          * This call to IXGBE_SET_LPE action won't work with ixgbe pf drivers
6213          * prior to 3.11.33 which contains the following change:
6214          * "ixgbe: Enable jumbo frames support w/ SR-IOV"
6215          */
6216         ixgbevf_rlpml_set_vf(hw, max_frame);
6217
6218         /* update max frame size */
6219         dev->data->dev_conf.rxmode.max_rx_pkt_len = max_frame;
6220         return 0;
6221 }
6222
6223 static inline struct ixgbe_5tuple_filter *
6224 ixgbe_5tuple_filter_lookup(struct ixgbe_5tuple_filter_list *filter_list,
6225                         struct ixgbe_5tuple_filter_info *key)
6226 {
6227         struct ixgbe_5tuple_filter *it;
6228
6229         TAILQ_FOREACH(it, filter_list, entries) {
6230                 if (memcmp(key, &it->filter_info,
6231                         sizeof(struct ixgbe_5tuple_filter_info)) == 0) {
6232                         return it;
6233                 }
6234         }
6235         return NULL;
6236 }
6237
6238 /* translate elements in struct rte_eth_ntuple_filter to struct ixgbe_5tuple_filter_info*/
6239 static inline int
6240 ntuple_filter_to_5tuple(struct rte_eth_ntuple_filter *filter,
6241                         struct ixgbe_5tuple_filter_info *filter_info)
6242 {
6243         if (filter->queue >= IXGBE_MAX_RX_QUEUE_NUM ||
6244                 filter->priority > IXGBE_5TUPLE_MAX_PRI ||
6245                 filter->priority < IXGBE_5TUPLE_MIN_PRI)
6246                 return -EINVAL;
6247
6248         switch (filter->dst_ip_mask) {
6249         case UINT32_MAX:
6250                 filter_info->dst_ip_mask = 0;
6251                 filter_info->dst_ip = filter->dst_ip;
6252                 break;
6253         case 0:
6254                 filter_info->dst_ip_mask = 1;
6255                 break;
6256         default:
6257                 PMD_DRV_LOG(ERR, "invalid dst_ip mask.");
6258                 return -EINVAL;
6259         }
6260
6261         switch (filter->src_ip_mask) {
6262         case UINT32_MAX:
6263                 filter_info->src_ip_mask = 0;
6264                 filter_info->src_ip = filter->src_ip;
6265                 break;
6266         case 0:
6267                 filter_info->src_ip_mask = 1;
6268                 break;
6269         default:
6270                 PMD_DRV_LOG(ERR, "invalid src_ip mask.");
6271                 return -EINVAL;
6272         }
6273
6274         switch (filter->dst_port_mask) {
6275         case UINT16_MAX:
6276                 filter_info->dst_port_mask = 0;
6277                 filter_info->dst_port = filter->dst_port;
6278                 break;
6279         case 0:
6280                 filter_info->dst_port_mask = 1;
6281                 break;
6282         default:
6283                 PMD_DRV_LOG(ERR, "invalid dst_port mask.");
6284                 return -EINVAL;
6285         }
6286
6287         switch (filter->src_port_mask) {
6288         case UINT16_MAX:
6289                 filter_info->src_port_mask = 0;
6290                 filter_info->src_port = filter->src_port;
6291                 break;
6292         case 0:
6293                 filter_info->src_port_mask = 1;
6294                 break;
6295         default:
6296                 PMD_DRV_LOG(ERR, "invalid src_port mask.");
6297                 return -EINVAL;
6298         }
6299
6300         switch (filter->proto_mask) {
6301         case UINT8_MAX:
6302                 filter_info->proto_mask = 0;
6303                 filter_info->proto =
6304                         convert_protocol_type(filter->proto);
6305                 break;
6306         case 0:
6307                 filter_info->proto_mask = 1;
6308                 break;
6309         default:
6310                 PMD_DRV_LOG(ERR, "invalid protocol mask.");
6311                 return -EINVAL;
6312         }
6313
6314         filter_info->priority = (uint8_t)filter->priority;
6315         return 0;
6316 }
6317
6318 /*
6319  * add or delete a ntuple filter
6320  *
6321  * @param
6322  * dev: Pointer to struct rte_eth_dev.
6323  * ntuple_filter: Pointer to struct rte_eth_ntuple_filter
6324  * add: if true, add filter, if false, remove filter
6325  *
6326  * @return
6327  *    - On success, zero.
6328  *    - On failure, a negative value.
6329  */
6330 int
6331 ixgbe_add_del_ntuple_filter(struct rte_eth_dev *dev,
6332                         struct rte_eth_ntuple_filter *ntuple_filter,
6333                         bool add)
6334 {
6335         struct ixgbe_filter_info *filter_info =
6336                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6337         struct ixgbe_5tuple_filter_info filter_5tuple;
6338         struct ixgbe_5tuple_filter *filter;
6339         int ret;
6340
6341         if (ntuple_filter->flags != RTE_5TUPLE_FLAGS) {
6342                 PMD_DRV_LOG(ERR, "only 5tuple is supported.");
6343                 return -EINVAL;
6344         }
6345
6346         memset(&filter_5tuple, 0, sizeof(struct ixgbe_5tuple_filter_info));
6347         ret = ntuple_filter_to_5tuple(ntuple_filter, &filter_5tuple);
6348         if (ret < 0)
6349                 return ret;
6350
6351         filter = ixgbe_5tuple_filter_lookup(&filter_info->fivetuple_list,
6352                                          &filter_5tuple);
6353         if (filter != NULL && add) {
6354                 PMD_DRV_LOG(ERR, "filter exists.");
6355                 return -EEXIST;
6356         }
6357         if (filter == NULL && !add) {
6358                 PMD_DRV_LOG(ERR, "filter doesn't exist.");
6359                 return -ENOENT;
6360         }
6361
6362         if (add) {
6363                 filter = rte_zmalloc("ixgbe_5tuple_filter",
6364                                 sizeof(struct ixgbe_5tuple_filter), 0);
6365                 if (filter == NULL)
6366                         return -ENOMEM;
6367                 rte_memcpy(&filter->filter_info,
6368                                  &filter_5tuple,
6369                                  sizeof(struct ixgbe_5tuple_filter_info));
6370                 filter->queue = ntuple_filter->queue;
6371                 ret = ixgbe_add_5tuple_filter(dev, filter);
6372                 if (ret < 0) {
6373                         rte_free(filter);
6374                         return ret;
6375                 }
6376         } else
6377                 ixgbe_remove_5tuple_filter(dev, filter);
6378
6379         return 0;
6380 }
6381
6382 /*
6383  * get a ntuple filter
6384  *
6385  * @param
6386  * dev: Pointer to struct rte_eth_dev.
6387  * ntuple_filter: Pointer to struct rte_eth_ntuple_filter
6388  *
6389  * @return
6390  *    - On success, zero.
6391  *    - On failure, a negative value.
6392  */
6393 static int
6394 ixgbe_get_ntuple_filter(struct rte_eth_dev *dev,
6395                         struct rte_eth_ntuple_filter *ntuple_filter)
6396 {
6397         struct ixgbe_filter_info *filter_info =
6398                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6399         struct ixgbe_5tuple_filter_info filter_5tuple;
6400         struct ixgbe_5tuple_filter *filter;
6401         int ret;
6402
6403         if (ntuple_filter->flags != RTE_5TUPLE_FLAGS) {
6404                 PMD_DRV_LOG(ERR, "only 5tuple is supported.");
6405                 return -EINVAL;
6406         }
6407
6408         memset(&filter_5tuple, 0, sizeof(struct ixgbe_5tuple_filter_info));
6409         ret = ntuple_filter_to_5tuple(ntuple_filter, &filter_5tuple);
6410         if (ret < 0)
6411                 return ret;
6412
6413         filter = ixgbe_5tuple_filter_lookup(&filter_info->fivetuple_list,
6414                                          &filter_5tuple);
6415         if (filter == NULL) {
6416                 PMD_DRV_LOG(ERR, "filter doesn't exist.");
6417                 return -ENOENT;
6418         }
6419         ntuple_filter->queue = filter->queue;
6420         return 0;
6421 }
6422
6423 /*
6424  * ixgbe_ntuple_filter_handle - Handle operations for ntuple filter.
6425  * @dev: pointer to rte_eth_dev structure
6426  * @filter_op:operation will be taken.
6427  * @arg: a pointer to specific structure corresponding to the filter_op
6428  *
6429  * @return
6430  *    - On success, zero.
6431  *    - On failure, a negative value.
6432  */
6433 static int
6434 ixgbe_ntuple_filter_handle(struct rte_eth_dev *dev,
6435                                 enum rte_filter_op filter_op,
6436                                 void *arg)
6437 {
6438         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6439         int ret;
6440
6441         MAC_TYPE_FILTER_SUP_EXT(hw->mac.type);
6442
6443         if (filter_op == RTE_ETH_FILTER_NOP)
6444                 return 0;
6445
6446         if (arg == NULL) {
6447                 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u.",
6448                             filter_op);
6449                 return -EINVAL;
6450         }
6451
6452         switch (filter_op) {
6453         case RTE_ETH_FILTER_ADD:
6454                 ret = ixgbe_add_del_ntuple_filter(dev,
6455                         (struct rte_eth_ntuple_filter *)arg,
6456                         TRUE);
6457                 break;
6458         case RTE_ETH_FILTER_DELETE:
6459                 ret = ixgbe_add_del_ntuple_filter(dev,
6460                         (struct rte_eth_ntuple_filter *)arg,
6461                         FALSE);
6462                 break;
6463         case RTE_ETH_FILTER_GET:
6464                 ret = ixgbe_get_ntuple_filter(dev,
6465                         (struct rte_eth_ntuple_filter *)arg);
6466                 break;
6467         default:
6468                 PMD_DRV_LOG(ERR, "unsupported operation %u.", filter_op);
6469                 ret = -EINVAL;
6470                 break;
6471         }
6472         return ret;
6473 }
6474
6475 int
6476 ixgbe_add_del_ethertype_filter(struct rte_eth_dev *dev,
6477                         struct rte_eth_ethertype_filter *filter,
6478                         bool add)
6479 {
6480         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6481         struct ixgbe_filter_info *filter_info =
6482                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6483         uint32_t etqf = 0;
6484         uint32_t etqs = 0;
6485         int ret;
6486         struct ixgbe_ethertype_filter ethertype_filter;
6487
6488         if (filter->queue >= IXGBE_MAX_RX_QUEUE_NUM)
6489                 return -EINVAL;
6490
6491         if (filter->ether_type == ETHER_TYPE_IPv4 ||
6492                 filter->ether_type == ETHER_TYPE_IPv6) {
6493                 PMD_DRV_LOG(ERR, "unsupported ether_type(0x%04x) in"
6494                         " ethertype filter.", filter->ether_type);
6495                 return -EINVAL;
6496         }
6497
6498         if (filter->flags & RTE_ETHTYPE_FLAGS_MAC) {
6499                 PMD_DRV_LOG(ERR, "mac compare is unsupported.");
6500                 return -EINVAL;
6501         }
6502         if (filter->flags & RTE_ETHTYPE_FLAGS_DROP) {
6503                 PMD_DRV_LOG(ERR, "drop option is unsupported.");
6504                 return -EINVAL;
6505         }
6506
6507         ret = ixgbe_ethertype_filter_lookup(filter_info, filter->ether_type);
6508         if (ret >= 0 && add) {
6509                 PMD_DRV_LOG(ERR, "ethertype (0x%04x) filter exists.",
6510                             filter->ether_type);
6511                 return -EEXIST;
6512         }
6513         if (ret < 0 && !add) {
6514                 PMD_DRV_LOG(ERR, "ethertype (0x%04x) filter doesn't exist.",
6515                             filter->ether_type);
6516                 return -ENOENT;
6517         }
6518
6519         if (add) {
6520                 etqf = IXGBE_ETQF_FILTER_EN;
6521                 etqf |= (uint32_t)filter->ether_type;
6522                 etqs |= (uint32_t)((filter->queue <<
6523                                     IXGBE_ETQS_RX_QUEUE_SHIFT) &
6524                                     IXGBE_ETQS_RX_QUEUE);
6525                 etqs |= IXGBE_ETQS_QUEUE_EN;
6526
6527                 ethertype_filter.ethertype = filter->ether_type;
6528                 ethertype_filter.etqf = etqf;
6529                 ethertype_filter.etqs = etqs;
6530                 ethertype_filter.conf = FALSE;
6531                 ret = ixgbe_ethertype_filter_insert(filter_info,
6532                                                     &ethertype_filter);
6533                 if (ret < 0) {
6534                         PMD_DRV_LOG(ERR, "ethertype filters are full.");
6535                         return -ENOSPC;
6536                 }
6537         } else {
6538                 ret = ixgbe_ethertype_filter_remove(filter_info, (uint8_t)ret);
6539                 if (ret < 0)
6540                         return -ENOSYS;
6541         }
6542         IXGBE_WRITE_REG(hw, IXGBE_ETQF(ret), etqf);
6543         IXGBE_WRITE_REG(hw, IXGBE_ETQS(ret), etqs);
6544         IXGBE_WRITE_FLUSH(hw);
6545
6546         return 0;
6547 }
6548
6549 static int
6550 ixgbe_get_ethertype_filter(struct rte_eth_dev *dev,
6551                         struct rte_eth_ethertype_filter *filter)
6552 {
6553         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6554         struct ixgbe_filter_info *filter_info =
6555                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
6556         uint32_t etqf, etqs;
6557         int ret;
6558
6559         ret = ixgbe_ethertype_filter_lookup(filter_info, filter->ether_type);
6560         if (ret < 0) {
6561                 PMD_DRV_LOG(ERR, "ethertype (0x%04x) filter doesn't exist.",
6562                             filter->ether_type);
6563                 return -ENOENT;
6564         }
6565
6566         etqf = IXGBE_READ_REG(hw, IXGBE_ETQF(ret));
6567         if (etqf & IXGBE_ETQF_FILTER_EN) {
6568                 etqs = IXGBE_READ_REG(hw, IXGBE_ETQS(ret));
6569                 filter->ether_type = etqf & IXGBE_ETQF_ETHERTYPE;
6570                 filter->flags = 0;
6571                 filter->queue = (etqs & IXGBE_ETQS_RX_QUEUE) >>
6572                                IXGBE_ETQS_RX_QUEUE_SHIFT;
6573                 return 0;
6574         }
6575         return -ENOENT;
6576 }
6577
6578 /*
6579  * ixgbe_ethertype_filter_handle - Handle operations for ethertype filter.
6580  * @dev: pointer to rte_eth_dev structure
6581  * @filter_op:operation will be taken.
6582  * @arg: a pointer to specific structure corresponding to the filter_op
6583  */
6584 static int
6585 ixgbe_ethertype_filter_handle(struct rte_eth_dev *dev,
6586                                 enum rte_filter_op filter_op,
6587                                 void *arg)
6588 {
6589         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6590         int ret;
6591
6592         MAC_TYPE_FILTER_SUP(hw->mac.type);
6593
6594         if (filter_op == RTE_ETH_FILTER_NOP)
6595                 return 0;
6596
6597         if (arg == NULL) {
6598                 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u.",
6599                             filter_op);
6600                 return -EINVAL;
6601         }
6602
6603         switch (filter_op) {
6604         case RTE_ETH_FILTER_ADD:
6605                 ret = ixgbe_add_del_ethertype_filter(dev,
6606                         (struct rte_eth_ethertype_filter *)arg,
6607                         TRUE);
6608                 break;
6609         case RTE_ETH_FILTER_DELETE:
6610                 ret = ixgbe_add_del_ethertype_filter(dev,
6611                         (struct rte_eth_ethertype_filter *)arg,
6612                         FALSE);
6613                 break;
6614         case RTE_ETH_FILTER_GET:
6615                 ret = ixgbe_get_ethertype_filter(dev,
6616                         (struct rte_eth_ethertype_filter *)arg);
6617                 break;
6618         default:
6619                 PMD_DRV_LOG(ERR, "unsupported operation %u.", filter_op);
6620                 ret = -EINVAL;
6621                 break;
6622         }
6623         return ret;
6624 }
6625
6626 static int
6627 ixgbe_dev_filter_ctrl(struct rte_eth_dev *dev,
6628                      enum rte_filter_type filter_type,
6629                      enum rte_filter_op filter_op,
6630                      void *arg)
6631 {
6632         int ret = 0;
6633
6634         switch (filter_type) {
6635         case RTE_ETH_FILTER_NTUPLE:
6636                 ret = ixgbe_ntuple_filter_handle(dev, filter_op, arg);
6637                 break;
6638         case RTE_ETH_FILTER_ETHERTYPE:
6639                 ret = ixgbe_ethertype_filter_handle(dev, filter_op, arg);
6640                 break;
6641         case RTE_ETH_FILTER_SYN:
6642                 ret = ixgbe_syn_filter_handle(dev, filter_op, arg);
6643                 break;
6644         case RTE_ETH_FILTER_FDIR:
6645                 ret = ixgbe_fdir_ctrl_func(dev, filter_op, arg);
6646                 break;
6647         case RTE_ETH_FILTER_L2_TUNNEL:
6648                 ret = ixgbe_dev_l2_tunnel_filter_handle(dev, filter_op, arg);
6649                 break;
6650         case RTE_ETH_FILTER_GENERIC:
6651                 if (filter_op != RTE_ETH_FILTER_GET)
6652                         return -EINVAL;
6653                 *(const void **)arg = &ixgbe_flow_ops;
6654                 break;
6655         default:
6656                 PMD_DRV_LOG(WARNING, "Filter type (%d) not supported",
6657                                                         filter_type);
6658                 ret = -EINVAL;
6659                 break;
6660         }
6661
6662         return ret;
6663 }
6664
6665 static u8 *
6666 ixgbe_dev_addr_list_itr(__attribute__((unused)) struct ixgbe_hw *hw,
6667                         u8 **mc_addr_ptr, u32 *vmdq)
6668 {
6669         u8 *mc_addr;
6670
6671         *vmdq = 0;
6672         mc_addr = *mc_addr_ptr;
6673         *mc_addr_ptr = (mc_addr + sizeof(struct ether_addr));
6674         return mc_addr;
6675 }
6676
6677 static int
6678 ixgbe_dev_set_mc_addr_list(struct rte_eth_dev *dev,
6679                           struct ether_addr *mc_addr_set,
6680                           uint32_t nb_mc_addr)
6681 {
6682         struct ixgbe_hw *hw;
6683         u8 *mc_addr_list;
6684
6685         hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6686         mc_addr_list = (u8 *)mc_addr_set;
6687         return ixgbe_update_mc_addr_list(hw, mc_addr_list, nb_mc_addr,
6688                                          ixgbe_dev_addr_list_itr, TRUE);
6689 }
6690
6691 static uint64_t
6692 ixgbe_read_systime_cyclecounter(struct rte_eth_dev *dev)
6693 {
6694         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6695         uint64_t systime_cycles;
6696
6697         switch (hw->mac.type) {
6698         case ixgbe_mac_X550:
6699         case ixgbe_mac_X550EM_x:
6700         case ixgbe_mac_X550EM_a:
6701                 /* SYSTIMEL stores ns and SYSTIMEH stores seconds. */
6702                 systime_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_SYSTIML);
6703                 systime_cycles += (uint64_t)IXGBE_READ_REG(hw, IXGBE_SYSTIMH)
6704                                 * NSEC_PER_SEC;
6705                 break;
6706         default:
6707                 systime_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_SYSTIML);
6708                 systime_cycles |= (uint64_t)IXGBE_READ_REG(hw, IXGBE_SYSTIMH)
6709                                 << 32;
6710         }
6711
6712         return systime_cycles;
6713 }
6714
6715 static uint64_t
6716 ixgbe_read_rx_tstamp_cyclecounter(struct rte_eth_dev *dev)
6717 {
6718         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6719         uint64_t rx_tstamp_cycles;
6720
6721         switch (hw->mac.type) {
6722         case ixgbe_mac_X550:
6723         case ixgbe_mac_X550EM_x:
6724         case ixgbe_mac_X550EM_a:
6725                 /* RXSTMPL stores ns and RXSTMPH stores seconds. */
6726                 rx_tstamp_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_RXSTMPL);
6727                 rx_tstamp_cycles += (uint64_t)IXGBE_READ_REG(hw, IXGBE_RXSTMPH)
6728                                 * NSEC_PER_SEC;
6729                 break;
6730         default:
6731                 /* RXSTMPL stores ns and RXSTMPH stores seconds. */
6732                 rx_tstamp_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_RXSTMPL);
6733                 rx_tstamp_cycles |= (uint64_t)IXGBE_READ_REG(hw, IXGBE_RXSTMPH)
6734                                 << 32;
6735         }
6736
6737         return rx_tstamp_cycles;
6738 }
6739
6740 static uint64_t
6741 ixgbe_read_tx_tstamp_cyclecounter(struct rte_eth_dev *dev)
6742 {
6743         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6744         uint64_t tx_tstamp_cycles;
6745
6746         switch (hw->mac.type) {
6747         case ixgbe_mac_X550:
6748         case ixgbe_mac_X550EM_x:
6749         case ixgbe_mac_X550EM_a:
6750                 /* TXSTMPL stores ns and TXSTMPH stores seconds. */
6751                 tx_tstamp_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_TXSTMPL);
6752                 tx_tstamp_cycles += (uint64_t)IXGBE_READ_REG(hw, IXGBE_TXSTMPH)
6753                                 * NSEC_PER_SEC;
6754                 break;
6755         default:
6756                 /* TXSTMPL stores ns and TXSTMPH stores seconds. */
6757                 tx_tstamp_cycles = (uint64_t)IXGBE_READ_REG(hw, IXGBE_TXSTMPL);
6758                 tx_tstamp_cycles |= (uint64_t)IXGBE_READ_REG(hw, IXGBE_TXSTMPH)
6759                                 << 32;
6760         }
6761
6762         return tx_tstamp_cycles;
6763 }
6764
6765 static void
6766 ixgbe_start_timecounters(struct rte_eth_dev *dev)
6767 {
6768         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6769         struct ixgbe_adapter *adapter =
6770                 (struct ixgbe_adapter *)dev->data->dev_private;
6771         struct rte_eth_link link;
6772         uint32_t incval = 0;
6773         uint32_t shift = 0;
6774
6775         /* Get current link speed. */
6776         ixgbe_dev_link_update(dev, 1);
6777         rte_eth_linkstatus_get(dev, &link);
6778
6779         switch (link.link_speed) {
6780         case ETH_SPEED_NUM_100M:
6781                 incval = IXGBE_INCVAL_100;
6782                 shift = IXGBE_INCVAL_SHIFT_100;
6783                 break;
6784         case ETH_SPEED_NUM_1G:
6785                 incval = IXGBE_INCVAL_1GB;
6786                 shift = IXGBE_INCVAL_SHIFT_1GB;
6787                 break;
6788         case ETH_SPEED_NUM_10G:
6789         default:
6790                 incval = IXGBE_INCVAL_10GB;
6791                 shift = IXGBE_INCVAL_SHIFT_10GB;
6792                 break;
6793         }
6794
6795         switch (hw->mac.type) {
6796         case ixgbe_mac_X550:
6797         case ixgbe_mac_X550EM_x:
6798         case ixgbe_mac_X550EM_a:
6799                 /* Independent of link speed. */
6800                 incval = 1;
6801                 /* Cycles read will be interpreted as ns. */
6802                 shift = 0;
6803                 /* Fall-through */
6804         case ixgbe_mac_X540:
6805                 IXGBE_WRITE_REG(hw, IXGBE_TIMINCA, incval);
6806                 break;
6807         case ixgbe_mac_82599EB:
6808                 incval >>= IXGBE_INCVAL_SHIFT_82599;
6809                 shift -= IXGBE_INCVAL_SHIFT_82599;
6810                 IXGBE_WRITE_REG(hw, IXGBE_TIMINCA,
6811                                 (1 << IXGBE_INCPER_SHIFT_82599) | incval);
6812                 break;
6813         default:
6814                 /* Not supported. */
6815                 return;
6816         }
6817
6818         memset(&adapter->systime_tc, 0, sizeof(struct rte_timecounter));
6819         memset(&adapter->rx_tstamp_tc, 0, sizeof(struct rte_timecounter));
6820         memset(&adapter->tx_tstamp_tc, 0, sizeof(struct rte_timecounter));
6821
6822         adapter->systime_tc.cc_mask = IXGBE_CYCLECOUNTER_MASK;
6823         adapter->systime_tc.cc_shift = shift;
6824         adapter->systime_tc.nsec_mask = (1ULL << shift) - 1;
6825
6826         adapter->rx_tstamp_tc.cc_mask = IXGBE_CYCLECOUNTER_MASK;
6827         adapter->rx_tstamp_tc.cc_shift = shift;
6828         adapter->rx_tstamp_tc.nsec_mask = (1ULL << shift) - 1;
6829
6830         adapter->tx_tstamp_tc.cc_mask = IXGBE_CYCLECOUNTER_MASK;
6831         adapter->tx_tstamp_tc.cc_shift = shift;
6832         adapter->tx_tstamp_tc.nsec_mask = (1ULL << shift) - 1;
6833 }
6834
6835 static int
6836 ixgbe_timesync_adjust_time(struct rte_eth_dev *dev, int64_t delta)
6837 {
6838         struct ixgbe_adapter *adapter =
6839                         (struct ixgbe_adapter *)dev->data->dev_private;
6840
6841         adapter->systime_tc.nsec += delta;
6842         adapter->rx_tstamp_tc.nsec += delta;
6843         adapter->tx_tstamp_tc.nsec += delta;
6844
6845         return 0;
6846 }
6847
6848 static int
6849 ixgbe_timesync_write_time(struct rte_eth_dev *dev, const struct timespec *ts)
6850 {
6851         uint64_t ns;
6852         struct ixgbe_adapter *adapter =
6853                         (struct ixgbe_adapter *)dev->data->dev_private;
6854
6855         ns = rte_timespec_to_ns(ts);
6856         /* Set the timecounters to a new value. */
6857         adapter->systime_tc.nsec = ns;
6858         adapter->rx_tstamp_tc.nsec = ns;
6859         adapter->tx_tstamp_tc.nsec = ns;
6860
6861         return 0;
6862 }
6863
6864 static int
6865 ixgbe_timesync_read_time(struct rte_eth_dev *dev, struct timespec *ts)
6866 {
6867         uint64_t ns, systime_cycles;
6868         struct ixgbe_adapter *adapter =
6869                         (struct ixgbe_adapter *)dev->data->dev_private;
6870
6871         systime_cycles = ixgbe_read_systime_cyclecounter(dev);
6872         ns = rte_timecounter_update(&adapter->systime_tc, systime_cycles);
6873         *ts = rte_ns_to_timespec(ns);
6874
6875         return 0;
6876 }
6877
6878 static int
6879 ixgbe_timesync_enable(struct rte_eth_dev *dev)
6880 {
6881         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6882         uint32_t tsync_ctl;
6883         uint32_t tsauxc;
6884
6885         /* Stop the timesync system time. */
6886         IXGBE_WRITE_REG(hw, IXGBE_TIMINCA, 0x0);
6887         /* Reset the timesync system time value. */
6888         IXGBE_WRITE_REG(hw, IXGBE_SYSTIML, 0x0);
6889         IXGBE_WRITE_REG(hw, IXGBE_SYSTIMH, 0x0);
6890
6891         /* Enable system time for platforms where it isn't on by default. */
6892         tsauxc = IXGBE_READ_REG(hw, IXGBE_TSAUXC);
6893         tsauxc &= ~IXGBE_TSAUXC_DISABLE_SYSTIME;
6894         IXGBE_WRITE_REG(hw, IXGBE_TSAUXC, tsauxc);
6895
6896         ixgbe_start_timecounters(dev);
6897
6898         /* Enable L2 filtering of IEEE1588/802.1AS Ethernet frame types. */
6899         IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_1588),
6900                         (ETHER_TYPE_1588 |
6901                          IXGBE_ETQF_FILTER_EN |
6902                          IXGBE_ETQF_1588));
6903
6904         /* Enable timestamping of received PTP packets. */
6905         tsync_ctl = IXGBE_READ_REG(hw, IXGBE_TSYNCRXCTL);
6906         tsync_ctl |= IXGBE_TSYNCRXCTL_ENABLED;
6907         IXGBE_WRITE_REG(hw, IXGBE_TSYNCRXCTL, tsync_ctl);
6908
6909         /* Enable timestamping of transmitted PTP packets. */
6910         tsync_ctl = IXGBE_READ_REG(hw, IXGBE_TSYNCTXCTL);
6911         tsync_ctl |= IXGBE_TSYNCTXCTL_ENABLED;
6912         IXGBE_WRITE_REG(hw, IXGBE_TSYNCTXCTL, tsync_ctl);
6913
6914         IXGBE_WRITE_FLUSH(hw);
6915
6916         return 0;
6917 }
6918
6919 static int
6920 ixgbe_timesync_disable(struct rte_eth_dev *dev)
6921 {
6922         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6923         uint32_t tsync_ctl;
6924
6925         /* Disable timestamping of transmitted PTP packets. */
6926         tsync_ctl = IXGBE_READ_REG(hw, IXGBE_TSYNCTXCTL);
6927         tsync_ctl &= ~IXGBE_TSYNCTXCTL_ENABLED;
6928         IXGBE_WRITE_REG(hw, IXGBE_TSYNCTXCTL, tsync_ctl);
6929
6930         /* Disable timestamping of received PTP packets. */
6931         tsync_ctl = IXGBE_READ_REG(hw, IXGBE_TSYNCRXCTL);
6932         tsync_ctl &= ~IXGBE_TSYNCRXCTL_ENABLED;
6933         IXGBE_WRITE_REG(hw, IXGBE_TSYNCRXCTL, tsync_ctl);
6934
6935         /* Disable L2 filtering of IEEE1588/802.1AS Ethernet frame types. */
6936         IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_1588), 0);
6937
6938         /* Stop incrementating the System Time registers. */
6939         IXGBE_WRITE_REG(hw, IXGBE_TIMINCA, 0);
6940
6941         return 0;
6942 }
6943
6944 static int
6945 ixgbe_timesync_read_rx_timestamp(struct rte_eth_dev *dev,
6946                                  struct timespec *timestamp,
6947                                  uint32_t flags __rte_unused)
6948 {
6949         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6950         struct ixgbe_adapter *adapter =
6951                 (struct ixgbe_adapter *)dev->data->dev_private;
6952         uint32_t tsync_rxctl;
6953         uint64_t rx_tstamp_cycles;
6954         uint64_t ns;
6955
6956         tsync_rxctl = IXGBE_READ_REG(hw, IXGBE_TSYNCRXCTL);
6957         if ((tsync_rxctl & IXGBE_TSYNCRXCTL_VALID) == 0)
6958                 return -EINVAL;
6959
6960         rx_tstamp_cycles = ixgbe_read_rx_tstamp_cyclecounter(dev);
6961         ns = rte_timecounter_update(&adapter->rx_tstamp_tc, rx_tstamp_cycles);
6962         *timestamp = rte_ns_to_timespec(ns);
6963
6964         return  0;
6965 }
6966
6967 static int
6968 ixgbe_timesync_read_tx_timestamp(struct rte_eth_dev *dev,
6969                                  struct timespec *timestamp)
6970 {
6971         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6972         struct ixgbe_adapter *adapter =
6973                 (struct ixgbe_adapter *)dev->data->dev_private;
6974         uint32_t tsync_txctl;
6975         uint64_t tx_tstamp_cycles;
6976         uint64_t ns;
6977
6978         tsync_txctl = IXGBE_READ_REG(hw, IXGBE_TSYNCTXCTL);
6979         if ((tsync_txctl & IXGBE_TSYNCTXCTL_VALID) == 0)
6980                 return -EINVAL;
6981
6982         tx_tstamp_cycles = ixgbe_read_tx_tstamp_cyclecounter(dev);
6983         ns = rte_timecounter_update(&adapter->tx_tstamp_tc, tx_tstamp_cycles);
6984         *timestamp = rte_ns_to_timespec(ns);
6985
6986         return 0;
6987 }
6988
6989 static int
6990 ixgbe_get_reg_length(struct rte_eth_dev *dev)
6991 {
6992         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
6993         int count = 0;
6994         int g_ind = 0;
6995         const struct reg_info *reg_group;
6996         const struct reg_info **reg_set = (hw->mac.type == ixgbe_mac_82598EB) ?
6997                                     ixgbe_regs_mac_82598EB : ixgbe_regs_others;
6998
6999         while ((reg_group = reg_set[g_ind++]))
7000                 count += ixgbe_regs_group_count(reg_group);
7001
7002         return count;
7003 }
7004
7005 static int
7006 ixgbevf_get_reg_length(struct rte_eth_dev *dev __rte_unused)
7007 {
7008         int count = 0;
7009         int g_ind = 0;
7010         const struct reg_info *reg_group;
7011
7012         while ((reg_group = ixgbevf_regs[g_ind++]))
7013                 count += ixgbe_regs_group_count(reg_group);
7014
7015         return count;
7016 }
7017
7018 static int
7019 ixgbe_get_regs(struct rte_eth_dev *dev,
7020               struct rte_dev_reg_info *regs)
7021 {
7022         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7023         uint32_t *data = regs->data;
7024         int g_ind = 0;
7025         int count = 0;
7026         const struct reg_info *reg_group;
7027         const struct reg_info **reg_set = (hw->mac.type == ixgbe_mac_82598EB) ?
7028                                     ixgbe_regs_mac_82598EB : ixgbe_regs_others;
7029
7030         if (data == NULL) {
7031                 regs->length = ixgbe_get_reg_length(dev);
7032                 regs->width = sizeof(uint32_t);
7033                 return 0;
7034         }
7035
7036         /* Support only full register dump */
7037         if ((regs->length == 0) ||
7038             (regs->length == (uint32_t)ixgbe_get_reg_length(dev))) {
7039                 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
7040                         hw->device_id;
7041                 while ((reg_group = reg_set[g_ind++]))
7042                         count += ixgbe_read_regs_group(dev, &data[count],
7043                                 reg_group);
7044                 return 0;
7045         }
7046
7047         return -ENOTSUP;
7048 }
7049
7050 static int
7051 ixgbevf_get_regs(struct rte_eth_dev *dev,
7052                 struct rte_dev_reg_info *regs)
7053 {
7054         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7055         uint32_t *data = regs->data;
7056         int g_ind = 0;
7057         int count = 0;
7058         const struct reg_info *reg_group;
7059
7060         if (data == NULL) {
7061                 regs->length = ixgbevf_get_reg_length(dev);
7062                 regs->width = sizeof(uint32_t);
7063                 return 0;
7064         }
7065
7066         /* Support only full register dump */
7067         if ((regs->length == 0) ||
7068             (regs->length == (uint32_t)ixgbevf_get_reg_length(dev))) {
7069                 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
7070                         hw->device_id;
7071                 while ((reg_group = ixgbevf_regs[g_ind++]))
7072                         count += ixgbe_read_regs_group(dev, &data[count],
7073                                                       reg_group);
7074                 return 0;
7075         }
7076
7077         return -ENOTSUP;
7078 }
7079
7080 static int
7081 ixgbe_get_eeprom_length(struct rte_eth_dev *dev)
7082 {
7083         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7084
7085         /* Return unit is byte count */
7086         return hw->eeprom.word_size * 2;
7087 }
7088
7089 static int
7090 ixgbe_get_eeprom(struct rte_eth_dev *dev,
7091                 struct rte_dev_eeprom_info *in_eeprom)
7092 {
7093         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7094         struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
7095         uint16_t *data = in_eeprom->data;
7096         int first, length;
7097
7098         first = in_eeprom->offset >> 1;
7099         length = in_eeprom->length >> 1;
7100         if ((first > hw->eeprom.word_size) ||
7101             ((first + length) > hw->eeprom.word_size))
7102                 return -EINVAL;
7103
7104         in_eeprom->magic = hw->vendor_id | (hw->device_id << 16);
7105
7106         return eeprom->ops.read_buffer(hw, first, length, data);
7107 }
7108
7109 static int
7110 ixgbe_set_eeprom(struct rte_eth_dev *dev,
7111                 struct rte_dev_eeprom_info *in_eeprom)
7112 {
7113         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7114         struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
7115         uint16_t *data = in_eeprom->data;
7116         int first, length;
7117
7118         first = in_eeprom->offset >> 1;
7119         length = in_eeprom->length >> 1;
7120         if ((first > hw->eeprom.word_size) ||
7121             ((first + length) > hw->eeprom.word_size))
7122                 return -EINVAL;
7123
7124         in_eeprom->magic = hw->vendor_id | (hw->device_id << 16);
7125
7126         return eeprom->ops.write_buffer(hw,  first, length, data);
7127 }
7128
7129 uint16_t
7130 ixgbe_reta_size_get(enum ixgbe_mac_type mac_type) {
7131         switch (mac_type) {
7132         case ixgbe_mac_X550:
7133         case ixgbe_mac_X550EM_x:
7134         case ixgbe_mac_X550EM_a:
7135                 return ETH_RSS_RETA_SIZE_512;
7136         case ixgbe_mac_X550_vf:
7137         case ixgbe_mac_X550EM_x_vf:
7138         case ixgbe_mac_X550EM_a_vf:
7139                 return ETH_RSS_RETA_SIZE_64;
7140         default:
7141                 return ETH_RSS_RETA_SIZE_128;
7142         }
7143 }
7144
7145 uint32_t
7146 ixgbe_reta_reg_get(enum ixgbe_mac_type mac_type, uint16_t reta_idx) {
7147         switch (mac_type) {
7148         case ixgbe_mac_X550:
7149         case ixgbe_mac_X550EM_x:
7150         case ixgbe_mac_X550EM_a:
7151                 if (reta_idx < ETH_RSS_RETA_SIZE_128)
7152                         return IXGBE_RETA(reta_idx >> 2);
7153                 else
7154                         return IXGBE_ERETA((reta_idx - ETH_RSS_RETA_SIZE_128) >> 2);
7155         case ixgbe_mac_X550_vf:
7156         case ixgbe_mac_X550EM_x_vf:
7157         case ixgbe_mac_X550EM_a_vf:
7158                 return IXGBE_VFRETA(reta_idx >> 2);
7159         default:
7160                 return IXGBE_RETA(reta_idx >> 2);
7161         }
7162 }
7163
7164 uint32_t
7165 ixgbe_mrqc_reg_get(enum ixgbe_mac_type mac_type) {
7166         switch (mac_type) {
7167         case ixgbe_mac_X550_vf:
7168         case ixgbe_mac_X550EM_x_vf:
7169         case ixgbe_mac_X550EM_a_vf:
7170                 return IXGBE_VFMRQC;
7171         default:
7172                 return IXGBE_MRQC;
7173         }
7174 }
7175
7176 uint32_t
7177 ixgbe_rssrk_reg_get(enum ixgbe_mac_type mac_type, uint8_t i) {
7178         switch (mac_type) {
7179         case ixgbe_mac_X550_vf:
7180         case ixgbe_mac_X550EM_x_vf:
7181         case ixgbe_mac_X550EM_a_vf:
7182                 return IXGBE_VFRSSRK(i);
7183         default:
7184                 return IXGBE_RSSRK(i);
7185         }
7186 }
7187
7188 bool
7189 ixgbe_rss_update_sp(enum ixgbe_mac_type mac_type) {
7190         switch (mac_type) {
7191         case ixgbe_mac_82599_vf:
7192         case ixgbe_mac_X540_vf:
7193                 return 0;
7194         default:
7195                 return 1;
7196         }
7197 }
7198
7199 static int
7200 ixgbe_dev_get_dcb_info(struct rte_eth_dev *dev,
7201                         struct rte_eth_dcb_info *dcb_info)
7202 {
7203         struct ixgbe_dcb_config *dcb_config =
7204                         IXGBE_DEV_PRIVATE_TO_DCB_CFG(dev->data->dev_private);
7205         struct ixgbe_dcb_tc_config *tc;
7206         struct rte_eth_dcb_tc_queue_mapping *tc_queue;
7207         uint8_t nb_tcs;
7208         uint8_t i, j;
7209
7210         if (dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_DCB_FLAG)
7211                 dcb_info->nb_tcs = dcb_config->num_tcs.pg_tcs;
7212         else
7213                 dcb_info->nb_tcs = 1;
7214
7215         tc_queue = &dcb_info->tc_queue;
7216         nb_tcs = dcb_info->nb_tcs;
7217
7218         if (dcb_config->vt_mode) { /* vt is enabled*/
7219                 struct rte_eth_vmdq_dcb_conf *vmdq_rx_conf =
7220                                 &dev->data->dev_conf.rx_adv_conf.vmdq_dcb_conf;
7221                 for (i = 0; i < ETH_DCB_NUM_USER_PRIORITIES; i++)
7222                         dcb_info->prio_tc[i] = vmdq_rx_conf->dcb_tc[i];
7223                 if (RTE_ETH_DEV_SRIOV(dev).active > 0) {
7224                         for (j = 0; j < nb_tcs; j++) {
7225                                 tc_queue->tc_rxq[0][j].base = j;
7226                                 tc_queue->tc_rxq[0][j].nb_queue = 1;
7227                                 tc_queue->tc_txq[0][j].base = j;
7228                                 tc_queue->tc_txq[0][j].nb_queue = 1;
7229                         }
7230                 } else {
7231                         for (i = 0; i < vmdq_rx_conf->nb_queue_pools; i++) {
7232                                 for (j = 0; j < nb_tcs; j++) {
7233                                         tc_queue->tc_rxq[i][j].base =
7234                                                 i * nb_tcs + j;
7235                                         tc_queue->tc_rxq[i][j].nb_queue = 1;
7236                                         tc_queue->tc_txq[i][j].base =
7237                                                 i * nb_tcs + j;
7238                                         tc_queue->tc_txq[i][j].nb_queue = 1;
7239                                 }
7240                         }
7241                 }
7242         } else { /* vt is disabled*/
7243                 struct rte_eth_dcb_rx_conf *rx_conf =
7244                                 &dev->data->dev_conf.rx_adv_conf.dcb_rx_conf;
7245                 for (i = 0; i < ETH_DCB_NUM_USER_PRIORITIES; i++)
7246                         dcb_info->prio_tc[i] = rx_conf->dcb_tc[i];
7247                 if (dcb_info->nb_tcs == ETH_4_TCS) {
7248                         for (i = 0; i < dcb_info->nb_tcs; i++) {
7249                                 dcb_info->tc_queue.tc_rxq[0][i].base = i * 32;
7250                                 dcb_info->tc_queue.tc_rxq[0][i].nb_queue = 16;
7251                         }
7252                         dcb_info->tc_queue.tc_txq[0][0].base = 0;
7253                         dcb_info->tc_queue.tc_txq[0][1].base = 64;
7254                         dcb_info->tc_queue.tc_txq[0][2].base = 96;
7255                         dcb_info->tc_queue.tc_txq[0][3].base = 112;
7256                         dcb_info->tc_queue.tc_txq[0][0].nb_queue = 64;
7257                         dcb_info->tc_queue.tc_txq[0][1].nb_queue = 32;
7258                         dcb_info->tc_queue.tc_txq[0][2].nb_queue = 16;
7259                         dcb_info->tc_queue.tc_txq[0][3].nb_queue = 16;
7260                 } else if (dcb_info->nb_tcs == ETH_8_TCS) {
7261                         for (i = 0; i < dcb_info->nb_tcs; i++) {
7262                                 dcb_info->tc_queue.tc_rxq[0][i].base = i * 16;
7263                                 dcb_info->tc_queue.tc_rxq[0][i].nb_queue = 16;
7264                         }
7265                         dcb_info->tc_queue.tc_txq[0][0].base = 0;
7266                         dcb_info->tc_queue.tc_txq[0][1].base = 32;
7267                         dcb_info->tc_queue.tc_txq[0][2].base = 64;
7268                         dcb_info->tc_queue.tc_txq[0][3].base = 80;
7269                         dcb_info->tc_queue.tc_txq[0][4].base = 96;
7270                         dcb_info->tc_queue.tc_txq[0][5].base = 104;
7271                         dcb_info->tc_queue.tc_txq[0][6].base = 112;
7272                         dcb_info->tc_queue.tc_txq[0][7].base = 120;
7273                         dcb_info->tc_queue.tc_txq[0][0].nb_queue = 32;
7274                         dcb_info->tc_queue.tc_txq[0][1].nb_queue = 32;
7275                         dcb_info->tc_queue.tc_txq[0][2].nb_queue = 16;
7276                         dcb_info->tc_queue.tc_txq[0][3].nb_queue = 16;
7277                         dcb_info->tc_queue.tc_txq[0][4].nb_queue = 8;
7278                         dcb_info->tc_queue.tc_txq[0][5].nb_queue = 8;
7279                         dcb_info->tc_queue.tc_txq[0][6].nb_queue = 8;
7280                         dcb_info->tc_queue.tc_txq[0][7].nb_queue = 8;
7281                 }
7282         }
7283         for (i = 0; i < dcb_info->nb_tcs; i++) {
7284                 tc = &dcb_config->tc_config[i];
7285                 dcb_info->tc_bws[i] = tc->path[IXGBE_DCB_TX_CONFIG].bwg_percent;
7286         }
7287         return 0;
7288 }
7289
7290 /* Update e-tag ether type */
7291 static int
7292 ixgbe_update_e_tag_eth_type(struct ixgbe_hw *hw,
7293                             uint16_t ether_type)
7294 {
7295         uint32_t etag_etype;
7296
7297         if (hw->mac.type != ixgbe_mac_X550 &&
7298             hw->mac.type != ixgbe_mac_X550EM_x &&
7299             hw->mac.type != ixgbe_mac_X550EM_a) {
7300                 return -ENOTSUP;
7301         }
7302
7303         etag_etype = IXGBE_READ_REG(hw, IXGBE_ETAG_ETYPE);
7304         etag_etype &= ~IXGBE_ETAG_ETYPE_MASK;
7305         etag_etype |= ether_type;
7306         IXGBE_WRITE_REG(hw, IXGBE_ETAG_ETYPE, etag_etype);
7307         IXGBE_WRITE_FLUSH(hw);
7308
7309         return 0;
7310 }
7311
7312 /* Config l2 tunnel ether type */
7313 static int
7314 ixgbe_dev_l2_tunnel_eth_type_conf(struct rte_eth_dev *dev,
7315                                   struct rte_eth_l2_tunnel_conf *l2_tunnel)
7316 {
7317         int ret = 0;
7318         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7319         struct ixgbe_l2_tn_info *l2_tn_info =
7320                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7321
7322         if (l2_tunnel == NULL)
7323                 return -EINVAL;
7324
7325         switch (l2_tunnel->l2_tunnel_type) {
7326         case RTE_L2_TUNNEL_TYPE_E_TAG:
7327                 l2_tn_info->e_tag_ether_type = l2_tunnel->ether_type;
7328                 ret = ixgbe_update_e_tag_eth_type(hw, l2_tunnel->ether_type);
7329                 break;
7330         default:
7331                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7332                 ret = -EINVAL;
7333                 break;
7334         }
7335
7336         return ret;
7337 }
7338
7339 /* Enable e-tag tunnel */
7340 static int
7341 ixgbe_e_tag_enable(struct ixgbe_hw *hw)
7342 {
7343         uint32_t etag_etype;
7344
7345         if (hw->mac.type != ixgbe_mac_X550 &&
7346             hw->mac.type != ixgbe_mac_X550EM_x &&
7347             hw->mac.type != ixgbe_mac_X550EM_a) {
7348                 return -ENOTSUP;
7349         }
7350
7351         etag_etype = IXGBE_READ_REG(hw, IXGBE_ETAG_ETYPE);
7352         etag_etype |= IXGBE_ETAG_ETYPE_VALID;
7353         IXGBE_WRITE_REG(hw, IXGBE_ETAG_ETYPE, etag_etype);
7354         IXGBE_WRITE_FLUSH(hw);
7355
7356         return 0;
7357 }
7358
7359 /* Enable l2 tunnel */
7360 static int
7361 ixgbe_dev_l2_tunnel_enable(struct rte_eth_dev *dev,
7362                            enum rte_eth_tunnel_type l2_tunnel_type)
7363 {
7364         int ret = 0;
7365         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7366         struct ixgbe_l2_tn_info *l2_tn_info =
7367                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7368
7369         switch (l2_tunnel_type) {
7370         case RTE_L2_TUNNEL_TYPE_E_TAG:
7371                 l2_tn_info->e_tag_en = TRUE;
7372                 ret = ixgbe_e_tag_enable(hw);
7373                 break;
7374         default:
7375                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7376                 ret = -EINVAL;
7377                 break;
7378         }
7379
7380         return ret;
7381 }
7382
7383 /* Disable e-tag tunnel */
7384 static int
7385 ixgbe_e_tag_disable(struct ixgbe_hw *hw)
7386 {
7387         uint32_t etag_etype;
7388
7389         if (hw->mac.type != ixgbe_mac_X550 &&
7390             hw->mac.type != ixgbe_mac_X550EM_x &&
7391             hw->mac.type != ixgbe_mac_X550EM_a) {
7392                 return -ENOTSUP;
7393         }
7394
7395         etag_etype = IXGBE_READ_REG(hw, IXGBE_ETAG_ETYPE);
7396         etag_etype &= ~IXGBE_ETAG_ETYPE_VALID;
7397         IXGBE_WRITE_REG(hw, IXGBE_ETAG_ETYPE, etag_etype);
7398         IXGBE_WRITE_FLUSH(hw);
7399
7400         return 0;
7401 }
7402
7403 /* Disable l2 tunnel */
7404 static int
7405 ixgbe_dev_l2_tunnel_disable(struct rte_eth_dev *dev,
7406                             enum rte_eth_tunnel_type l2_tunnel_type)
7407 {
7408         int ret = 0;
7409         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7410         struct ixgbe_l2_tn_info *l2_tn_info =
7411                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7412
7413         switch (l2_tunnel_type) {
7414         case RTE_L2_TUNNEL_TYPE_E_TAG:
7415                 l2_tn_info->e_tag_en = FALSE;
7416                 ret = ixgbe_e_tag_disable(hw);
7417                 break;
7418         default:
7419                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7420                 ret = -EINVAL;
7421                 break;
7422         }
7423
7424         return ret;
7425 }
7426
7427 static int
7428 ixgbe_e_tag_filter_del(struct rte_eth_dev *dev,
7429                        struct rte_eth_l2_tunnel_conf *l2_tunnel)
7430 {
7431         int ret = 0;
7432         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7433         uint32_t i, rar_entries;
7434         uint32_t rar_low, rar_high;
7435
7436         if (hw->mac.type != ixgbe_mac_X550 &&
7437             hw->mac.type != ixgbe_mac_X550EM_x &&
7438             hw->mac.type != ixgbe_mac_X550EM_a) {
7439                 return -ENOTSUP;
7440         }
7441
7442         rar_entries = ixgbe_get_num_rx_addrs(hw);
7443
7444         for (i = 1; i < rar_entries; i++) {
7445                 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(i));
7446                 rar_low  = IXGBE_READ_REG(hw, IXGBE_RAL(i));
7447                 if ((rar_high & IXGBE_RAH_AV) &&
7448                     (rar_high & IXGBE_RAH_ADTYPE) &&
7449                     ((rar_low & IXGBE_RAL_ETAG_FILTER_MASK) ==
7450                      l2_tunnel->tunnel_id)) {
7451                         IXGBE_WRITE_REG(hw, IXGBE_RAL(i), 0);
7452                         IXGBE_WRITE_REG(hw, IXGBE_RAH(i), 0);
7453
7454                         ixgbe_clear_vmdq(hw, i, IXGBE_CLEAR_VMDQ_ALL);
7455
7456                         return ret;
7457                 }
7458         }
7459
7460         return ret;
7461 }
7462
7463 static int
7464 ixgbe_e_tag_filter_add(struct rte_eth_dev *dev,
7465                        struct rte_eth_l2_tunnel_conf *l2_tunnel)
7466 {
7467         int ret = 0;
7468         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7469         uint32_t i, rar_entries;
7470         uint32_t rar_low, rar_high;
7471
7472         if (hw->mac.type != ixgbe_mac_X550 &&
7473             hw->mac.type != ixgbe_mac_X550EM_x &&
7474             hw->mac.type != ixgbe_mac_X550EM_a) {
7475                 return -ENOTSUP;
7476         }
7477
7478         /* One entry for one tunnel. Try to remove potential existing entry. */
7479         ixgbe_e_tag_filter_del(dev, l2_tunnel);
7480
7481         rar_entries = ixgbe_get_num_rx_addrs(hw);
7482
7483         for (i = 1; i < rar_entries; i++) {
7484                 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(i));
7485                 if (rar_high & IXGBE_RAH_AV) {
7486                         continue;
7487                 } else {
7488                         ixgbe_set_vmdq(hw, i, l2_tunnel->pool);
7489                         rar_high = IXGBE_RAH_AV | IXGBE_RAH_ADTYPE;
7490                         rar_low = l2_tunnel->tunnel_id;
7491
7492                         IXGBE_WRITE_REG(hw, IXGBE_RAL(i), rar_low);
7493                         IXGBE_WRITE_REG(hw, IXGBE_RAH(i), rar_high);
7494
7495                         return ret;
7496                 }
7497         }
7498
7499         PMD_INIT_LOG(NOTICE, "The table of E-tag forwarding rule is full."
7500                      " Please remove a rule before adding a new one.");
7501         return -EINVAL;
7502 }
7503
7504 static inline struct ixgbe_l2_tn_filter *
7505 ixgbe_l2_tn_filter_lookup(struct ixgbe_l2_tn_info *l2_tn_info,
7506                           struct ixgbe_l2_tn_key *key)
7507 {
7508         int ret;
7509
7510         ret = rte_hash_lookup(l2_tn_info->hash_handle, (const void *)key);
7511         if (ret < 0)
7512                 return NULL;
7513
7514         return l2_tn_info->hash_map[ret];
7515 }
7516
7517 static inline int
7518 ixgbe_insert_l2_tn_filter(struct ixgbe_l2_tn_info *l2_tn_info,
7519                           struct ixgbe_l2_tn_filter *l2_tn_filter)
7520 {
7521         int ret;
7522
7523         ret = rte_hash_add_key(l2_tn_info->hash_handle,
7524                                &l2_tn_filter->key);
7525
7526         if (ret < 0) {
7527                 PMD_DRV_LOG(ERR,
7528                             "Failed to insert L2 tunnel filter"
7529                             " to hash table %d!",
7530                             ret);
7531                 return ret;
7532         }
7533
7534         l2_tn_info->hash_map[ret] = l2_tn_filter;
7535
7536         TAILQ_INSERT_TAIL(&l2_tn_info->l2_tn_list, l2_tn_filter, entries);
7537
7538         return 0;
7539 }
7540
7541 static inline int
7542 ixgbe_remove_l2_tn_filter(struct ixgbe_l2_tn_info *l2_tn_info,
7543                           struct ixgbe_l2_tn_key *key)
7544 {
7545         int ret;
7546         struct ixgbe_l2_tn_filter *l2_tn_filter;
7547
7548         ret = rte_hash_del_key(l2_tn_info->hash_handle, key);
7549
7550         if (ret < 0) {
7551                 PMD_DRV_LOG(ERR,
7552                             "No such L2 tunnel filter to delete %d!",
7553                             ret);
7554                 return ret;
7555         }
7556
7557         l2_tn_filter = l2_tn_info->hash_map[ret];
7558         l2_tn_info->hash_map[ret] = NULL;
7559
7560         TAILQ_REMOVE(&l2_tn_info->l2_tn_list, l2_tn_filter, entries);
7561         rte_free(l2_tn_filter);
7562
7563         return 0;
7564 }
7565
7566 /* Add l2 tunnel filter */
7567 int
7568 ixgbe_dev_l2_tunnel_filter_add(struct rte_eth_dev *dev,
7569                                struct rte_eth_l2_tunnel_conf *l2_tunnel,
7570                                bool restore)
7571 {
7572         int ret;
7573         struct ixgbe_l2_tn_info *l2_tn_info =
7574                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7575         struct ixgbe_l2_tn_key key;
7576         struct ixgbe_l2_tn_filter *node;
7577
7578         if (!restore) {
7579                 key.l2_tn_type = l2_tunnel->l2_tunnel_type;
7580                 key.tn_id = l2_tunnel->tunnel_id;
7581
7582                 node = ixgbe_l2_tn_filter_lookup(l2_tn_info, &key);
7583
7584                 if (node) {
7585                         PMD_DRV_LOG(ERR,
7586                                     "The L2 tunnel filter already exists!");
7587                         return -EINVAL;
7588                 }
7589
7590                 node = rte_zmalloc("ixgbe_l2_tn",
7591                                    sizeof(struct ixgbe_l2_tn_filter),
7592                                    0);
7593                 if (!node)
7594                         return -ENOMEM;
7595
7596                 rte_memcpy(&node->key,
7597                                  &key,
7598                                  sizeof(struct ixgbe_l2_tn_key));
7599                 node->pool = l2_tunnel->pool;
7600                 ret = ixgbe_insert_l2_tn_filter(l2_tn_info, node);
7601                 if (ret < 0) {
7602                         rte_free(node);
7603                         return ret;
7604                 }
7605         }
7606
7607         switch (l2_tunnel->l2_tunnel_type) {
7608         case RTE_L2_TUNNEL_TYPE_E_TAG:
7609                 ret = ixgbe_e_tag_filter_add(dev, l2_tunnel);
7610                 break;
7611         default:
7612                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7613                 ret = -EINVAL;
7614                 break;
7615         }
7616
7617         if ((!restore) && (ret < 0))
7618                 (void)ixgbe_remove_l2_tn_filter(l2_tn_info, &key);
7619
7620         return ret;
7621 }
7622
7623 /* Delete l2 tunnel filter */
7624 int
7625 ixgbe_dev_l2_tunnel_filter_del(struct rte_eth_dev *dev,
7626                                struct rte_eth_l2_tunnel_conf *l2_tunnel)
7627 {
7628         int ret;
7629         struct ixgbe_l2_tn_info *l2_tn_info =
7630                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7631         struct ixgbe_l2_tn_key key;
7632
7633         key.l2_tn_type = l2_tunnel->l2_tunnel_type;
7634         key.tn_id = l2_tunnel->tunnel_id;
7635         ret = ixgbe_remove_l2_tn_filter(l2_tn_info, &key);
7636         if (ret < 0)
7637                 return ret;
7638
7639         switch (l2_tunnel->l2_tunnel_type) {
7640         case RTE_L2_TUNNEL_TYPE_E_TAG:
7641                 ret = ixgbe_e_tag_filter_del(dev, l2_tunnel);
7642                 break;
7643         default:
7644                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7645                 ret = -EINVAL;
7646                 break;
7647         }
7648
7649         return ret;
7650 }
7651
7652 /**
7653  * ixgbe_dev_l2_tunnel_filter_handle - Handle operations for l2 tunnel filter.
7654  * @dev: pointer to rte_eth_dev structure
7655  * @filter_op:operation will be taken.
7656  * @arg: a pointer to specific structure corresponding to the filter_op
7657  */
7658 static int
7659 ixgbe_dev_l2_tunnel_filter_handle(struct rte_eth_dev *dev,
7660                                   enum rte_filter_op filter_op,
7661                                   void *arg)
7662 {
7663         int ret;
7664
7665         if (filter_op == RTE_ETH_FILTER_NOP)
7666                 return 0;
7667
7668         if (arg == NULL) {
7669                 PMD_DRV_LOG(ERR, "arg shouldn't be NULL for operation %u.",
7670                             filter_op);
7671                 return -EINVAL;
7672         }
7673
7674         switch (filter_op) {
7675         case RTE_ETH_FILTER_ADD:
7676                 ret = ixgbe_dev_l2_tunnel_filter_add
7677                         (dev,
7678                          (struct rte_eth_l2_tunnel_conf *)arg,
7679                          FALSE);
7680                 break;
7681         case RTE_ETH_FILTER_DELETE:
7682                 ret = ixgbe_dev_l2_tunnel_filter_del
7683                         (dev,
7684                          (struct rte_eth_l2_tunnel_conf *)arg);
7685                 break;
7686         default:
7687                 PMD_DRV_LOG(ERR, "unsupported operation %u.", filter_op);
7688                 ret = -EINVAL;
7689                 break;
7690         }
7691         return ret;
7692 }
7693
7694 static int
7695 ixgbe_e_tag_forwarding_en_dis(struct rte_eth_dev *dev, bool en)
7696 {
7697         int ret = 0;
7698         uint32_t ctrl;
7699         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7700
7701         if (hw->mac.type != ixgbe_mac_X550 &&
7702             hw->mac.type != ixgbe_mac_X550EM_x &&
7703             hw->mac.type != ixgbe_mac_X550EM_a) {
7704                 return -ENOTSUP;
7705         }
7706
7707         ctrl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
7708         ctrl &= ~IXGBE_VT_CTL_POOLING_MODE_MASK;
7709         if (en)
7710                 ctrl |= IXGBE_VT_CTL_POOLING_MODE_ETAG;
7711         IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, ctrl);
7712
7713         return ret;
7714 }
7715
7716 /* Enable l2 tunnel forwarding */
7717 static int
7718 ixgbe_dev_l2_tunnel_forwarding_enable
7719         (struct rte_eth_dev *dev,
7720          enum rte_eth_tunnel_type l2_tunnel_type)
7721 {
7722         struct ixgbe_l2_tn_info *l2_tn_info =
7723                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7724         int ret = 0;
7725
7726         switch (l2_tunnel_type) {
7727         case RTE_L2_TUNNEL_TYPE_E_TAG:
7728                 l2_tn_info->e_tag_fwd_en = TRUE;
7729                 ret = ixgbe_e_tag_forwarding_en_dis(dev, 1);
7730                 break;
7731         default:
7732                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7733                 ret = -EINVAL;
7734                 break;
7735         }
7736
7737         return ret;
7738 }
7739
7740 /* Disable l2 tunnel forwarding */
7741 static int
7742 ixgbe_dev_l2_tunnel_forwarding_disable
7743         (struct rte_eth_dev *dev,
7744          enum rte_eth_tunnel_type l2_tunnel_type)
7745 {
7746         struct ixgbe_l2_tn_info *l2_tn_info =
7747                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
7748         int ret = 0;
7749
7750         switch (l2_tunnel_type) {
7751         case RTE_L2_TUNNEL_TYPE_E_TAG:
7752                 l2_tn_info->e_tag_fwd_en = FALSE;
7753                 ret = ixgbe_e_tag_forwarding_en_dis(dev, 0);
7754                 break;
7755         default:
7756                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7757                 ret = -EINVAL;
7758                 break;
7759         }
7760
7761         return ret;
7762 }
7763
7764 static int
7765 ixgbe_e_tag_insertion_en_dis(struct rte_eth_dev *dev,
7766                              struct rte_eth_l2_tunnel_conf *l2_tunnel,
7767                              bool en)
7768 {
7769         struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
7770         int ret = 0;
7771         uint32_t vmtir, vmvir;
7772         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7773
7774         if (l2_tunnel->vf_id >= pci_dev->max_vfs) {
7775                 PMD_DRV_LOG(ERR,
7776                             "VF id %u should be less than %u",
7777                             l2_tunnel->vf_id,
7778                             pci_dev->max_vfs);
7779                 return -EINVAL;
7780         }
7781
7782         if (hw->mac.type != ixgbe_mac_X550 &&
7783             hw->mac.type != ixgbe_mac_X550EM_x &&
7784             hw->mac.type != ixgbe_mac_X550EM_a) {
7785                 return -ENOTSUP;
7786         }
7787
7788         if (en)
7789                 vmtir = l2_tunnel->tunnel_id;
7790         else
7791                 vmtir = 0;
7792
7793         IXGBE_WRITE_REG(hw, IXGBE_VMTIR(l2_tunnel->vf_id), vmtir);
7794
7795         vmvir = IXGBE_READ_REG(hw, IXGBE_VMVIR(l2_tunnel->vf_id));
7796         vmvir &= ~IXGBE_VMVIR_TAGA_MASK;
7797         if (en)
7798                 vmvir |= IXGBE_VMVIR_TAGA_ETAG_INSERT;
7799         IXGBE_WRITE_REG(hw, IXGBE_VMVIR(l2_tunnel->vf_id), vmvir);
7800
7801         return ret;
7802 }
7803
7804 /* Enable l2 tunnel tag insertion */
7805 static int
7806 ixgbe_dev_l2_tunnel_insertion_enable(struct rte_eth_dev *dev,
7807                                      struct rte_eth_l2_tunnel_conf *l2_tunnel)
7808 {
7809         int ret = 0;
7810
7811         switch (l2_tunnel->l2_tunnel_type) {
7812         case RTE_L2_TUNNEL_TYPE_E_TAG:
7813                 ret = ixgbe_e_tag_insertion_en_dis(dev, l2_tunnel, 1);
7814                 break;
7815         default:
7816                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7817                 ret = -EINVAL;
7818                 break;
7819         }
7820
7821         return ret;
7822 }
7823
7824 /* Disable l2 tunnel tag insertion */
7825 static int
7826 ixgbe_dev_l2_tunnel_insertion_disable
7827         (struct rte_eth_dev *dev,
7828          struct rte_eth_l2_tunnel_conf *l2_tunnel)
7829 {
7830         int ret = 0;
7831
7832         switch (l2_tunnel->l2_tunnel_type) {
7833         case RTE_L2_TUNNEL_TYPE_E_TAG:
7834                 ret = ixgbe_e_tag_insertion_en_dis(dev, l2_tunnel, 0);
7835                 break;
7836         default:
7837                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7838                 ret = -EINVAL;
7839                 break;
7840         }
7841
7842         return ret;
7843 }
7844
7845 static int
7846 ixgbe_e_tag_stripping_en_dis(struct rte_eth_dev *dev,
7847                              bool en)
7848 {
7849         int ret = 0;
7850         uint32_t qde;
7851         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
7852
7853         if (hw->mac.type != ixgbe_mac_X550 &&
7854             hw->mac.type != ixgbe_mac_X550EM_x &&
7855             hw->mac.type != ixgbe_mac_X550EM_a) {
7856                 return -ENOTSUP;
7857         }
7858
7859         qde = IXGBE_READ_REG(hw, IXGBE_QDE);
7860         if (en)
7861                 qde |= IXGBE_QDE_STRIP_TAG;
7862         else
7863                 qde &= ~IXGBE_QDE_STRIP_TAG;
7864         qde &= ~IXGBE_QDE_READ;
7865         qde |= IXGBE_QDE_WRITE;
7866         IXGBE_WRITE_REG(hw, IXGBE_QDE, qde);
7867
7868         return ret;
7869 }
7870
7871 /* Enable l2 tunnel tag stripping */
7872 static int
7873 ixgbe_dev_l2_tunnel_stripping_enable
7874         (struct rte_eth_dev *dev,
7875          enum rte_eth_tunnel_type l2_tunnel_type)
7876 {
7877         int ret = 0;
7878
7879         switch (l2_tunnel_type) {
7880         case RTE_L2_TUNNEL_TYPE_E_TAG:
7881                 ret = ixgbe_e_tag_stripping_en_dis(dev, 1);
7882                 break;
7883         default:
7884                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7885                 ret = -EINVAL;
7886                 break;
7887         }
7888
7889         return ret;
7890 }
7891
7892 /* Disable l2 tunnel tag stripping */
7893 static int
7894 ixgbe_dev_l2_tunnel_stripping_disable
7895         (struct rte_eth_dev *dev,
7896          enum rte_eth_tunnel_type l2_tunnel_type)
7897 {
7898         int ret = 0;
7899
7900         switch (l2_tunnel_type) {
7901         case RTE_L2_TUNNEL_TYPE_E_TAG:
7902                 ret = ixgbe_e_tag_stripping_en_dis(dev, 0);
7903                 break;
7904         default:
7905                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
7906                 ret = -EINVAL;
7907                 break;
7908         }
7909
7910         return ret;
7911 }
7912
7913 /* Enable/disable l2 tunnel offload functions */
7914 static int
7915 ixgbe_dev_l2_tunnel_offload_set
7916         (struct rte_eth_dev *dev,
7917          struct rte_eth_l2_tunnel_conf *l2_tunnel,
7918          uint32_t mask,
7919          uint8_t en)
7920 {
7921         int ret = 0;
7922
7923         if (l2_tunnel == NULL)
7924                 return -EINVAL;
7925
7926         ret = -EINVAL;
7927         if (mask & ETH_L2_TUNNEL_ENABLE_MASK) {
7928                 if (en)
7929                         ret = ixgbe_dev_l2_tunnel_enable(
7930                                 dev,
7931                                 l2_tunnel->l2_tunnel_type);
7932                 else
7933                         ret = ixgbe_dev_l2_tunnel_disable(
7934                                 dev,
7935                                 l2_tunnel->l2_tunnel_type);
7936         }
7937
7938         if (mask & ETH_L2_TUNNEL_INSERTION_MASK) {
7939                 if (en)
7940                         ret = ixgbe_dev_l2_tunnel_insertion_enable(
7941                                 dev,
7942                                 l2_tunnel);
7943                 else
7944                         ret = ixgbe_dev_l2_tunnel_insertion_disable(
7945                                 dev,
7946                                 l2_tunnel);
7947         }
7948
7949         if (mask & ETH_L2_TUNNEL_STRIPPING_MASK) {
7950                 if (en)
7951                         ret = ixgbe_dev_l2_tunnel_stripping_enable(
7952                                 dev,
7953                                 l2_tunnel->l2_tunnel_type);
7954                 else
7955                         ret = ixgbe_dev_l2_tunnel_stripping_disable(
7956                                 dev,
7957                                 l2_tunnel->l2_tunnel_type);
7958         }
7959
7960         if (mask & ETH_L2_TUNNEL_FORWARDING_MASK) {
7961                 if (en)
7962                         ret = ixgbe_dev_l2_tunnel_forwarding_enable(
7963                                 dev,
7964                                 l2_tunnel->l2_tunnel_type);
7965                 else
7966                         ret = ixgbe_dev_l2_tunnel_forwarding_disable(
7967                                 dev,
7968                                 l2_tunnel->l2_tunnel_type);
7969         }
7970
7971         return ret;
7972 }
7973
7974 static int
7975 ixgbe_update_vxlan_port(struct ixgbe_hw *hw,
7976                         uint16_t port)
7977 {
7978         IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, port);
7979         IXGBE_WRITE_FLUSH(hw);
7980
7981         return 0;
7982 }
7983
7984 /* There's only one register for VxLAN UDP port.
7985  * So, we cannot add several ports. Will update it.
7986  */
7987 static int
7988 ixgbe_add_vxlan_port(struct ixgbe_hw *hw,
7989                      uint16_t port)
7990 {
7991         if (port == 0) {
7992                 PMD_DRV_LOG(ERR, "Add VxLAN port 0 is not allowed.");
7993                 return -EINVAL;
7994         }
7995
7996         return ixgbe_update_vxlan_port(hw, port);
7997 }
7998
7999 /* We cannot delete the VxLAN port. For there's a register for VxLAN
8000  * UDP port, it must have a value.
8001  * So, will reset it to the original value 0.
8002  */
8003 static int
8004 ixgbe_del_vxlan_port(struct ixgbe_hw *hw,
8005                      uint16_t port)
8006 {
8007         uint16_t cur_port;
8008
8009         cur_port = (uint16_t)IXGBE_READ_REG(hw, IXGBE_VXLANCTRL);
8010
8011         if (cur_port != port) {
8012                 PMD_DRV_LOG(ERR, "Port %u does not exist.", port);
8013                 return -EINVAL;
8014         }
8015
8016         return ixgbe_update_vxlan_port(hw, 0);
8017 }
8018
8019 /* Add UDP tunneling port */
8020 static int
8021 ixgbe_dev_udp_tunnel_port_add(struct rte_eth_dev *dev,
8022                               struct rte_eth_udp_tunnel *udp_tunnel)
8023 {
8024         int ret = 0;
8025         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8026
8027         if (hw->mac.type != ixgbe_mac_X550 &&
8028             hw->mac.type != ixgbe_mac_X550EM_x &&
8029             hw->mac.type != ixgbe_mac_X550EM_a) {
8030                 return -ENOTSUP;
8031         }
8032
8033         if (udp_tunnel == NULL)
8034                 return -EINVAL;
8035
8036         switch (udp_tunnel->prot_type) {
8037         case RTE_TUNNEL_TYPE_VXLAN:
8038                 ret = ixgbe_add_vxlan_port(hw, udp_tunnel->udp_port);
8039                 break;
8040
8041         case RTE_TUNNEL_TYPE_GENEVE:
8042         case RTE_TUNNEL_TYPE_TEREDO:
8043                 PMD_DRV_LOG(ERR, "Tunnel type is not supported now.");
8044                 ret = -EINVAL;
8045                 break;
8046
8047         default:
8048                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8049                 ret = -EINVAL;
8050                 break;
8051         }
8052
8053         return ret;
8054 }
8055
8056 /* Remove UDP tunneling port */
8057 static int
8058 ixgbe_dev_udp_tunnel_port_del(struct rte_eth_dev *dev,
8059                               struct rte_eth_udp_tunnel *udp_tunnel)
8060 {
8061         int ret = 0;
8062         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8063
8064         if (hw->mac.type != ixgbe_mac_X550 &&
8065             hw->mac.type != ixgbe_mac_X550EM_x &&
8066             hw->mac.type != ixgbe_mac_X550EM_a) {
8067                 return -ENOTSUP;
8068         }
8069
8070         if (udp_tunnel == NULL)
8071                 return -EINVAL;
8072
8073         switch (udp_tunnel->prot_type) {
8074         case RTE_TUNNEL_TYPE_VXLAN:
8075                 ret = ixgbe_del_vxlan_port(hw, udp_tunnel->udp_port);
8076                 break;
8077         case RTE_TUNNEL_TYPE_GENEVE:
8078         case RTE_TUNNEL_TYPE_TEREDO:
8079                 PMD_DRV_LOG(ERR, "Tunnel type is not supported now.");
8080                 ret = -EINVAL;
8081                 break;
8082         default:
8083                 PMD_DRV_LOG(ERR, "Invalid tunnel type");
8084                 ret = -EINVAL;
8085                 break;
8086         }
8087
8088         return ret;
8089 }
8090
8091 static void
8092 ixgbevf_dev_allmulticast_enable(struct rte_eth_dev *dev)
8093 {
8094         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8095
8096         hw->mac.ops.update_xcast_mode(hw, IXGBEVF_XCAST_MODE_ALLMULTI);
8097 }
8098
8099 static void
8100 ixgbevf_dev_allmulticast_disable(struct rte_eth_dev *dev)
8101 {
8102         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8103
8104         hw->mac.ops.update_xcast_mode(hw, IXGBEVF_XCAST_MODE_MULTI);
8105 }
8106
8107 static void ixgbevf_mbx_process(struct rte_eth_dev *dev)
8108 {
8109         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8110         u32 in_msg = 0;
8111
8112         /* peek the message first */
8113         in_msg = IXGBE_READ_REG(hw, IXGBE_VFMBMEM);
8114
8115         /* PF reset VF event */
8116         if (in_msg == IXGBE_PF_CONTROL_MSG) {
8117                 /* dummy mbx read to ack pf */
8118                 if (ixgbe_read_mbx(hw, &in_msg, 1, 0))
8119                         return;
8120                 _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_RESET,
8121                                               NULL);
8122         }
8123 }
8124
8125 static int
8126 ixgbevf_dev_interrupt_get_status(struct rte_eth_dev *dev)
8127 {
8128         uint32_t eicr;
8129         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8130         struct ixgbe_interrupt *intr =
8131                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
8132         ixgbevf_intr_disable(hw);
8133
8134         /* read-on-clear nic registers here */
8135         eicr = IXGBE_READ_REG(hw, IXGBE_VTEICR);
8136         intr->flags = 0;
8137
8138         /* only one misc vector supported - mailbox */
8139         eicr &= IXGBE_VTEICR_MASK;
8140         if (eicr == IXGBE_MISC_VEC_ID)
8141                 intr->flags |= IXGBE_FLAG_MAILBOX;
8142
8143         return 0;
8144 }
8145
8146 static int
8147 ixgbevf_dev_interrupt_action(struct rte_eth_dev *dev)
8148 {
8149         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8150         struct ixgbe_interrupt *intr =
8151                 IXGBE_DEV_PRIVATE_TO_INTR(dev->data->dev_private);
8152
8153         if (intr->flags & IXGBE_FLAG_MAILBOX) {
8154                 ixgbevf_mbx_process(dev);
8155                 intr->flags &= ~IXGBE_FLAG_MAILBOX;
8156         }
8157
8158         ixgbevf_intr_enable(hw);
8159
8160         return 0;
8161 }
8162
8163 static void
8164 ixgbevf_dev_interrupt_handler(void *param)
8165 {
8166         struct rte_eth_dev *dev = (struct rte_eth_dev *)param;
8167
8168         ixgbevf_dev_interrupt_get_status(dev);
8169         ixgbevf_dev_interrupt_action(dev);
8170 }
8171
8172 /**
8173  *  ixgbe_disable_sec_tx_path_generic - Stops the transmit data path
8174  *  @hw: pointer to hardware structure
8175  *
8176  *  Stops the transmit data path and waits for the HW to internally empty
8177  *  the Tx security block
8178  **/
8179 int ixgbe_disable_sec_tx_path_generic(struct ixgbe_hw *hw)
8180 {
8181 #define IXGBE_MAX_SECTX_POLL 40
8182
8183         int i;
8184         int sectxreg;
8185
8186         sectxreg = IXGBE_READ_REG(hw, IXGBE_SECTXCTRL);
8187         sectxreg |= IXGBE_SECTXCTRL_TX_DIS;
8188         IXGBE_WRITE_REG(hw, IXGBE_SECTXCTRL, sectxreg);
8189         for (i = 0; i < IXGBE_MAX_SECTX_POLL; i++) {
8190                 sectxreg = IXGBE_READ_REG(hw, IXGBE_SECTXSTAT);
8191                 if (sectxreg & IXGBE_SECTXSTAT_SECTX_RDY)
8192                         break;
8193                 /* Use interrupt-safe sleep just in case */
8194                 usec_delay(1000);
8195         }
8196
8197         /* For informational purposes only */
8198         if (i >= IXGBE_MAX_SECTX_POLL)
8199                 PMD_DRV_LOG(DEBUG, "Tx unit being enabled before security "
8200                          "path fully disabled.  Continuing with init.");
8201
8202         return IXGBE_SUCCESS;
8203 }
8204
8205 /**
8206  *  ixgbe_enable_sec_tx_path_generic - Enables the transmit data path
8207  *  @hw: pointer to hardware structure
8208  *
8209  *  Enables the transmit data path.
8210  **/
8211 int ixgbe_enable_sec_tx_path_generic(struct ixgbe_hw *hw)
8212 {
8213         uint32_t sectxreg;
8214
8215         sectxreg = IXGBE_READ_REG(hw, IXGBE_SECTXCTRL);
8216         sectxreg &= ~IXGBE_SECTXCTRL_TX_DIS;
8217         IXGBE_WRITE_REG(hw, IXGBE_SECTXCTRL, sectxreg);
8218         IXGBE_WRITE_FLUSH(hw);
8219
8220         return IXGBE_SUCCESS;
8221 }
8222
8223 /* restore n-tuple filter */
8224 static inline void
8225 ixgbe_ntuple_filter_restore(struct rte_eth_dev *dev)
8226 {
8227         struct ixgbe_filter_info *filter_info =
8228                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8229         struct ixgbe_5tuple_filter *node;
8230
8231         TAILQ_FOREACH(node, &filter_info->fivetuple_list, entries) {
8232                 ixgbe_inject_5tuple_filter(dev, node);
8233         }
8234 }
8235
8236 /* restore ethernet type filter */
8237 static inline void
8238 ixgbe_ethertype_filter_restore(struct rte_eth_dev *dev)
8239 {
8240         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8241         struct ixgbe_filter_info *filter_info =
8242                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8243         int i;
8244
8245         for (i = 0; i < IXGBE_MAX_ETQF_FILTERS; i++) {
8246                 if (filter_info->ethertype_mask & (1 << i)) {
8247                         IXGBE_WRITE_REG(hw, IXGBE_ETQF(i),
8248                                         filter_info->ethertype_filters[i].etqf);
8249                         IXGBE_WRITE_REG(hw, IXGBE_ETQS(i),
8250                                         filter_info->ethertype_filters[i].etqs);
8251                         IXGBE_WRITE_FLUSH(hw);
8252                 }
8253         }
8254 }
8255
8256 /* restore SYN filter */
8257 static inline void
8258 ixgbe_syn_filter_restore(struct rte_eth_dev *dev)
8259 {
8260         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8261         struct ixgbe_filter_info *filter_info =
8262                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8263         uint32_t synqf;
8264
8265         synqf = filter_info->syn_info;
8266
8267         if (synqf & IXGBE_SYN_FILTER_ENABLE) {
8268                 IXGBE_WRITE_REG(hw, IXGBE_SYNQF, synqf);
8269                 IXGBE_WRITE_FLUSH(hw);
8270         }
8271 }
8272
8273 /* restore L2 tunnel filter */
8274 static inline void
8275 ixgbe_l2_tn_filter_restore(struct rte_eth_dev *dev)
8276 {
8277         struct ixgbe_l2_tn_info *l2_tn_info =
8278                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8279         struct ixgbe_l2_tn_filter *node;
8280         struct rte_eth_l2_tunnel_conf l2_tn_conf;
8281
8282         TAILQ_FOREACH(node, &l2_tn_info->l2_tn_list, entries) {
8283                 l2_tn_conf.l2_tunnel_type = node->key.l2_tn_type;
8284                 l2_tn_conf.tunnel_id      = node->key.tn_id;
8285                 l2_tn_conf.pool           = node->pool;
8286                 (void)ixgbe_dev_l2_tunnel_filter_add(dev, &l2_tn_conf, TRUE);
8287         }
8288 }
8289
8290 /* restore rss filter */
8291 static inline void
8292 ixgbe_rss_filter_restore(struct rte_eth_dev *dev)
8293 {
8294         struct ixgbe_filter_info *filter_info =
8295                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8296
8297         if (filter_info->rss_info.num)
8298                 ixgbe_config_rss_filter(dev,
8299                         &filter_info->rss_info, TRUE);
8300 }
8301
8302 static int
8303 ixgbe_filter_restore(struct rte_eth_dev *dev)
8304 {
8305         ixgbe_ntuple_filter_restore(dev);
8306         ixgbe_ethertype_filter_restore(dev);
8307         ixgbe_syn_filter_restore(dev);
8308         ixgbe_fdir_filter_restore(dev);
8309         ixgbe_l2_tn_filter_restore(dev);
8310         ixgbe_rss_filter_restore(dev);
8311
8312         return 0;
8313 }
8314
8315 static void
8316 ixgbe_l2_tunnel_conf(struct rte_eth_dev *dev)
8317 {
8318         struct ixgbe_l2_tn_info *l2_tn_info =
8319                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8320         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8321
8322         if (l2_tn_info->e_tag_en)
8323                 (void)ixgbe_e_tag_enable(hw);
8324
8325         if (l2_tn_info->e_tag_fwd_en)
8326                 (void)ixgbe_e_tag_forwarding_en_dis(dev, 1);
8327
8328         (void)ixgbe_update_e_tag_eth_type(hw, l2_tn_info->e_tag_ether_type);
8329 }
8330
8331 /* remove all the n-tuple filters */
8332 void
8333 ixgbe_clear_all_ntuple_filter(struct rte_eth_dev *dev)
8334 {
8335         struct ixgbe_filter_info *filter_info =
8336                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8337         struct ixgbe_5tuple_filter *p_5tuple;
8338
8339         while ((p_5tuple = TAILQ_FIRST(&filter_info->fivetuple_list)))
8340                 ixgbe_remove_5tuple_filter(dev, p_5tuple);
8341 }
8342
8343 /* remove all the ether type filters */
8344 void
8345 ixgbe_clear_all_ethertype_filter(struct rte_eth_dev *dev)
8346 {
8347         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8348         struct ixgbe_filter_info *filter_info =
8349                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8350         int i;
8351
8352         for (i = 0; i < IXGBE_MAX_ETQF_FILTERS; i++) {
8353                 if (filter_info->ethertype_mask & (1 << i) &&
8354                     !filter_info->ethertype_filters[i].conf) {
8355                         (void)ixgbe_ethertype_filter_remove(filter_info,
8356                                                             (uint8_t)i);
8357                         IXGBE_WRITE_REG(hw, IXGBE_ETQF(i), 0);
8358                         IXGBE_WRITE_REG(hw, IXGBE_ETQS(i), 0);
8359                         IXGBE_WRITE_FLUSH(hw);
8360                 }
8361         }
8362 }
8363
8364 /* remove the SYN filter */
8365 void
8366 ixgbe_clear_syn_filter(struct rte_eth_dev *dev)
8367 {
8368         struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
8369         struct ixgbe_filter_info *filter_info =
8370                 IXGBE_DEV_PRIVATE_TO_FILTER_INFO(dev->data->dev_private);
8371
8372         if (filter_info->syn_info & IXGBE_SYN_FILTER_ENABLE) {
8373                 filter_info->syn_info = 0;
8374
8375                 IXGBE_WRITE_REG(hw, IXGBE_SYNQF, 0);
8376                 IXGBE_WRITE_FLUSH(hw);
8377         }
8378 }
8379
8380 /* remove all the L2 tunnel filters */
8381 int
8382 ixgbe_clear_all_l2_tn_filter(struct rte_eth_dev *dev)
8383 {
8384         struct ixgbe_l2_tn_info *l2_tn_info =
8385                 IXGBE_DEV_PRIVATE_TO_L2_TN_INFO(dev->data->dev_private);
8386         struct ixgbe_l2_tn_filter *l2_tn_filter;
8387         struct rte_eth_l2_tunnel_conf l2_tn_conf;
8388         int ret = 0;
8389
8390         while ((l2_tn_filter = TAILQ_FIRST(&l2_tn_info->l2_tn_list))) {
8391                 l2_tn_conf.l2_tunnel_type = l2_tn_filter->key.l2_tn_type;
8392                 l2_tn_conf.tunnel_id      = l2_tn_filter->key.tn_id;
8393                 l2_tn_conf.pool           = l2_tn_filter->pool;
8394                 ret = ixgbe_dev_l2_tunnel_filter_del(dev, &l2_tn_conf);
8395                 if (ret < 0)
8396                         return ret;
8397         }
8398
8399         return 0;
8400 }
8401
8402 RTE_PMD_REGISTER_PCI(net_ixgbe, rte_ixgbe_pmd);
8403 RTE_PMD_REGISTER_PCI_TABLE(net_ixgbe, pci_id_ixgbe_map);
8404 RTE_PMD_REGISTER_KMOD_DEP(net_ixgbe, "* igb_uio | uio_pci_generic | vfio-pci");
8405 RTE_PMD_REGISTER_PCI(net_ixgbe_vf, rte_ixgbevf_pmd);
8406 RTE_PMD_REGISTER_PCI_TABLE(net_ixgbe_vf, pci_id_ixgbevf_map);
8407 RTE_PMD_REGISTER_KMOD_DEP(net_ixgbe_vf, "* igb_uio | vfio-pci");
8408
8409 RTE_INIT(ixgbe_init_log);
8410 static void
8411 ixgbe_init_log(void)
8412 {
8413         ixgbe_logtype_init = rte_log_register("pmd.net.ixgbe.init");
8414         if (ixgbe_logtype_init >= 0)
8415                 rte_log_set_level(ixgbe_logtype_init, RTE_LOG_NOTICE);
8416         ixgbe_logtype_driver = rte_log_register("pmd.net.ixgbe.driver");
8417         if (ixgbe_logtype_driver >= 0)
8418                 rte_log_set_level(ixgbe_logtype_driver, RTE_LOG_NOTICE);
8419 }