net/mlx5: fix doorbell release on Rx queue release
[dpdk.git] / drivers / net / mlx5 / mlx5.c
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright 2015 6WIND S.A.
3  * Copyright 2015 Mellanox Technologies, Ltd
4  */
5
6 #include <stddef.h>
7 #include <unistd.h>
8 #include <string.h>
9 #include <assert.h>
10 #include <dlfcn.h>
11 #include <stdint.h>
12 #include <stdlib.h>
13 #include <errno.h>
14 #include <net/if.h>
15 #include <sys/mman.h>
16 #include <linux/rtnetlink.h>
17
18 /* Verbs header. */
19 /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
20 #ifdef PEDANTIC
21 #pragma GCC diagnostic ignored "-Wpedantic"
22 #endif
23 #include <infiniband/verbs.h>
24 #ifdef PEDANTIC
25 #pragma GCC diagnostic error "-Wpedantic"
26 #endif
27
28 #include <rte_malloc.h>
29 #include <rte_ethdev_driver.h>
30 #include <rte_ethdev_pci.h>
31 #include <rte_pci.h>
32 #include <rte_bus_pci.h>
33 #include <rte_common.h>
34 #include <rte_config.h>
35 #include <rte_eal_memconfig.h>
36 #include <rte_kvargs.h>
37 #include <rte_rwlock.h>
38 #include <rte_spinlock.h>
39 #include <rte_string_fns.h>
40 #include <rte_alarm.h>
41
42 #include "mlx5.h"
43 #include "mlx5_utils.h"
44 #include "mlx5_rxtx.h"
45 #include "mlx5_autoconf.h"
46 #include "mlx5_defs.h"
47 #include "mlx5_glue.h"
48 #include "mlx5_mr.h"
49 #include "mlx5_flow.h"
50
51 /* Device parameter to enable RX completion queue compression. */
52 #define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
53
54 /* Device parameter to enable RX completion entry padding to 128B. */
55 #define MLX5_RXQ_CQE_PAD_EN "rxq_cqe_pad_en"
56
57 /* Device parameter to enable padding Rx packet to cacheline size. */
58 #define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en"
59
60 /* Device parameter to enable Multi-Packet Rx queue. */
61 #define MLX5_RX_MPRQ_EN "mprq_en"
62
63 /* Device parameter to configure log 2 of the number of strides for MPRQ. */
64 #define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num"
65
66 /* Device parameter to limit the size of memcpy'd packet for MPRQ. */
67 #define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len"
68
69 /* Device parameter to set the minimum number of Rx queues to enable MPRQ. */
70 #define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq"
71
72 /* Device parameter to configure inline send. Deprecated, ignored.*/
73 #define MLX5_TXQ_INLINE "txq_inline"
74
75 /* Device parameter to limit packet size to inline with ordinary SEND. */
76 #define MLX5_TXQ_INLINE_MAX "txq_inline_max"
77
78 /* Device parameter to configure minimal data size to inline. */
79 #define MLX5_TXQ_INLINE_MIN "txq_inline_min"
80
81 /* Device parameter to limit packet size to inline with Enhanced MPW. */
82 #define MLX5_TXQ_INLINE_MPW "txq_inline_mpw"
83
84 /*
85  * Device parameter to configure the number of TX queues threshold for
86  * enabling inline send.
87  */
88 #define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
89
90 /*
91  * Device parameter to configure the number of TX queues threshold for
92  * enabling vectorized Tx, deprecated, ignored (no vectorized Tx routines).
93  */
94 #define MLX5_TXQS_MAX_VEC "txqs_max_vec"
95
96 /* Device parameter to enable multi-packet send WQEs. */
97 #define MLX5_TXQ_MPW_EN "txq_mpw_en"
98
99 /*
100  * Device parameter to include 2 dsegs in the title WQEBB.
101  * Deprecated, ignored.
102  */
103 #define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
104
105 /*
106  * Device parameter to limit the size of inlining packet.
107  * Deprecated, ignored.
108  */
109 #define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
110
111 /*
112  * Device parameter to enable hardware Tx vector.
113  * Deprecated, ignored (no vectorized Tx routines anymore).
114  */
115 #define MLX5_TX_VEC_EN "tx_vec_en"
116
117 /* Device parameter to enable hardware Rx vector. */
118 #define MLX5_RX_VEC_EN "rx_vec_en"
119
120 /* Allow L3 VXLAN flow creation. */
121 #define MLX5_L3_VXLAN_EN "l3_vxlan_en"
122
123 /* Activate DV E-Switch flow steering. */
124 #define MLX5_DV_ESW_EN "dv_esw_en"
125
126 /* Activate DV flow steering. */
127 #define MLX5_DV_FLOW_EN "dv_flow_en"
128
129 /* Activate Netlink support in VF mode. */
130 #define MLX5_VF_NL_EN "vf_nl_en"
131
132 /* Enable extending memsegs when creating a MR. */
133 #define MLX5_MR_EXT_MEMSEG_EN "mr_ext_memseg_en"
134
135 /* Select port representors to instantiate. */
136 #define MLX5_REPRESENTOR "representor"
137
138 /* Device parameter to configure the maximum number of dump files per queue. */
139 #define MLX5_MAX_DUMP_FILES_NUM "max_dump_files_num"
140
141 /* Configure timeout of LRO session (in microseconds). */
142 #define MLX5_LRO_TIMEOUT_USEC "lro_timeout_usec"
143
144 #ifndef HAVE_IBV_MLX5_MOD_MPW
145 #define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
146 #define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
147 #endif
148
149 #ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
150 #define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
151 #endif
152
153 static const char *MZ_MLX5_PMD_SHARED_DATA = "mlx5_pmd_shared_data";
154
155 /* Shared memory between primary and secondary processes. */
156 struct mlx5_shared_data *mlx5_shared_data;
157
158 /* Spinlock for mlx5_shared_data allocation. */
159 static rte_spinlock_t mlx5_shared_data_lock = RTE_SPINLOCK_INITIALIZER;
160
161 /* Process local data for secondary processes. */
162 static struct mlx5_local_data mlx5_local_data;
163
164 /** Driver-specific log messages type. */
165 int mlx5_logtype;
166
167 /** Data associated with devices to spawn. */
168 struct mlx5_dev_spawn_data {
169         uint32_t ifindex; /**< Network interface index. */
170         uint32_t max_port; /**< IB device maximal port index. */
171         uint32_t ibv_port; /**< IB device physical port index. */
172         struct mlx5_switch_info info; /**< Switch information. */
173         struct ibv_device *ibv_dev; /**< Associated IB device. */
174         struct rte_eth_dev *eth_dev; /**< Associated Ethernet device. */
175         struct rte_pci_device *pci_dev; /**< Backend PCI device. */
176 };
177
178 static LIST_HEAD(, mlx5_ibv_shared) mlx5_ibv_list = LIST_HEAD_INITIALIZER();
179 static pthread_mutex_t mlx5_ibv_list_mutex = PTHREAD_MUTEX_INITIALIZER;
180
181 /**
182  * Initialize the counters management structure.
183  *
184  * @param[in] sh
185  *   Pointer to mlx5_ibv_shared object to free
186  */
187 static void
188 mlx5_flow_counters_mng_init(struct mlx5_ibv_shared *sh)
189 {
190         uint8_t i;
191
192         TAILQ_INIT(&sh->cmng.flow_counters);
193         for (i = 0; i < RTE_DIM(sh->cmng.ccont); ++i)
194                 TAILQ_INIT(&sh->cmng.ccont[i].pool_list);
195 }
196
197 /**
198  * Destroy all the resources allocated for a counter memory management.
199  *
200  * @param[in] mng
201  *   Pointer to the memory management structure.
202  */
203 static void
204 mlx5_flow_destroy_counter_stat_mem_mng(struct mlx5_counter_stats_mem_mng *mng)
205 {
206         uint8_t *mem = (uint8_t *)(uintptr_t)mng->raws[0].data;
207
208         LIST_REMOVE(mng, next);
209         claim_zero(mlx5_devx_cmd_destroy(mng->dm));
210         claim_zero(mlx5_glue->devx_umem_dereg(mng->umem));
211         rte_free(mem);
212 }
213
214 /**
215  * Close and release all the resources of the counters management.
216  *
217  * @param[in] sh
218  *   Pointer to mlx5_ibv_shared object to free.
219  */
220 static void
221 mlx5_flow_counters_mng_close(struct mlx5_ibv_shared *sh)
222 {
223         struct mlx5_counter_stats_mem_mng *mng;
224         uint8_t i;
225         int j;
226         int retries = 1024;
227
228         rte_errno = 0;
229         while (--retries) {
230                 rte_eal_alarm_cancel(mlx5_flow_query_alarm, sh);
231                 if (rte_errno != EINPROGRESS)
232                         break;
233                 rte_pause();
234         }
235         for (i = 0; i < RTE_DIM(sh->cmng.ccont); ++i) {
236                 struct mlx5_flow_counter_pool *pool;
237                 uint32_t batch = !!(i % 2);
238
239                 if (!sh->cmng.ccont[i].pools)
240                         continue;
241                 pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list);
242                 while (pool) {
243                         if (batch) {
244                                 if (pool->min_dcs)
245                                         claim_zero
246                                         (mlx5_devx_cmd_destroy(pool->min_dcs));
247                         }
248                         for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) {
249                                 if (pool->counters_raw[j].action)
250                                         claim_zero
251                                         (mlx5_glue->destroy_flow_action
252                                                (pool->counters_raw[j].action));
253                                 if (!batch && pool->counters_raw[j].dcs)
254                                         claim_zero(mlx5_devx_cmd_destroy
255                                                   (pool->counters_raw[j].dcs));
256                         }
257                         TAILQ_REMOVE(&sh->cmng.ccont[i].pool_list, pool,
258                                      next);
259                         rte_free(pool);
260                         pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list);
261                 }
262                 rte_free(sh->cmng.ccont[i].pools);
263         }
264         mng = LIST_FIRST(&sh->cmng.mem_mngs);
265         while (mng) {
266                 mlx5_flow_destroy_counter_stat_mem_mng(mng);
267                 mng = LIST_FIRST(&sh->cmng.mem_mngs);
268         }
269         memset(&sh->cmng, 0, sizeof(sh->cmng));
270 }
271
272 /**
273  * Extract pdn of PD object using DV API.
274  *
275  * @param[in] pd
276  *   Pointer to the verbs PD object.
277  * @param[out] pdn
278  *   Pointer to the PD object number variable.
279  *
280  * @return
281  *   0 on success, error value otherwise.
282  */
283 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
284 static int
285 mlx5_get_pdn(struct ibv_pd *pd __rte_unused, uint32_t *pdn __rte_unused)
286 {
287         struct mlx5dv_obj obj;
288         struct mlx5dv_pd pd_info;
289         int ret = 0;
290
291         obj.pd.in = pd;
292         obj.pd.out = &pd_info;
293         ret = mlx5_glue->dv_init_obj(&obj, MLX5DV_OBJ_PD);
294         if (ret) {
295                 DRV_LOG(DEBUG, "Fail to get PD object info");
296                 return ret;
297         }
298         *pdn = pd_info.pdn;
299         return 0;
300 }
301 #endif /* HAVE_IBV_FLOW_DV_SUPPORT */
302
303 /**
304  * Allocate shared IB device context. If there is multiport device the
305  * master and representors will share this context, if there is single
306  * port dedicated IB device, the context will be used by only given
307  * port due to unification.
308  *
309  * Routine first searches the context for the specified IB device name,
310  * if found the shared context assumed and reference counter is incremented.
311  * If no context found the new one is created and initialized with specified
312  * IB device context and parameters.
313  *
314  * @param[in] spawn
315  *   Pointer to the IB device attributes (name, port, etc).
316  *
317  * @return
318  *   Pointer to mlx5_ibv_shared object on success,
319  *   otherwise NULL and rte_errno is set.
320  */
321 static struct mlx5_ibv_shared *
322 mlx5_alloc_shared_ibctx(const struct mlx5_dev_spawn_data *spawn)
323 {
324         struct mlx5_ibv_shared *sh;
325         int err = 0;
326         uint32_t i;
327
328         assert(spawn);
329         /* Secondary process should not create the shared context. */
330         assert(rte_eal_process_type() == RTE_PROC_PRIMARY);
331         pthread_mutex_lock(&mlx5_ibv_list_mutex);
332         /* Search for IB context by device name. */
333         LIST_FOREACH(sh, &mlx5_ibv_list, next) {
334                 if (!strcmp(sh->ibdev_name, spawn->ibv_dev->name)) {
335                         sh->refcnt++;
336                         goto exit;
337                 }
338         }
339         /* No device found, we have to create new shared context. */
340         assert(spawn->max_port);
341         sh = rte_zmalloc("ethdev shared ib context",
342                          sizeof(struct mlx5_ibv_shared) +
343                          spawn->max_port *
344                          sizeof(struct mlx5_ibv_shared_port),
345                          RTE_CACHE_LINE_SIZE);
346         if (!sh) {
347                 DRV_LOG(ERR, "shared context allocation failure");
348                 rte_errno  = ENOMEM;
349                 goto exit;
350         }
351         /* Try to open IB device with DV first, then usual Verbs. */
352         errno = 0;
353         sh->ctx = mlx5_glue->dv_open_device(spawn->ibv_dev);
354         if (sh->ctx) {
355                 sh->devx = 1;
356                 DRV_LOG(DEBUG, "DevX is supported");
357         } else {
358                 sh->ctx = mlx5_glue->open_device(spawn->ibv_dev);
359                 if (!sh->ctx) {
360                         err = errno ? errno : ENODEV;
361                         goto error;
362                 }
363                 DRV_LOG(DEBUG, "DevX is NOT supported");
364         }
365         err = mlx5_glue->query_device_ex(sh->ctx, NULL, &sh->device_attr);
366         if (err) {
367                 DRV_LOG(DEBUG, "ibv_query_device_ex() failed");
368                 goto error;
369         }
370         sh->refcnt = 1;
371         sh->max_port = spawn->max_port;
372         strncpy(sh->ibdev_name, sh->ctx->device->name,
373                 sizeof(sh->ibdev_name));
374         strncpy(sh->ibdev_path, sh->ctx->device->ibdev_path,
375                 sizeof(sh->ibdev_path));
376         sh->pci_dev = spawn->pci_dev;
377         pthread_mutex_init(&sh->intr_mutex, NULL);
378         /*
379          * Setting port_id to max unallowed value means
380          * there is no interrupt subhandler installed for
381          * the given port index i.
382          */
383         for (i = 0; i < sh->max_port; i++)
384                 sh->port[i].ih_port_id = RTE_MAX_ETHPORTS;
385         sh->pd = mlx5_glue->alloc_pd(sh->ctx);
386         if (sh->pd == NULL) {
387                 DRV_LOG(ERR, "PD allocation failure");
388                 err = ENOMEM;
389                 goto error;
390         }
391 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
392         err = mlx5_get_pdn(sh->pd, &sh->pdn);
393         if (err) {
394                 DRV_LOG(ERR, "Fail to extract pdn from PD");
395                 goto error;
396         }
397 #endif /* HAVE_IBV_FLOW_DV_SUPPORT */
398         /*
399          * Once the device is added to the list of memory event
400          * callback, its global MR cache table cannot be expanded
401          * on the fly because of deadlock. If it overflows, lookup
402          * should be done by searching MR list linearly, which is slow.
403          *
404          * At this point the device is not added to the memory
405          * event list yet, context is just being created.
406          */
407         err = mlx5_mr_btree_init(&sh->mr.cache,
408                                  MLX5_MR_BTREE_CACHE_N * 2,
409                                  sh->pci_dev->device.numa_node);
410         if (err) {
411                 err = rte_errno;
412                 goto error;
413         }
414         mlx5_flow_counters_mng_init(sh);
415         LIST_INSERT_HEAD(&mlx5_ibv_list, sh, next);
416 exit:
417         pthread_mutex_unlock(&mlx5_ibv_list_mutex);
418         return sh;
419 error:
420         pthread_mutex_unlock(&mlx5_ibv_list_mutex);
421         assert(sh);
422         if (sh->pd)
423                 claim_zero(mlx5_glue->dealloc_pd(sh->pd));
424         if (sh->ctx)
425                 claim_zero(mlx5_glue->close_device(sh->ctx));
426         rte_free(sh);
427         assert(err > 0);
428         rte_errno = err;
429         return NULL;
430 }
431
432 /**
433  * Free shared IB device context. Decrement counter and if zero free
434  * all allocated resources and close handles.
435  *
436  * @param[in] sh
437  *   Pointer to mlx5_ibv_shared object to free
438  */
439 static void
440 mlx5_free_shared_ibctx(struct mlx5_ibv_shared *sh)
441 {
442         pthread_mutex_lock(&mlx5_ibv_list_mutex);
443 #ifndef NDEBUG
444         /* Check the object presence in the list. */
445         struct mlx5_ibv_shared *lctx;
446
447         LIST_FOREACH(lctx, &mlx5_ibv_list, next)
448                 if (lctx == sh)
449                         break;
450         assert(lctx);
451         if (lctx != sh) {
452                 DRV_LOG(ERR, "Freeing non-existing shared IB context");
453                 goto exit;
454         }
455 #endif
456         assert(sh);
457         assert(sh->refcnt);
458         /* Secondary process should not free the shared context. */
459         assert(rte_eal_process_type() == RTE_PROC_PRIMARY);
460         if (--sh->refcnt)
461                 goto exit;
462         /* Release created Memory Regions. */
463         mlx5_mr_release(sh);
464         LIST_REMOVE(sh, next);
465         /*
466          *  Ensure there is no async event handler installed.
467          *  Only primary process handles async device events.
468          **/
469         mlx5_flow_counters_mng_close(sh);
470         assert(!sh->intr_cnt);
471         if (sh->intr_cnt)
472                 mlx5_intr_callback_unregister
473                         (&sh->intr_handle, mlx5_dev_interrupt_handler, sh);
474         pthread_mutex_destroy(&sh->intr_mutex);
475         if (sh->pd)
476                 claim_zero(mlx5_glue->dealloc_pd(sh->pd));
477         if (sh->ctx)
478                 claim_zero(mlx5_glue->close_device(sh->ctx));
479         rte_free(sh);
480 exit:
481         pthread_mutex_unlock(&mlx5_ibv_list_mutex);
482 }
483
484 /**
485  * Initialize DR related data within private structure.
486  * Routine checks the reference counter and does actual
487  * resources creation/initialization only if counter is zero.
488  *
489  * @param[in] priv
490  *   Pointer to the private device data structure.
491  *
492  * @return
493  *   Zero on success, positive error code otherwise.
494  */
495 static int
496 mlx5_alloc_shared_dr(struct mlx5_priv *priv)
497 {
498 #ifdef HAVE_MLX5DV_DR
499         struct mlx5_ibv_shared *sh = priv->sh;
500         int err = 0;
501         void *domain;
502
503         assert(sh);
504         if (sh->dv_refcnt) {
505                 /* Shared DV/DR structures is already initialized. */
506                 sh->dv_refcnt++;
507                 priv->dr_shared = 1;
508                 return 0;
509         }
510         /* Reference counter is zero, we should initialize structures. */
511         domain = mlx5_glue->dr_create_domain(sh->ctx,
512                                              MLX5DV_DR_DOMAIN_TYPE_NIC_RX);
513         if (!domain) {
514                 DRV_LOG(ERR, "ingress mlx5dv_dr_create_domain failed");
515                 err = errno;
516                 goto error;
517         }
518         sh->rx_domain = domain;
519         domain = mlx5_glue->dr_create_domain(sh->ctx,
520                                              MLX5DV_DR_DOMAIN_TYPE_NIC_TX);
521         if (!domain) {
522                 DRV_LOG(ERR, "egress mlx5dv_dr_create_domain failed");
523                 err = errno;
524                 goto error;
525         }
526         pthread_mutex_init(&sh->dv_mutex, NULL);
527         sh->tx_domain = domain;
528 #ifdef HAVE_MLX5DV_DR_ESWITCH
529         if (priv->config.dv_esw_en) {
530                 domain  = mlx5_glue->dr_create_domain
531                         (sh->ctx, MLX5DV_DR_DOMAIN_TYPE_FDB);
532                 if (!domain) {
533                         DRV_LOG(ERR, "FDB mlx5dv_dr_create_domain failed");
534                         err = errno;
535                         goto error;
536                 }
537                 sh->fdb_domain = domain;
538                 sh->esw_drop_action = mlx5_glue->dr_create_flow_action_drop();
539         }
540 #endif
541         sh->dv_refcnt++;
542         priv->dr_shared = 1;
543         return 0;
544
545 error:
546        /* Rollback the created objects. */
547         if (sh->rx_domain) {
548                 mlx5_glue->dr_destroy_domain(sh->rx_domain);
549                 sh->rx_domain = NULL;
550         }
551         if (sh->tx_domain) {
552                 mlx5_glue->dr_destroy_domain(sh->tx_domain);
553                 sh->tx_domain = NULL;
554         }
555         if (sh->fdb_domain) {
556                 mlx5_glue->dr_destroy_domain(sh->fdb_domain);
557                 sh->fdb_domain = NULL;
558         }
559         if (sh->esw_drop_action) {
560                 mlx5_glue->destroy_flow_action(sh->esw_drop_action);
561                 sh->esw_drop_action = NULL;
562         }
563         return err;
564 #else
565         (void)priv;
566         return 0;
567 #endif
568 }
569
570 /**
571  * Destroy DR related data within private structure.
572  *
573  * @param[in] priv
574  *   Pointer to the private device data structure.
575  */
576 static void
577 mlx5_free_shared_dr(struct mlx5_priv *priv)
578 {
579 #ifdef HAVE_MLX5DV_DR
580         struct mlx5_ibv_shared *sh;
581
582         if (!priv->dr_shared)
583                 return;
584         priv->dr_shared = 0;
585         sh = priv->sh;
586         assert(sh);
587         assert(sh->dv_refcnt);
588         if (sh->dv_refcnt && --sh->dv_refcnt)
589                 return;
590         if (sh->rx_domain) {
591                 mlx5_glue->dr_destroy_domain(sh->rx_domain);
592                 sh->rx_domain = NULL;
593         }
594         if (sh->tx_domain) {
595                 mlx5_glue->dr_destroy_domain(sh->tx_domain);
596                 sh->tx_domain = NULL;
597         }
598 #ifdef HAVE_MLX5DV_DR_ESWITCH
599         if (sh->fdb_domain) {
600                 mlx5_glue->dr_destroy_domain(sh->fdb_domain);
601                 sh->fdb_domain = NULL;
602         }
603         if (sh->esw_drop_action) {
604                 mlx5_glue->destroy_flow_action(sh->esw_drop_action);
605                 sh->esw_drop_action = NULL;
606         }
607 #endif
608         pthread_mutex_destroy(&sh->dv_mutex);
609 #else
610         (void)priv;
611 #endif
612 }
613
614 /**
615  * Initialize shared data between primary and secondary process.
616  *
617  * A memzone is reserved by primary process and secondary processes attach to
618  * the memzone.
619  *
620  * @return
621  *   0 on success, a negative errno value otherwise and rte_errno is set.
622  */
623 static int
624 mlx5_init_shared_data(void)
625 {
626         const struct rte_memzone *mz;
627         int ret = 0;
628
629         rte_spinlock_lock(&mlx5_shared_data_lock);
630         if (mlx5_shared_data == NULL) {
631                 if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
632                         /* Allocate shared memory. */
633                         mz = rte_memzone_reserve(MZ_MLX5_PMD_SHARED_DATA,
634                                                  sizeof(*mlx5_shared_data),
635                                                  SOCKET_ID_ANY, 0);
636                         if (mz == NULL) {
637                                 DRV_LOG(ERR,
638                                         "Cannot allocate mlx5 shared data\n");
639                                 ret = -rte_errno;
640                                 goto error;
641                         }
642                         mlx5_shared_data = mz->addr;
643                         memset(mlx5_shared_data, 0, sizeof(*mlx5_shared_data));
644                         rte_spinlock_init(&mlx5_shared_data->lock);
645                 } else {
646                         /* Lookup allocated shared memory. */
647                         mz = rte_memzone_lookup(MZ_MLX5_PMD_SHARED_DATA);
648                         if (mz == NULL) {
649                                 DRV_LOG(ERR,
650                                         "Cannot attach mlx5 shared data\n");
651                                 ret = -rte_errno;
652                                 goto error;
653                         }
654                         mlx5_shared_data = mz->addr;
655                         memset(&mlx5_local_data, 0, sizeof(mlx5_local_data));
656                 }
657         }
658 error:
659         rte_spinlock_unlock(&mlx5_shared_data_lock);
660         return ret;
661 }
662
663 /**
664  * Retrieve integer value from environment variable.
665  *
666  * @param[in] name
667  *   Environment variable name.
668  *
669  * @return
670  *   Integer value, 0 if the variable is not set.
671  */
672 int
673 mlx5_getenv_int(const char *name)
674 {
675         const char *val = getenv(name);
676
677         if (val == NULL)
678                 return 0;
679         return atoi(val);
680 }
681
682 /**
683  * Verbs callback to allocate a memory. This function should allocate the space
684  * according to the size provided residing inside a huge page.
685  * Please note that all allocation must respect the alignment from libmlx5
686  * (i.e. currently sysconf(_SC_PAGESIZE)).
687  *
688  * @param[in] size
689  *   The size in bytes of the memory to allocate.
690  * @param[in] data
691  *   A pointer to the callback data.
692  *
693  * @return
694  *   Allocated buffer, NULL otherwise and rte_errno is set.
695  */
696 static void *
697 mlx5_alloc_verbs_buf(size_t size, void *data)
698 {
699         struct mlx5_priv *priv = data;
700         void *ret;
701         size_t alignment = sysconf(_SC_PAGESIZE);
702         unsigned int socket = SOCKET_ID_ANY;
703
704         if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) {
705                 const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
706
707                 socket = ctrl->socket;
708         } else if (priv->verbs_alloc_ctx.type ==
709                    MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) {
710                 const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
711
712                 socket = ctrl->socket;
713         }
714         assert(data != NULL);
715         ret = rte_malloc_socket(__func__, size, alignment, socket);
716         if (!ret && size)
717                 rte_errno = ENOMEM;
718         return ret;
719 }
720
721 /**
722  * Verbs callback to free a memory.
723  *
724  * @param[in] ptr
725  *   A pointer to the memory to free.
726  * @param[in] data
727  *   A pointer to the callback data.
728  */
729 static void
730 mlx5_free_verbs_buf(void *ptr, void *data __rte_unused)
731 {
732         assert(data != NULL);
733         rte_free(ptr);
734 }
735
736 /**
737  * Initialize process private data structure.
738  *
739  * @param dev
740  *   Pointer to Ethernet device structure.
741  *
742  * @return
743  *   0 on success, a negative errno value otherwise and rte_errno is set.
744  */
745 int
746 mlx5_proc_priv_init(struct rte_eth_dev *dev)
747 {
748         struct mlx5_priv *priv = dev->data->dev_private;
749         struct mlx5_proc_priv *ppriv;
750         size_t ppriv_size;
751
752         /*
753          * UAR register table follows the process private structure. BlueFlame
754          * registers for Tx queues are stored in the table.
755          */
756         ppriv_size =
757                 sizeof(struct mlx5_proc_priv) + priv->txqs_n * sizeof(void *);
758         ppriv = rte_malloc_socket("mlx5_proc_priv", ppriv_size,
759                                   RTE_CACHE_LINE_SIZE, dev->device->numa_node);
760         if (!ppriv) {
761                 rte_errno = ENOMEM;
762                 return -rte_errno;
763         }
764         ppriv->uar_table_sz = ppriv_size;
765         dev->process_private = ppriv;
766         return 0;
767 }
768
769 /**
770  * Un-initialize process private data structure.
771  *
772  * @param dev
773  *   Pointer to Ethernet device structure.
774  */
775 static void
776 mlx5_proc_priv_uninit(struct rte_eth_dev *dev)
777 {
778         if (!dev->process_private)
779                 return;
780         rte_free(dev->process_private);
781         dev->process_private = NULL;
782 }
783
784 /**
785  * DPDK callback to close the device.
786  *
787  * Destroy all queues and objects, free memory.
788  *
789  * @param dev
790  *   Pointer to Ethernet device structure.
791  */
792 static void
793 mlx5_dev_close(struct rte_eth_dev *dev)
794 {
795         struct mlx5_priv *priv = dev->data->dev_private;
796         unsigned int i;
797         int ret;
798
799         DRV_LOG(DEBUG, "port %u closing device \"%s\"",
800                 dev->data->port_id,
801                 ((priv->sh->ctx != NULL) ? priv->sh->ctx->device->name : ""));
802         /* In case mlx5_dev_stop() has not been called. */
803         mlx5_dev_interrupt_handler_uninstall(dev);
804         mlx5_traffic_disable(dev);
805         mlx5_flow_flush(dev, NULL);
806         /* Prevent crashes when queues are still in use. */
807         dev->rx_pkt_burst = removed_rx_burst;
808         dev->tx_pkt_burst = removed_tx_burst;
809         rte_wmb();
810         /* Disable datapath on secondary process. */
811         mlx5_mp_req_stop_rxtx(dev);
812         if (priv->rxqs != NULL) {
813                 /* XXX race condition if mlx5_rx_burst() is still running. */
814                 usleep(1000);
815                 for (i = 0; (i != priv->rxqs_n); ++i)
816                         mlx5_rxq_release(dev, i);
817                 priv->rxqs_n = 0;
818                 priv->rxqs = NULL;
819         }
820         if (priv->txqs != NULL) {
821                 /* XXX race condition if mlx5_tx_burst() is still running. */
822                 usleep(1000);
823                 for (i = 0; (i != priv->txqs_n); ++i)
824                         mlx5_txq_release(dev, i);
825                 priv->txqs_n = 0;
826                 priv->txqs = NULL;
827         }
828         mlx5_proc_priv_uninit(dev);
829         mlx5_mprq_free_mp(dev);
830         /* Remove from memory callback device list. */
831         rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
832         assert(priv->sh);
833         LIST_REMOVE(priv->sh, mem_event_cb);
834         rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
835         mlx5_free_shared_dr(priv);
836         if (priv->rss_conf.rss_key != NULL)
837                 rte_free(priv->rss_conf.rss_key);
838         if (priv->reta_idx != NULL)
839                 rte_free(priv->reta_idx);
840         if (priv->config.vf)
841                 mlx5_nl_mac_addr_flush(dev);
842         if (priv->nl_socket_route >= 0)
843                 close(priv->nl_socket_route);
844         if (priv->nl_socket_rdma >= 0)
845                 close(priv->nl_socket_rdma);
846         if (priv->sh) {
847                 /*
848                  * Free the shared context in last turn, because the cleanup
849                  * routines above may use some shared fields, like
850                  * mlx5_nl_mac_addr_flush() uses ibdev_path for retrieveing
851                  * ifindex if Netlink fails.
852                  */
853                 mlx5_free_shared_ibctx(priv->sh);
854                 priv->sh = NULL;
855         }
856         ret = mlx5_hrxq_verify(dev);
857         if (ret)
858                 DRV_LOG(WARNING, "port %u some hash Rx queue still remain",
859                         dev->data->port_id);
860         ret = mlx5_ind_table_obj_verify(dev);
861         if (ret)
862                 DRV_LOG(WARNING, "port %u some indirection table still remain",
863                         dev->data->port_id);
864         ret = mlx5_rxq_obj_verify(dev);
865         if (ret)
866                 DRV_LOG(WARNING, "port %u some Rx queue objects still remain",
867                         dev->data->port_id);
868         ret = mlx5_rxq_verify(dev);
869         if (ret)
870                 DRV_LOG(WARNING, "port %u some Rx queues still remain",
871                         dev->data->port_id);
872         ret = mlx5_txq_ibv_verify(dev);
873         if (ret)
874                 DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain",
875                         dev->data->port_id);
876         ret = mlx5_txq_verify(dev);
877         if (ret)
878                 DRV_LOG(WARNING, "port %u some Tx queues still remain",
879                         dev->data->port_id);
880         ret = mlx5_flow_verify(dev);
881         if (ret)
882                 DRV_LOG(WARNING, "port %u some flows still remain",
883                         dev->data->port_id);
884         if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
885                 unsigned int c = 0;
886                 uint16_t port_id;
887
888                 RTE_ETH_FOREACH_DEV_OF(port_id, dev->device) {
889                         struct mlx5_priv *opriv =
890                                 rte_eth_devices[port_id].data->dev_private;
891
892                         if (!opriv ||
893                             opriv->domain_id != priv->domain_id ||
894                             &rte_eth_devices[port_id] == dev)
895                                 continue;
896                         ++c;
897                 }
898                 if (!c)
899                         claim_zero(rte_eth_switch_domain_free(priv->domain_id));
900         }
901         memset(priv, 0, sizeof(*priv));
902         priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
903         /*
904          * Reset mac_addrs to NULL such that it is not freed as part of
905          * rte_eth_dev_release_port(). mac_addrs is part of dev_private so
906          * it is freed when dev_private is freed.
907          */
908         dev->data->mac_addrs = NULL;
909 }
910
911 const struct eth_dev_ops mlx5_dev_ops = {
912         .dev_configure = mlx5_dev_configure,
913         .dev_start = mlx5_dev_start,
914         .dev_stop = mlx5_dev_stop,
915         .dev_set_link_down = mlx5_set_link_down,
916         .dev_set_link_up = mlx5_set_link_up,
917         .dev_close = mlx5_dev_close,
918         .promiscuous_enable = mlx5_promiscuous_enable,
919         .promiscuous_disable = mlx5_promiscuous_disable,
920         .allmulticast_enable = mlx5_allmulticast_enable,
921         .allmulticast_disable = mlx5_allmulticast_disable,
922         .link_update = mlx5_link_update,
923         .stats_get = mlx5_stats_get,
924         .stats_reset = mlx5_stats_reset,
925         .xstats_get = mlx5_xstats_get,
926         .xstats_reset = mlx5_xstats_reset,
927         .xstats_get_names = mlx5_xstats_get_names,
928         .fw_version_get = mlx5_fw_version_get,
929         .dev_infos_get = mlx5_dev_infos_get,
930         .read_clock = mlx5_read_clock,
931         .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
932         .vlan_filter_set = mlx5_vlan_filter_set,
933         .rx_queue_setup = mlx5_rx_queue_setup,
934         .tx_queue_setup = mlx5_tx_queue_setup,
935         .rx_queue_release = mlx5_rx_queue_release,
936         .tx_queue_release = mlx5_tx_queue_release,
937         .flow_ctrl_get = mlx5_dev_get_flow_ctrl,
938         .flow_ctrl_set = mlx5_dev_set_flow_ctrl,
939         .mac_addr_remove = mlx5_mac_addr_remove,
940         .mac_addr_add = mlx5_mac_addr_add,
941         .mac_addr_set = mlx5_mac_addr_set,
942         .set_mc_addr_list = mlx5_set_mc_addr_list,
943         .mtu_set = mlx5_dev_set_mtu,
944         .vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
945         .vlan_offload_set = mlx5_vlan_offload_set,
946         .reta_update = mlx5_dev_rss_reta_update,
947         .reta_query = mlx5_dev_rss_reta_query,
948         .rss_hash_update = mlx5_rss_hash_update,
949         .rss_hash_conf_get = mlx5_rss_hash_conf_get,
950         .filter_ctrl = mlx5_dev_filter_ctrl,
951         .rx_descriptor_status = mlx5_rx_descriptor_status,
952         .tx_descriptor_status = mlx5_tx_descriptor_status,
953         .rx_queue_count = mlx5_rx_queue_count,
954         .rx_queue_intr_enable = mlx5_rx_intr_enable,
955         .rx_queue_intr_disable = mlx5_rx_intr_disable,
956         .is_removed = mlx5_is_removed,
957 };
958
959 /* Available operations from secondary process. */
960 static const struct eth_dev_ops mlx5_dev_sec_ops = {
961         .stats_get = mlx5_stats_get,
962         .stats_reset = mlx5_stats_reset,
963         .xstats_get = mlx5_xstats_get,
964         .xstats_reset = mlx5_xstats_reset,
965         .xstats_get_names = mlx5_xstats_get_names,
966         .fw_version_get = mlx5_fw_version_get,
967         .dev_infos_get = mlx5_dev_infos_get,
968         .rx_descriptor_status = mlx5_rx_descriptor_status,
969         .tx_descriptor_status = mlx5_tx_descriptor_status,
970 };
971
972 /* Available operations in flow isolated mode. */
973 const struct eth_dev_ops mlx5_dev_ops_isolate = {
974         .dev_configure = mlx5_dev_configure,
975         .dev_start = mlx5_dev_start,
976         .dev_stop = mlx5_dev_stop,
977         .dev_set_link_down = mlx5_set_link_down,
978         .dev_set_link_up = mlx5_set_link_up,
979         .dev_close = mlx5_dev_close,
980         .promiscuous_enable = mlx5_promiscuous_enable,
981         .promiscuous_disable = mlx5_promiscuous_disable,
982         .allmulticast_enable = mlx5_allmulticast_enable,
983         .allmulticast_disable = mlx5_allmulticast_disable,
984         .link_update = mlx5_link_update,
985         .stats_get = mlx5_stats_get,
986         .stats_reset = mlx5_stats_reset,
987         .xstats_get = mlx5_xstats_get,
988         .xstats_reset = mlx5_xstats_reset,
989         .xstats_get_names = mlx5_xstats_get_names,
990         .fw_version_get = mlx5_fw_version_get,
991         .dev_infos_get = mlx5_dev_infos_get,
992         .dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
993         .vlan_filter_set = mlx5_vlan_filter_set,
994         .rx_queue_setup = mlx5_rx_queue_setup,
995         .tx_queue_setup = mlx5_tx_queue_setup,
996         .rx_queue_release = mlx5_rx_queue_release,
997         .tx_queue_release = mlx5_tx_queue_release,
998         .flow_ctrl_get = mlx5_dev_get_flow_ctrl,
999         .flow_ctrl_set = mlx5_dev_set_flow_ctrl,
1000         .mac_addr_remove = mlx5_mac_addr_remove,
1001         .mac_addr_add = mlx5_mac_addr_add,
1002         .mac_addr_set = mlx5_mac_addr_set,
1003         .set_mc_addr_list = mlx5_set_mc_addr_list,
1004         .mtu_set = mlx5_dev_set_mtu,
1005         .vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
1006         .vlan_offload_set = mlx5_vlan_offload_set,
1007         .filter_ctrl = mlx5_dev_filter_ctrl,
1008         .rx_descriptor_status = mlx5_rx_descriptor_status,
1009         .tx_descriptor_status = mlx5_tx_descriptor_status,
1010         .rx_queue_intr_enable = mlx5_rx_intr_enable,
1011         .rx_queue_intr_disable = mlx5_rx_intr_disable,
1012         .is_removed = mlx5_is_removed,
1013 };
1014
1015 /**
1016  * Verify and store value for device argument.
1017  *
1018  * @param[in] key
1019  *   Key argument to verify.
1020  * @param[in] val
1021  *   Value associated with key.
1022  * @param opaque
1023  *   User data.
1024  *
1025  * @return
1026  *   0 on success, a negative errno value otherwise and rte_errno is set.
1027  */
1028 static int
1029 mlx5_args_check(const char *key, const char *val, void *opaque)
1030 {
1031         struct mlx5_dev_config *config = opaque;
1032         unsigned long tmp;
1033
1034         /* No-op, port representors are processed in mlx5_dev_spawn(). */
1035         if (!strcmp(MLX5_REPRESENTOR, key))
1036                 return 0;
1037         errno = 0;
1038         tmp = strtoul(val, NULL, 0);
1039         if (errno) {
1040                 rte_errno = errno;
1041                 DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
1042                 return -rte_errno;
1043         }
1044         if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
1045                 config->cqe_comp = !!tmp;
1046         } else if (strcmp(MLX5_RXQ_CQE_PAD_EN, key) == 0) {
1047                 config->cqe_pad = !!tmp;
1048         } else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) {
1049                 config->hw_padding = !!tmp;
1050         } else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) {
1051                 config->mprq.enabled = !!tmp;
1052         } else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) {
1053                 config->mprq.stride_num_n = tmp;
1054         } else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) {
1055                 config->mprq.max_memcpy_len = tmp;
1056         } else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) {
1057                 config->mprq.min_rxqs_num = tmp;
1058         } else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
1059                 DRV_LOG(WARNING, "%s: deprecated parameter,"
1060                                  " converted to txq_inline_max", key);
1061                 config->txq_inline_max = tmp;
1062         } else if (strcmp(MLX5_TXQ_INLINE_MAX, key) == 0) {
1063                 config->txq_inline_max = tmp;
1064         } else if (strcmp(MLX5_TXQ_INLINE_MIN, key) == 0) {
1065                 config->txq_inline_min = tmp;
1066         } else if (strcmp(MLX5_TXQ_INLINE_MPW, key) == 0) {
1067                 config->txq_inline_mpw = tmp;
1068         } else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
1069                 config->txqs_inline = tmp;
1070         } else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) {
1071                 DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
1072         } else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
1073                 config->mps = !!tmp;
1074         } else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
1075                 DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
1076         } else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
1077                 DRV_LOG(WARNING, "%s: deprecated parameter,"
1078                                  " converted to txq_inline_mpw", key);
1079                 config->txq_inline_mpw = tmp;
1080         } else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
1081                 DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
1082         } else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
1083                 config->rx_vec_en = !!tmp;
1084         } else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) {
1085                 config->l3_vxlan_en = !!tmp;
1086         } else if (strcmp(MLX5_VF_NL_EN, key) == 0) {
1087                 config->vf_nl_en = !!tmp;
1088         } else if (strcmp(MLX5_DV_ESW_EN, key) == 0) {
1089                 config->dv_esw_en = !!tmp;
1090         } else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) {
1091                 config->dv_flow_en = !!tmp;
1092         } else if (strcmp(MLX5_MR_EXT_MEMSEG_EN, key) == 0) {
1093                 config->mr_ext_memseg_en = !!tmp;
1094         } else if (strcmp(MLX5_MAX_DUMP_FILES_NUM, key) == 0) {
1095                 config->max_dump_files_num = tmp;
1096         } else if (strcmp(MLX5_LRO_TIMEOUT_USEC, key) == 0) {
1097                 config->lro.timeout = tmp;
1098         } else {
1099                 DRV_LOG(WARNING, "%s: unknown parameter", key);
1100                 rte_errno = EINVAL;
1101                 return -rte_errno;
1102         }
1103         return 0;
1104 }
1105
1106 /**
1107  * Parse device parameters.
1108  *
1109  * @param config
1110  *   Pointer to device configuration structure.
1111  * @param devargs
1112  *   Device arguments structure.
1113  *
1114  * @return
1115  *   0 on success, a negative errno value otherwise and rte_errno is set.
1116  */
1117 static int
1118 mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
1119 {
1120         const char **params = (const char *[]){
1121                 MLX5_RXQ_CQE_COMP_EN,
1122                 MLX5_RXQ_CQE_PAD_EN,
1123                 MLX5_RXQ_PKT_PAD_EN,
1124                 MLX5_RX_MPRQ_EN,
1125                 MLX5_RX_MPRQ_LOG_STRIDE_NUM,
1126                 MLX5_RX_MPRQ_MAX_MEMCPY_LEN,
1127                 MLX5_RXQS_MIN_MPRQ,
1128                 MLX5_TXQ_INLINE,
1129                 MLX5_TXQ_INLINE_MIN,
1130                 MLX5_TXQ_INLINE_MAX,
1131                 MLX5_TXQ_INLINE_MPW,
1132                 MLX5_TXQS_MIN_INLINE,
1133                 MLX5_TXQS_MAX_VEC,
1134                 MLX5_TXQ_MPW_EN,
1135                 MLX5_TXQ_MPW_HDR_DSEG_EN,
1136                 MLX5_TXQ_MAX_INLINE_LEN,
1137                 MLX5_TX_VEC_EN,
1138                 MLX5_RX_VEC_EN,
1139                 MLX5_L3_VXLAN_EN,
1140                 MLX5_VF_NL_EN,
1141                 MLX5_DV_ESW_EN,
1142                 MLX5_DV_FLOW_EN,
1143                 MLX5_MR_EXT_MEMSEG_EN,
1144                 MLX5_REPRESENTOR,
1145                 MLX5_MAX_DUMP_FILES_NUM,
1146                 MLX5_LRO_TIMEOUT_USEC,
1147                 NULL,
1148         };
1149         struct rte_kvargs *kvlist;
1150         int ret = 0;
1151         int i;
1152
1153         if (devargs == NULL)
1154                 return 0;
1155         /* Following UGLY cast is done to pass checkpatch. */
1156         kvlist = rte_kvargs_parse(devargs->args, params);
1157         if (kvlist == NULL) {
1158                 rte_errno = EINVAL;
1159                 return -rte_errno;
1160         }
1161         /* Process parameters. */
1162         for (i = 0; (params[i] != NULL); ++i) {
1163                 if (rte_kvargs_count(kvlist, params[i])) {
1164                         ret = rte_kvargs_process(kvlist, params[i],
1165                                                  mlx5_args_check, config);
1166                         if (ret) {
1167                                 rte_errno = EINVAL;
1168                                 rte_kvargs_free(kvlist);
1169                                 return -rte_errno;
1170                         }
1171                 }
1172         }
1173         rte_kvargs_free(kvlist);
1174         return 0;
1175 }
1176
1177 static struct rte_pci_driver mlx5_driver;
1178
1179 /**
1180  * PMD global initialization.
1181  *
1182  * Independent from individual device, this function initializes global
1183  * per-PMD data structures distinguishing primary and secondary processes.
1184  * Hence, each initialization is called once per a process.
1185  *
1186  * @return
1187  *   0 on success, a negative errno value otherwise and rte_errno is set.
1188  */
1189 static int
1190 mlx5_init_once(void)
1191 {
1192         struct mlx5_shared_data *sd;
1193         struct mlx5_local_data *ld = &mlx5_local_data;
1194         int ret = 0;
1195
1196         if (mlx5_init_shared_data())
1197                 return -rte_errno;
1198         sd = mlx5_shared_data;
1199         assert(sd);
1200         rte_spinlock_lock(&sd->lock);
1201         switch (rte_eal_process_type()) {
1202         case RTE_PROC_PRIMARY:
1203                 if (sd->init_done)
1204                         break;
1205                 LIST_INIT(&sd->mem_event_cb_list);
1206                 rte_rwlock_init(&sd->mem_event_rwlock);
1207                 rte_mem_event_callback_register("MLX5_MEM_EVENT_CB",
1208                                                 mlx5_mr_mem_event_cb, NULL);
1209                 ret = mlx5_mp_init_primary();
1210                 if (ret)
1211                         goto out;
1212                 sd->init_done = true;
1213                 break;
1214         case RTE_PROC_SECONDARY:
1215                 if (ld->init_done)
1216                         break;
1217                 ret = mlx5_mp_init_secondary();
1218                 if (ret)
1219                         goto out;
1220                 ++sd->secondary_cnt;
1221                 ld->init_done = true;
1222                 break;
1223         default:
1224                 break;
1225         }
1226 out:
1227         rte_spinlock_unlock(&sd->lock);
1228         return ret;
1229 }
1230
1231 /**
1232  * Configures the minimal amount of data to inline into WQE
1233  * while sending packets.
1234  *
1235  * - the txq_inline_min has the maximal priority, if this
1236  *   key is specified in devargs
1237  * - if DevX is enabled the inline mode is queried from the
1238  *   device (HCA attributes and NIC vport context if needed).
1239  * - otherwise L2 mode (18 bytes) is assumed for ConnectX-4/4LX
1240  *   and none (0 bytes) for other NICs
1241  *
1242  * @param spawn
1243  *   Verbs device parameters (name, port, switch_info) to spawn.
1244  * @param config
1245  *   Device configuration parameters.
1246  */
1247 static void
1248 mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn,
1249                     struct mlx5_dev_config *config)
1250 {
1251         if (config->txq_inline_min != MLX5_ARG_UNSET) {
1252                 /* Application defines size of inlined data explicitly. */
1253                 switch (spawn->pci_dev->id.device_id) {
1254                 case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
1255                 case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
1256                 case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX:
1257                 case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
1258                         if (config->txq_inline_min <
1259                                        (int)MLX5_INLINE_HSIZE_L2) {
1260                                 DRV_LOG(DEBUG,
1261                                         "txq_inline_mix aligned to minimal"
1262                                         " ConnectX-4 required value %d",
1263                                         (int)MLX5_INLINE_HSIZE_L2);
1264                                 config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
1265                         }
1266                         break;
1267                 }
1268                 goto exit;
1269         }
1270         if (config->hca_attr.eth_net_offloads) {
1271                 /* We have DevX enabled, inline mode queried successfully. */
1272                 switch (config->hca_attr.wqe_inline_mode) {
1273                 case MLX5_CAP_INLINE_MODE_L2:
1274                         /* outer L2 header must be inlined. */
1275                         config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
1276                         goto exit;
1277                 case MLX5_CAP_INLINE_MODE_NOT_REQUIRED:
1278                         /* No inline data are required by NIC. */
1279                         config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
1280                         config->hw_vlan_insert =
1281                                 config->hca_attr.wqe_vlan_insert;
1282                         DRV_LOG(DEBUG, "Tx VLAN insertion is supported");
1283                         goto exit;
1284                 case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT:
1285                         /* inline mode is defined by NIC vport context. */
1286                         if (!config->hca_attr.eth_virt)
1287                                 break;
1288                         switch (config->hca_attr.vport_inline_mode) {
1289                         case MLX5_INLINE_MODE_NONE:
1290                                 config->txq_inline_min =
1291                                         MLX5_INLINE_HSIZE_NONE;
1292                                 goto exit;
1293                         case MLX5_INLINE_MODE_L2:
1294                                 config->txq_inline_min =
1295                                         MLX5_INLINE_HSIZE_L2;
1296                                 goto exit;
1297                         case MLX5_INLINE_MODE_IP:
1298                                 config->txq_inline_min =
1299                                         MLX5_INLINE_HSIZE_L3;
1300                                 goto exit;
1301                         case MLX5_INLINE_MODE_TCP_UDP:
1302                                 config->txq_inline_min =
1303                                         MLX5_INLINE_HSIZE_L4;
1304                                 goto exit;
1305                         case MLX5_INLINE_MODE_INNER_L2:
1306                                 config->txq_inline_min =
1307                                         MLX5_INLINE_HSIZE_INNER_L2;
1308                                 goto exit;
1309                         case MLX5_INLINE_MODE_INNER_IP:
1310                                 config->txq_inline_min =
1311                                         MLX5_INLINE_HSIZE_INNER_L3;
1312                                 goto exit;
1313                         case MLX5_INLINE_MODE_INNER_TCP_UDP:
1314                                 config->txq_inline_min =
1315                                         MLX5_INLINE_HSIZE_INNER_L4;
1316                                 goto exit;
1317                         }
1318                 }
1319         }
1320         /*
1321          * We get here if we are unable to deduce
1322          * inline data size with DevX. Try PCI ID
1323          * to determine old NICs.
1324          */
1325         switch (spawn->pci_dev->id.device_id) {
1326         case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
1327         case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
1328         case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX:
1329         case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
1330                 config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
1331                 config->hw_vlan_insert = 0;
1332                 break;
1333         case PCI_DEVICE_ID_MELLANOX_CONNECTX5:
1334         case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
1335         case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX:
1336         case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
1337                 /*
1338                  * These NICs support VLAN insertion from WQE and
1339                  * report the wqe_vlan_insert flag. But there is the bug
1340                  * and PFC control may be broken, so disable feature.
1341                  */
1342                 config->hw_vlan_insert = 0;
1343                 break;
1344         default:
1345                 config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
1346                 break;
1347         }
1348 exit:
1349         DRV_LOG(DEBUG, "min tx inline configured: %d", config->txq_inline_min);
1350 }
1351
1352 /**
1353  * Allocate page of door-bells and register it using DevX API.
1354  *
1355  * @param [in] dev
1356  *   Pointer to Ethernet device.
1357  *
1358  * @return
1359  *   Pointer to new page on success, NULL otherwise.
1360  */
1361 static struct mlx5_devx_dbr_page *
1362 mlx5_alloc_dbr_page(struct rte_eth_dev *dev)
1363 {
1364         struct mlx5_priv *priv = dev->data->dev_private;
1365         struct mlx5_devx_dbr_page *page;
1366
1367         /* Allocate space for door-bell page and management data. */
1368         page = rte_calloc_socket(__func__, 1, sizeof(struct mlx5_devx_dbr_page),
1369                                  RTE_CACHE_LINE_SIZE, dev->device->numa_node);
1370         if (!page) {
1371                 DRV_LOG(ERR, "port %u cannot allocate dbr page",
1372                         dev->data->port_id);
1373                 return NULL;
1374         }
1375         /* Register allocated memory. */
1376         page->umem = mlx5_glue->devx_umem_reg(priv->sh->ctx, page->dbrs,
1377                                               MLX5_DBR_PAGE_SIZE, 0);
1378         if (!page->umem) {
1379                 DRV_LOG(ERR, "port %u cannot umem reg dbr page",
1380                         dev->data->port_id);
1381                 rte_free(page);
1382                 return NULL;
1383         }
1384         return page;
1385 }
1386
1387 /**
1388  * Find the next available door-bell, allocate new page if needed.
1389  *
1390  * @param [in] dev
1391  *   Pointer to Ethernet device.
1392  * @param [out] dbr_page
1393  *   Door-bell page containing the page data.
1394  *
1395  * @return
1396  *   Door-bell address offset on success, a negative error value otherwise.
1397  */
1398 int64_t
1399 mlx5_get_dbr(struct rte_eth_dev *dev, struct mlx5_devx_dbr_page **dbr_page)
1400 {
1401         struct mlx5_priv *priv = dev->data->dev_private;
1402         struct mlx5_devx_dbr_page *page = NULL;
1403         uint32_t i, j;
1404
1405         LIST_FOREACH(page, &priv->dbrpgs, next)
1406                 if (page->dbr_count < MLX5_DBR_PER_PAGE)
1407                         break;
1408         if (!page) { /* No page with free door-bell exists. */
1409                 page = mlx5_alloc_dbr_page(dev);
1410                 if (!page) /* Failed to allocate new page. */
1411                         return (-1);
1412                 LIST_INSERT_HEAD(&priv->dbrpgs, page, next);
1413         }
1414         /* Loop to find bitmap part with clear bit. */
1415         for (i = 0;
1416              i < MLX5_DBR_BITMAP_SIZE && page->dbr_bitmap[i] == UINT64_MAX;
1417              i++)
1418                 ; /* Empty. */
1419         /* Find the first clear bit. */
1420         j = rte_bsf64(~page->dbr_bitmap[i]);
1421         assert(i < (MLX5_DBR_PER_PAGE / 64));
1422         page->dbr_bitmap[i] |= (1 << j);
1423         page->dbr_count++;
1424         *dbr_page = page;
1425         return (((i * 64) + j) * sizeof(uint64_t));
1426 }
1427
1428 /**
1429  * Release a door-bell record.
1430  *
1431  * @param [in] dev
1432  *   Pointer to Ethernet device.
1433  * @param [in] umem_id
1434  *   UMEM ID of page containing the door-bell record to release.
1435  * @param [in] offset
1436  *   Offset of door-bell record in page.
1437  *
1438  * @return
1439  *   0 on success, a negative error value otherwise.
1440  */
1441 int32_t
1442 mlx5_release_dbr(struct rte_eth_dev *dev, uint32_t umem_id, uint64_t offset)
1443 {
1444         struct mlx5_priv *priv = dev->data->dev_private;
1445         struct mlx5_devx_dbr_page *page = NULL;
1446         int ret = 0;
1447
1448         LIST_FOREACH(page, &priv->dbrpgs, next)
1449                 /* Find the page this address belongs to. */
1450                 if (page->umem->umem_id == umem_id)
1451                         break;
1452         if (!page)
1453                 return -EINVAL;
1454         page->dbr_count--;
1455         if (!page->dbr_count) {
1456                 /* Page not used, free it and remove from list. */
1457                 LIST_REMOVE(page, next);
1458                 if (page->umem)
1459                         ret = -mlx5_glue->devx_umem_dereg(page->umem);
1460                 rte_free(page);
1461         } else {
1462                 /* Mark in bitmap that this door-bell is not in use. */
1463                 offset /= MLX5_DBR_SIZE;
1464                 int i = offset / 64;
1465                 int j = offset % 64;
1466
1467                 page->dbr_bitmap[i] &= ~(1 << j);
1468         }
1469         return ret;
1470 }
1471
1472 /**
1473  * Spawn an Ethernet device from Verbs information.
1474  *
1475  * @param dpdk_dev
1476  *   Backing DPDK device.
1477  * @param spawn
1478  *   Verbs device parameters (name, port, switch_info) to spawn.
1479  * @param config
1480  *   Device configuration parameters.
1481  *
1482  * @return
1483  *   A valid Ethernet device object on success, NULL otherwise and rte_errno
1484  *   is set. The following errors are defined:
1485  *
1486  *   EBUSY: device is not supposed to be spawned.
1487  *   EEXIST: device is already spawned
1488  */
1489 static struct rte_eth_dev *
1490 mlx5_dev_spawn(struct rte_device *dpdk_dev,
1491                struct mlx5_dev_spawn_data *spawn,
1492                struct mlx5_dev_config config)
1493 {
1494         const struct mlx5_switch_info *switch_info = &spawn->info;
1495         struct mlx5_ibv_shared *sh = NULL;
1496         struct ibv_port_attr port_attr;
1497         struct mlx5dv_context dv_attr = { .comp_mask = 0 };
1498         struct rte_eth_dev *eth_dev = NULL;
1499         struct mlx5_priv *priv = NULL;
1500         int err = 0;
1501         unsigned int hw_padding = 0;
1502         unsigned int mps;
1503         unsigned int cqe_comp;
1504         unsigned int cqe_pad = 0;
1505         unsigned int tunnel_en = 0;
1506         unsigned int mpls_en = 0;
1507         unsigned int swp = 0;
1508         unsigned int mprq = 0;
1509         unsigned int mprq_min_stride_size_n = 0;
1510         unsigned int mprq_max_stride_size_n = 0;
1511         unsigned int mprq_min_stride_num_n = 0;
1512         unsigned int mprq_max_stride_num_n = 0;
1513         struct rte_ether_addr mac;
1514         char name[RTE_ETH_NAME_MAX_LEN];
1515         int own_domain_id = 0;
1516         uint16_t port_id;
1517         unsigned int i;
1518
1519         /* Determine if this port representor is supposed to be spawned. */
1520         if (switch_info->representor && dpdk_dev->devargs) {
1521                 struct rte_eth_devargs eth_da;
1522
1523                 err = rte_eth_devargs_parse(dpdk_dev->devargs->args, &eth_da);
1524                 if (err) {
1525                         rte_errno = -err;
1526                         DRV_LOG(ERR, "failed to process device arguments: %s",
1527                                 strerror(rte_errno));
1528                         return NULL;
1529                 }
1530                 for (i = 0; i < eth_da.nb_representor_ports; ++i)
1531                         if (eth_da.representor_ports[i] ==
1532                             (uint16_t)switch_info->port_name)
1533                                 break;
1534                 if (i == eth_da.nb_representor_ports) {
1535                         rte_errno = EBUSY;
1536                         return NULL;
1537                 }
1538         }
1539         /* Build device name. */
1540         if (!switch_info->representor)
1541                 strlcpy(name, dpdk_dev->name, sizeof(name));
1542         else
1543                 snprintf(name, sizeof(name), "%s_representor_%u",
1544                          dpdk_dev->name, switch_info->port_name);
1545         /* check if the device is already spawned */
1546         if (rte_eth_dev_get_port_by_name(name, &port_id) == 0) {
1547                 rte_errno = EEXIST;
1548                 return NULL;
1549         }
1550         DRV_LOG(DEBUG, "naming Ethernet device \"%s\"", name);
1551         if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
1552                 eth_dev = rte_eth_dev_attach_secondary(name);
1553                 if (eth_dev == NULL) {
1554                         DRV_LOG(ERR, "can not attach rte ethdev");
1555                         rte_errno = ENOMEM;
1556                         return NULL;
1557                 }
1558                 eth_dev->device = dpdk_dev;
1559                 eth_dev->dev_ops = &mlx5_dev_sec_ops;
1560                 err = mlx5_proc_priv_init(eth_dev);
1561                 if (err)
1562                         return NULL;
1563                 /* Receive command fd from primary process */
1564                 err = mlx5_mp_req_verbs_cmd_fd(eth_dev);
1565                 if (err < 0)
1566                         return NULL;
1567                 /* Remap UAR for Tx queues. */
1568                 err = mlx5_tx_uar_init_secondary(eth_dev, err);
1569                 if (err)
1570                         return NULL;
1571                 /*
1572                  * Ethdev pointer is still required as input since
1573                  * the primary device is not accessible from the
1574                  * secondary process.
1575                  */
1576                 eth_dev->rx_pkt_burst = mlx5_select_rx_function(eth_dev);
1577                 eth_dev->tx_pkt_burst = mlx5_select_tx_function(eth_dev);
1578                 return eth_dev;
1579         }
1580         sh = mlx5_alloc_shared_ibctx(spawn);
1581         if (!sh)
1582                 return NULL;
1583         config.devx = sh->devx;
1584 #ifdef HAVE_MLX5DV_DR_ACTION_DEST_DEVX_TIR
1585         config.dest_tir = 1;
1586 #endif
1587 #ifdef HAVE_IBV_MLX5_MOD_SWP
1588         dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_SWP;
1589 #endif
1590         /*
1591          * Multi-packet send is supported by ConnectX-4 Lx PF as well
1592          * as all ConnectX-5 devices.
1593          */
1594 #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
1595         dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS;
1596 #endif
1597 #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
1598         dv_attr.comp_mask |= MLX5DV_CONTEXT_MASK_STRIDING_RQ;
1599 #endif
1600         mlx5_glue->dv_query_device(sh->ctx, &dv_attr);
1601         if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
1602                 if (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
1603                         DRV_LOG(DEBUG, "enhanced MPW is supported");
1604                         mps = MLX5_MPW_ENHANCED;
1605                 } else {
1606                         DRV_LOG(DEBUG, "MPW is supported");
1607                         mps = MLX5_MPW;
1608                 }
1609         } else {
1610                 DRV_LOG(DEBUG, "MPW isn't supported");
1611                 mps = MLX5_MPW_DISABLED;
1612         }
1613 #ifdef HAVE_IBV_MLX5_MOD_SWP
1614         if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_SWP)
1615                 swp = dv_attr.sw_parsing_caps.sw_parsing_offloads;
1616         DRV_LOG(DEBUG, "SWP support: %u", swp);
1617 #endif
1618         config.swp = !!swp;
1619 #ifdef HAVE_IBV_DEVICE_STRIDING_RQ_SUPPORT
1620         if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_STRIDING_RQ) {
1621                 struct mlx5dv_striding_rq_caps mprq_caps =
1622                         dv_attr.striding_rq_caps;
1623
1624                 DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %d",
1625                         mprq_caps.min_single_stride_log_num_of_bytes);
1626                 DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %d",
1627                         mprq_caps.max_single_stride_log_num_of_bytes);
1628                 DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %d",
1629                         mprq_caps.min_single_wqe_log_num_of_strides);
1630                 DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %d",
1631                         mprq_caps.max_single_wqe_log_num_of_strides);
1632                 DRV_LOG(DEBUG, "\tsupported_qpts: %d",
1633                         mprq_caps.supported_qpts);
1634                 DRV_LOG(DEBUG, "device supports Multi-Packet RQ");
1635                 mprq = 1;
1636                 mprq_min_stride_size_n =
1637                         mprq_caps.min_single_stride_log_num_of_bytes;
1638                 mprq_max_stride_size_n =
1639                         mprq_caps.max_single_stride_log_num_of_bytes;
1640                 mprq_min_stride_num_n =
1641                         mprq_caps.min_single_wqe_log_num_of_strides;
1642                 mprq_max_stride_num_n =
1643                         mprq_caps.max_single_wqe_log_num_of_strides;
1644                 config.mprq.stride_num_n = RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
1645                                                    mprq_min_stride_num_n);
1646         }
1647 #endif
1648         if (RTE_CACHE_LINE_SIZE == 128 &&
1649             !(dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP))
1650                 cqe_comp = 0;
1651         else
1652                 cqe_comp = 1;
1653         config.cqe_comp = cqe_comp;
1654 #ifdef HAVE_IBV_MLX5_MOD_CQE_128B_PAD
1655         /* Whether device supports 128B Rx CQE padding. */
1656         cqe_pad = RTE_CACHE_LINE_SIZE == 128 &&
1657                   (dv_attr.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_PAD);
1658 #endif
1659 #ifdef HAVE_IBV_DEVICE_TUNNEL_SUPPORT
1660         if (dv_attr.comp_mask & MLX5DV_CONTEXT_MASK_TUNNEL_OFFLOADS) {
1661                 tunnel_en = ((dv_attr.tunnel_offloads_caps &
1662                               MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_VXLAN) &&
1663                              (dv_attr.tunnel_offloads_caps &
1664                               MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_GRE));
1665         }
1666         DRV_LOG(DEBUG, "tunnel offloading is %ssupported",
1667                 tunnel_en ? "" : "not ");
1668 #else
1669         DRV_LOG(WARNING,
1670                 "tunnel offloading disabled due to old OFED/rdma-core version");
1671 #endif
1672         config.tunnel_en = tunnel_en;
1673 #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
1674         mpls_en = ((dv_attr.tunnel_offloads_caps &
1675                     MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_GRE) &&
1676                    (dv_attr.tunnel_offloads_caps &
1677                     MLX5DV_RAW_PACKET_CAP_TUNNELED_OFFLOAD_CW_MPLS_OVER_UDP));
1678         DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is %ssupported",
1679                 mpls_en ? "" : "not ");
1680 #else
1681         DRV_LOG(WARNING, "MPLS over GRE/UDP tunnel offloading disabled due to"
1682                 " old OFED/rdma-core version or firmware configuration");
1683 #endif
1684         config.mpls_en = mpls_en;
1685         /* Check port status. */
1686         err = mlx5_glue->query_port(sh->ctx, spawn->ibv_port, &port_attr);
1687         if (err) {
1688                 DRV_LOG(ERR, "port query failed: %s", strerror(err));
1689                 goto error;
1690         }
1691         if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
1692                 DRV_LOG(ERR, "port is not configured in Ethernet mode");
1693                 err = EINVAL;
1694                 goto error;
1695         }
1696         if (port_attr.state != IBV_PORT_ACTIVE)
1697                 DRV_LOG(DEBUG, "port is not active: \"%s\" (%d)",
1698                         mlx5_glue->port_state_str(port_attr.state),
1699                         port_attr.state);
1700         /* Allocate private eth device data. */
1701         priv = rte_zmalloc("ethdev private structure",
1702                            sizeof(*priv),
1703                            RTE_CACHE_LINE_SIZE);
1704         if (priv == NULL) {
1705                 DRV_LOG(ERR, "priv allocation failure");
1706                 err = ENOMEM;
1707                 goto error;
1708         }
1709         priv->sh = sh;
1710         priv->ibv_port = spawn->ibv_port;
1711         priv->mtu = RTE_ETHER_MTU;
1712 #ifndef RTE_ARCH_64
1713         /* Initialize UAR access locks for 32bit implementations. */
1714         rte_spinlock_init(&priv->uar_lock_cq);
1715         for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++)
1716                 rte_spinlock_init(&priv->uar_lock[i]);
1717 #endif
1718         /* Some internal functions rely on Netlink sockets, open them now. */
1719         priv->nl_socket_rdma = mlx5_nl_init(NETLINK_RDMA);
1720         priv->nl_socket_route = mlx5_nl_init(NETLINK_ROUTE);
1721         priv->nl_sn = 0;
1722         priv->representor = !!switch_info->representor;
1723         priv->master = !!switch_info->master;
1724         priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
1725         /*
1726          * Currently we support single E-Switch per PF configurations
1727          * only and vport_id field contains the vport index for
1728          * associated VF, which is deduced from representor port name.
1729          * For example, let's have the IB device port 10, it has
1730          * attached network device eth0, which has port name attribute
1731          * pf0vf2, we can deduce the VF number as 2, and set vport index
1732          * as 3 (2+1). This assigning schema should be changed if the
1733          * multiple E-Switch instances per PF configurations or/and PCI
1734          * subfunctions are added.
1735          */
1736         priv->vport_id = switch_info->representor ?
1737                          switch_info->port_name + 1 : -1;
1738         /* representor_id field keeps the unmodified port/VF index. */
1739         priv->representor_id = switch_info->representor ?
1740                                switch_info->port_name : -1;
1741         /*
1742          * Look for sibling devices in order to reuse their switch domain
1743          * if any, otherwise allocate one.
1744          */
1745         RTE_ETH_FOREACH_DEV_OF(port_id, dpdk_dev) {
1746                 const struct mlx5_priv *opriv =
1747                         rte_eth_devices[port_id].data->dev_private;
1748
1749                 if (!opriv ||
1750                         opriv->domain_id ==
1751                         RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID)
1752                         continue;
1753                 priv->domain_id = opriv->domain_id;
1754                 break;
1755         }
1756         if (priv->domain_id == RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
1757                 err = rte_eth_switch_domain_alloc(&priv->domain_id);
1758                 if (err) {
1759                         err = rte_errno;
1760                         DRV_LOG(ERR, "unable to allocate switch domain: %s",
1761                                 strerror(rte_errno));
1762                         goto error;
1763                 }
1764                 own_domain_id = 1;
1765         }
1766         err = mlx5_args(&config, dpdk_dev->devargs);
1767         if (err) {
1768                 err = rte_errno;
1769                 DRV_LOG(ERR, "failed to process device arguments: %s",
1770                         strerror(rte_errno));
1771                 goto error;
1772         }
1773         config.hw_csum = !!(sh->device_attr.device_cap_flags_ex &
1774                             IBV_DEVICE_RAW_IP_CSUM);
1775         DRV_LOG(DEBUG, "checksum offloading is %ssupported",
1776                 (config.hw_csum ? "" : "not "));
1777 #if !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) && \
1778         !defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
1779         DRV_LOG(DEBUG, "counters are not supported");
1780 #endif
1781 #ifndef HAVE_IBV_FLOW_DV_SUPPORT
1782         if (config.dv_flow_en) {
1783                 DRV_LOG(WARNING, "DV flow is not supported");
1784                 config.dv_flow_en = 0;
1785         }
1786 #endif
1787         config.ind_table_max_size =
1788                 sh->device_attr.rss_caps.max_rwq_indirection_table_size;
1789         /*
1790          * Remove this check once DPDK supports larger/variable
1791          * indirection tables.
1792          */
1793         if (config.ind_table_max_size > (unsigned int)ETH_RSS_RETA_SIZE_512)
1794                 config.ind_table_max_size = ETH_RSS_RETA_SIZE_512;
1795         DRV_LOG(DEBUG, "maximum Rx indirection table size is %u",
1796                 config.ind_table_max_size);
1797         config.hw_vlan_strip = !!(sh->device_attr.raw_packet_caps &
1798                                   IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
1799         DRV_LOG(DEBUG, "VLAN stripping is %ssupported",
1800                 (config.hw_vlan_strip ? "" : "not "));
1801         config.hw_fcs_strip = !!(sh->device_attr.raw_packet_caps &
1802                                  IBV_RAW_PACKET_CAP_SCATTER_FCS);
1803         DRV_LOG(DEBUG, "FCS stripping configuration is %ssupported",
1804                 (config.hw_fcs_strip ? "" : "not "));
1805 #if defined(HAVE_IBV_WQ_FLAG_RX_END_PADDING)
1806         hw_padding = !!sh->device_attr.rx_pad_end_addr_align;
1807 #elif defined(HAVE_IBV_WQ_FLAGS_PCI_WRITE_END_PADDING)
1808         hw_padding = !!(sh->device_attr.device_cap_flags_ex &
1809                         IBV_DEVICE_PCI_WRITE_END_PADDING);
1810 #endif
1811         if (config.hw_padding && !hw_padding) {
1812                 DRV_LOG(DEBUG, "Rx end alignment padding isn't supported");
1813                 config.hw_padding = 0;
1814         } else if (config.hw_padding) {
1815                 DRV_LOG(DEBUG, "Rx end alignment padding is enabled");
1816         }
1817         config.tso = (sh->device_attr.tso_caps.max_tso > 0 &&
1818                       (sh->device_attr.tso_caps.supported_qpts &
1819                        (1 << IBV_QPT_RAW_PACKET)));
1820         if (config.tso)
1821                 config.tso_max_payload_sz = sh->device_attr.tso_caps.max_tso;
1822         /*
1823          * MPW is disabled by default, while the Enhanced MPW is enabled
1824          * by default.
1825          */
1826         if (config.mps == MLX5_ARG_UNSET)
1827                 config.mps = (mps == MLX5_MPW_ENHANCED) ? MLX5_MPW_ENHANCED :
1828                                                           MLX5_MPW_DISABLED;
1829         else
1830                 config.mps = config.mps ? mps : MLX5_MPW_DISABLED;
1831         DRV_LOG(INFO, "%sMPS is %s",
1832                 config.mps == MLX5_MPW_ENHANCED ? "enhanced " : "",
1833                 config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
1834         if (config.cqe_comp && !cqe_comp) {
1835                 DRV_LOG(WARNING, "Rx CQE compression isn't supported");
1836                 config.cqe_comp = 0;
1837         }
1838         if (config.cqe_pad && !cqe_pad) {
1839                 DRV_LOG(WARNING, "Rx CQE padding isn't supported");
1840                 config.cqe_pad = 0;
1841         } else if (config.cqe_pad) {
1842                 DRV_LOG(INFO, "Rx CQE padding is enabled");
1843         }
1844         if (config.devx) {
1845                 priv->counter_fallback = 0;
1846                 err = mlx5_devx_cmd_query_hca_attr(sh->ctx, &config.hca_attr);
1847                 if (err) {
1848                         err = -err;
1849                         goto error;
1850                 }
1851                 if (!config.hca_attr.flow_counters_dump)
1852                         priv->counter_fallback = 1;
1853 #ifndef HAVE_IBV_DEVX_ASYNC
1854                 priv->counter_fallback = 1;
1855 #endif
1856                 if (priv->counter_fallback)
1857                         DRV_LOG(INFO, "Use fall-back DV counter management\n");
1858                 /* Check for LRO support. */
1859                 if (config.dest_tir && mprq && config.hca_attr.lro_cap) {
1860                         /* TBD check tunnel lro caps. */
1861                         config.lro.supported = config.hca_attr.lro_cap;
1862                         DRV_LOG(DEBUG, "Device supports LRO");
1863                         /*
1864                          * If LRO timeout is not configured by application,
1865                          * use the minimal supported value.
1866                          */
1867                         if (!config.lro.timeout)
1868                                 config.lro.timeout =
1869                                 config.hca_attr.lro_timer_supported_periods[0];
1870                         DRV_LOG(DEBUG, "LRO session timeout set to %d usec",
1871                                 config.lro.timeout);
1872                         config.mprq.enabled = 1;
1873                         DRV_LOG(DEBUG, "Enable MPRQ for LRO use");
1874                 }
1875         }
1876         if (config.mprq.enabled && mprq) {
1877                 if (config.mprq.stride_num_n > mprq_max_stride_num_n ||
1878                     config.mprq.stride_num_n < mprq_min_stride_num_n) {
1879                         config.mprq.stride_num_n =
1880                                 RTE_MAX(MLX5_MPRQ_STRIDE_NUM_N,
1881                                         mprq_min_stride_num_n);
1882                         DRV_LOG(WARNING,
1883                                 "the number of strides"
1884                                 " for Multi-Packet RQ is out of range,"
1885                                 " setting default value (%u)",
1886                                 1 << config.mprq.stride_num_n);
1887                 }
1888                 config.mprq.min_stride_size_n = mprq_min_stride_size_n;
1889                 config.mprq.max_stride_size_n = mprq_max_stride_size_n;
1890         } else if (config.mprq.enabled && !mprq) {
1891                 DRV_LOG(WARNING, "Multi-Packet RQ isn't supported");
1892                 config.mprq.enabled = 0;
1893         }
1894         if (config.max_dump_files_num == 0)
1895                 config.max_dump_files_num = 128;
1896         eth_dev = rte_eth_dev_allocate(name);
1897         if (eth_dev == NULL) {
1898                 DRV_LOG(ERR, "can not allocate rte ethdev");
1899                 err = ENOMEM;
1900                 goto error;
1901         }
1902         /* Flag to call rte_eth_dev_release_port() in rte_eth_dev_close(). */
1903         eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
1904         if (priv->representor) {
1905                 eth_dev->data->dev_flags |= RTE_ETH_DEV_REPRESENTOR;
1906                 eth_dev->data->representor_id = priv->representor_id;
1907         }
1908         /*
1909          * Store associated network device interface index. This index
1910          * is permanent throughout the lifetime of device. So, we may store
1911          * the ifindex here and use the cached value further.
1912          */
1913         assert(spawn->ifindex);
1914         priv->if_index = spawn->ifindex;
1915         eth_dev->data->dev_private = priv;
1916         priv->dev_data = eth_dev->data;
1917         eth_dev->data->mac_addrs = priv->mac;
1918         eth_dev->device = dpdk_dev;
1919         /* Configure the first MAC address by default. */
1920         if (mlx5_get_mac(eth_dev, &mac.addr_bytes)) {
1921                 DRV_LOG(ERR,
1922                         "port %u cannot get MAC address, is mlx5_en"
1923                         " loaded? (errno: %s)",
1924                         eth_dev->data->port_id, strerror(rte_errno));
1925                 err = ENODEV;
1926                 goto error;
1927         }
1928         DRV_LOG(INFO,
1929                 "port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
1930                 eth_dev->data->port_id,
1931                 mac.addr_bytes[0], mac.addr_bytes[1],
1932                 mac.addr_bytes[2], mac.addr_bytes[3],
1933                 mac.addr_bytes[4], mac.addr_bytes[5]);
1934 #ifndef NDEBUG
1935         {
1936                 char ifname[IF_NAMESIZE];
1937
1938                 if (mlx5_get_ifname(eth_dev, &ifname) == 0)
1939                         DRV_LOG(DEBUG, "port %u ifname is \"%s\"",
1940                                 eth_dev->data->port_id, ifname);
1941                 else
1942                         DRV_LOG(DEBUG, "port %u ifname is unknown",
1943                                 eth_dev->data->port_id);
1944         }
1945 #endif
1946         /* Get actual MTU if possible. */
1947         err = mlx5_get_mtu(eth_dev, &priv->mtu);
1948         if (err) {
1949                 err = rte_errno;
1950                 goto error;
1951         }
1952         DRV_LOG(DEBUG, "port %u MTU is %u", eth_dev->data->port_id,
1953                 priv->mtu);
1954         /* Initialize burst functions to prevent crashes before link-up. */
1955         eth_dev->rx_pkt_burst = removed_rx_burst;
1956         eth_dev->tx_pkt_burst = removed_tx_burst;
1957         eth_dev->dev_ops = &mlx5_dev_ops;
1958         /* Register MAC address. */
1959         claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
1960         if (config.vf && config.vf_nl_en)
1961                 mlx5_nl_mac_addr_sync(eth_dev);
1962         TAILQ_INIT(&priv->flows);
1963         TAILQ_INIT(&priv->ctrl_flows);
1964         /* Hint libmlx5 to use PMD allocator for data plane resources */
1965         struct mlx5dv_ctx_allocators alctr = {
1966                 .alloc = &mlx5_alloc_verbs_buf,
1967                 .free = &mlx5_free_verbs_buf,
1968                 .data = priv,
1969         };
1970         mlx5_glue->dv_set_context_attr(sh->ctx,
1971                                        MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
1972                                        (void *)((uintptr_t)&alctr));
1973         /* Bring Ethernet device up. */
1974         DRV_LOG(DEBUG, "port %u forcing Ethernet interface up",
1975                 eth_dev->data->port_id);
1976         mlx5_set_link_up(eth_dev);
1977         /*
1978          * Even though the interrupt handler is not installed yet,
1979          * interrupts will still trigger on the async_fd from
1980          * Verbs context returned by ibv_open_device().
1981          */
1982         mlx5_link_update(eth_dev, 0);
1983 #ifdef HAVE_MLX5DV_DR_ESWITCH
1984         if (!(config.hca_attr.eswitch_manager && config.dv_flow_en &&
1985               (switch_info->representor || switch_info->master)))
1986                 config.dv_esw_en = 0;
1987 #else
1988         config.dv_esw_en = 0;
1989 #endif
1990         /* Detect minimal data bytes to inline. */
1991         mlx5_set_min_inline(spawn, &config);
1992         /* Store device configuration on private structure. */
1993         priv->config = config;
1994         if (config.dv_flow_en) {
1995                 err = mlx5_alloc_shared_dr(priv);
1996                 if (err)
1997                         goto error;
1998         }
1999         /* Supported Verbs flow priority number detection. */
2000         err = mlx5_flow_discover_priorities(eth_dev);
2001         if (err < 0) {
2002                 err = -err;
2003                 goto error;
2004         }
2005         priv->config.flow_prio = err;
2006         /* Add device to memory callback list. */
2007         rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
2008         LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list,
2009                          sh, mem_event_cb);
2010         rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
2011         return eth_dev;
2012 error:
2013         if (priv) {
2014                 if (priv->sh)
2015                         mlx5_free_shared_dr(priv);
2016                 if (priv->nl_socket_route >= 0)
2017                         close(priv->nl_socket_route);
2018                 if (priv->nl_socket_rdma >= 0)
2019                         close(priv->nl_socket_rdma);
2020                 if (own_domain_id)
2021                         claim_zero(rte_eth_switch_domain_free(priv->domain_id));
2022                 rte_free(priv);
2023                 if (eth_dev != NULL)
2024                         eth_dev->data->dev_private = NULL;
2025         }
2026         if (eth_dev != NULL) {
2027                 /* mac_addrs must not be freed alone because part of dev_private */
2028                 eth_dev->data->mac_addrs = NULL;
2029                 rte_eth_dev_release_port(eth_dev);
2030         }
2031         if (sh)
2032                 mlx5_free_shared_ibctx(sh);
2033         assert(err > 0);
2034         rte_errno = err;
2035         return NULL;
2036 }
2037
2038 /**
2039  * Comparison callback to sort device data.
2040  *
2041  * This is meant to be used with qsort().
2042  *
2043  * @param a[in]
2044  *   Pointer to pointer to first data object.
2045  * @param b[in]
2046  *   Pointer to pointer to second data object.
2047  *
2048  * @return
2049  *   0 if both objects are equal, less than 0 if the first argument is less
2050  *   than the second, greater than 0 otherwise.
2051  */
2052 static int
2053 mlx5_dev_spawn_data_cmp(const void *a, const void *b)
2054 {
2055         const struct mlx5_switch_info *si_a =
2056                 &((const struct mlx5_dev_spawn_data *)a)->info;
2057         const struct mlx5_switch_info *si_b =
2058                 &((const struct mlx5_dev_spawn_data *)b)->info;
2059         int ret;
2060
2061         /* Master device first. */
2062         ret = si_b->master - si_a->master;
2063         if (ret)
2064                 return ret;
2065         /* Then representor devices. */
2066         ret = si_b->representor - si_a->representor;
2067         if (ret)
2068                 return ret;
2069         /* Unidentified devices come last in no specific order. */
2070         if (!si_a->representor)
2071                 return 0;
2072         /* Order representors by name. */
2073         return si_a->port_name - si_b->port_name;
2074 }
2075
2076 /**
2077  * DPDK callback to register a PCI device.
2078  *
2079  * This function spawns Ethernet devices out of a given PCI device.
2080  *
2081  * @param[in] pci_drv
2082  *   PCI driver structure (mlx5_driver).
2083  * @param[in] pci_dev
2084  *   PCI device information.
2085  *
2086  * @return
2087  *   0 on success, a negative errno value otherwise and rte_errno is set.
2088  */
2089 static int
2090 mlx5_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
2091                struct rte_pci_device *pci_dev)
2092 {
2093         struct ibv_device **ibv_list;
2094         /*
2095          * Number of found IB Devices matching with requested PCI BDF.
2096          * nd != 1 means there are multiple IB devices over the same
2097          * PCI device and we have representors and master.
2098          */
2099         unsigned int nd = 0;
2100         /*
2101          * Number of found IB device Ports. nd = 1 and np = 1..n means
2102          * we have the single multiport IB device, and there may be
2103          * representors attached to some of found ports.
2104          */
2105         unsigned int np = 0;
2106         /*
2107          * Number of DPDK ethernet devices to Spawn - either over
2108          * multiple IB devices or multiple ports of single IB device.
2109          * Actually this is the number of iterations to spawn.
2110          */
2111         unsigned int ns = 0;
2112         struct mlx5_dev_config dev_config;
2113         int ret;
2114
2115         ret = mlx5_init_once();
2116         if (ret) {
2117                 DRV_LOG(ERR, "unable to init PMD global data: %s",
2118                         strerror(rte_errno));
2119                 return -rte_errno;
2120         }
2121         assert(pci_drv == &mlx5_driver);
2122         errno = 0;
2123         ibv_list = mlx5_glue->get_device_list(&ret);
2124         if (!ibv_list) {
2125                 rte_errno = errno ? errno : ENOSYS;
2126                 DRV_LOG(ERR, "cannot list devices, is ib_uverbs loaded?");
2127                 return -rte_errno;
2128         }
2129         /*
2130          * First scan the list of all Infiniband devices to find
2131          * matching ones, gathering into the list.
2132          */
2133         struct ibv_device *ibv_match[ret + 1];
2134         int nl_route = -1;
2135         int nl_rdma = -1;
2136         unsigned int i;
2137
2138         while (ret-- > 0) {
2139                 struct rte_pci_addr pci_addr;
2140
2141                 DRV_LOG(DEBUG, "checking device \"%s\"", ibv_list[ret]->name);
2142                 if (mlx5_ibv_device_to_pci_addr(ibv_list[ret], &pci_addr))
2143                         continue;
2144                 if (pci_dev->addr.domain != pci_addr.domain ||
2145                     pci_dev->addr.bus != pci_addr.bus ||
2146                     pci_dev->addr.devid != pci_addr.devid ||
2147                     pci_dev->addr.function != pci_addr.function)
2148                         continue;
2149                 DRV_LOG(INFO, "PCI information matches for device \"%s\"",
2150                         ibv_list[ret]->name);
2151                 ibv_match[nd++] = ibv_list[ret];
2152         }
2153         ibv_match[nd] = NULL;
2154         if (!nd) {
2155                 /* No device matches, just complain and bail out. */
2156                 mlx5_glue->free_device_list(ibv_list);
2157                 DRV_LOG(WARNING,
2158                         "no Verbs device matches PCI device " PCI_PRI_FMT ","
2159                         " are kernel drivers loaded?",
2160                         pci_dev->addr.domain, pci_dev->addr.bus,
2161                         pci_dev->addr.devid, pci_dev->addr.function);
2162                 rte_errno = ENOENT;
2163                 ret = -rte_errno;
2164                 return ret;
2165         }
2166         nl_route = mlx5_nl_init(NETLINK_ROUTE);
2167         nl_rdma = mlx5_nl_init(NETLINK_RDMA);
2168         if (nd == 1) {
2169                 /*
2170                  * Found single matching device may have multiple ports.
2171                  * Each port may be representor, we have to check the port
2172                  * number and check the representors existence.
2173                  */
2174                 if (nl_rdma >= 0)
2175                         np = mlx5_nl_portnum(nl_rdma, ibv_match[0]->name);
2176                 if (!np)
2177                         DRV_LOG(WARNING, "can not get IB device \"%s\""
2178                                          " ports number", ibv_match[0]->name);
2179         }
2180         /*
2181          * Now we can determine the maximal
2182          * amount of devices to be spawned.
2183          */
2184         struct mlx5_dev_spawn_data list[np ? np : nd];
2185
2186         if (np > 1) {
2187                 /*
2188                  * Single IB device with multiple ports found,
2189                  * it may be E-Switch master device and representors.
2190                  * We have to perform identification trough the ports.
2191                  */
2192                 assert(nl_rdma >= 0);
2193                 assert(ns == 0);
2194                 assert(nd == 1);
2195                 for (i = 1; i <= np; ++i) {
2196                         list[ns].max_port = np;
2197                         list[ns].ibv_port = i;
2198                         list[ns].ibv_dev = ibv_match[0];
2199                         list[ns].eth_dev = NULL;
2200                         list[ns].pci_dev = pci_dev;
2201                         list[ns].ifindex = mlx5_nl_ifindex
2202                                         (nl_rdma, list[ns].ibv_dev->name, i);
2203                         if (!list[ns].ifindex) {
2204                                 /*
2205                                  * No network interface index found for the
2206                                  * specified port, it means there is no
2207                                  * representor on this port. It's OK,
2208                                  * there can be disabled ports, for example
2209                                  * if sriov_numvfs < sriov_totalvfs.
2210                                  */
2211                                 continue;
2212                         }
2213                         ret = -1;
2214                         if (nl_route >= 0)
2215                                 ret = mlx5_nl_switch_info
2216                                                (nl_route,
2217                                                 list[ns].ifindex,
2218                                                 &list[ns].info);
2219                         if (ret || (!list[ns].info.representor &&
2220                                     !list[ns].info.master)) {
2221                                 /*
2222                                  * We failed to recognize representors with
2223                                  * Netlink, let's try to perform the task
2224                                  * with sysfs.
2225                                  */
2226                                 ret =  mlx5_sysfs_switch_info
2227                                                 (list[ns].ifindex,
2228                                                  &list[ns].info);
2229                         }
2230                         if (!ret && (list[ns].info.representor ^
2231                                      list[ns].info.master))
2232                                 ns++;
2233                 }
2234                 if (!ns) {
2235                         DRV_LOG(ERR,
2236                                 "unable to recognize master/representors"
2237                                 " on the IB device with multiple ports");
2238                         rte_errno = ENOENT;
2239                         ret = -rte_errno;
2240                         goto exit;
2241                 }
2242         } else {
2243                 /*
2244                  * The existence of several matching entries (nd > 1) means
2245                  * port representors have been instantiated. No existing Verbs
2246                  * call nor sysfs entries can tell them apart, this can only
2247                  * be done through Netlink calls assuming kernel drivers are
2248                  * recent enough to support them.
2249                  *
2250                  * In the event of identification failure through Netlink,
2251                  * try again through sysfs, then:
2252                  *
2253                  * 1. A single IB device matches (nd == 1) with single
2254                  *    port (np=0/1) and is not a representor, assume
2255                  *    no switch support.
2256                  *
2257                  * 2. Otherwise no safe assumptions can be made;
2258                  *    complain louder and bail out.
2259                  */
2260                 np = 1;
2261                 for (i = 0; i != nd; ++i) {
2262                         memset(&list[ns].info, 0, sizeof(list[ns].info));
2263                         list[ns].max_port = 1;
2264                         list[ns].ibv_port = 1;
2265                         list[ns].ibv_dev = ibv_match[i];
2266                         list[ns].eth_dev = NULL;
2267                         list[ns].pci_dev = pci_dev;
2268                         list[ns].ifindex = 0;
2269                         if (nl_rdma >= 0)
2270                                 list[ns].ifindex = mlx5_nl_ifindex
2271                                         (nl_rdma, list[ns].ibv_dev->name, 1);
2272                         if (!list[ns].ifindex) {
2273                                 char ifname[IF_NAMESIZE];
2274
2275                                 /*
2276                                  * Netlink failed, it may happen with old
2277                                  * ib_core kernel driver (before 4.16).
2278                                  * We can assume there is old driver because
2279                                  * here we are processing single ports IB
2280                                  * devices. Let's try sysfs to retrieve
2281                                  * the ifindex. The method works for
2282                                  * master device only.
2283                                  */
2284                                 if (nd > 1) {
2285                                         /*
2286                                          * Multiple devices found, assume
2287                                          * representors, can not distinguish
2288                                          * master/representor and retrieve
2289                                          * ifindex via sysfs.
2290                                          */
2291                                         continue;
2292                                 }
2293                                 ret = mlx5_get_master_ifname
2294                                         (ibv_match[i]->ibdev_path, &ifname);
2295                                 if (!ret)
2296                                         list[ns].ifindex =
2297                                                 if_nametoindex(ifname);
2298                                 if (!list[ns].ifindex) {
2299                                         /*
2300                                          * No network interface index found
2301                                          * for the specified device, it means
2302                                          * there it is neither representor
2303                                          * nor master.
2304                                          */
2305                                         continue;
2306                                 }
2307                         }
2308                         ret = -1;
2309                         if (nl_route >= 0)
2310                                 ret = mlx5_nl_switch_info
2311                                                (nl_route,
2312                                                 list[ns].ifindex,
2313                                                 &list[ns].info);
2314                         if (ret || (!list[ns].info.representor &&
2315                                     !list[ns].info.master)) {
2316                                 /*
2317                                  * We failed to recognize representors with
2318                                  * Netlink, let's try to perform the task
2319                                  * with sysfs.
2320                                  */
2321                                 ret =  mlx5_sysfs_switch_info
2322                                                 (list[ns].ifindex,
2323                                                  &list[ns].info);
2324                         }
2325                         if (!ret && (list[ns].info.representor ^
2326                                      list[ns].info.master)) {
2327                                 ns++;
2328                         } else if ((nd == 1) &&
2329                                    !list[ns].info.representor &&
2330                                    !list[ns].info.master) {
2331                                 /*
2332                                  * Single IB device with
2333                                  * one physical port and
2334                                  * attached network device.
2335                                  * May be SRIOV is not enabled
2336                                  * or there is no representors.
2337                                  */
2338                                 DRV_LOG(INFO, "no E-Switch support detected");
2339                                 ns++;
2340                                 break;
2341                         }
2342                 }
2343                 if (!ns) {
2344                         DRV_LOG(ERR,
2345                                 "unable to recognize master/representors"
2346                                 " on the multiple IB devices");
2347                         rte_errno = ENOENT;
2348                         ret = -rte_errno;
2349                         goto exit;
2350                 }
2351         }
2352         assert(ns);
2353         /*
2354          * Sort list to probe devices in natural order for users convenience
2355          * (i.e. master first, then representors from lowest to highest ID).
2356          */
2357         qsort(list, ns, sizeof(*list), mlx5_dev_spawn_data_cmp);
2358         /* Default configuration. */
2359         dev_config = (struct mlx5_dev_config){
2360                 .hw_padding = 0,
2361                 .mps = MLX5_ARG_UNSET,
2362                 .rx_vec_en = 1,
2363                 .txq_inline_max = MLX5_ARG_UNSET,
2364                 .txq_inline_min = MLX5_ARG_UNSET,
2365                 .txq_inline_mpw = MLX5_ARG_UNSET,
2366                 .txqs_inline = MLX5_ARG_UNSET,
2367                 .vf_nl_en = 1,
2368                 .mr_ext_memseg_en = 1,
2369                 .mprq = {
2370                         .enabled = 0, /* Disabled by default. */
2371                         .stride_num_n = MLX5_MPRQ_STRIDE_NUM_N,
2372                         .max_memcpy_len = MLX5_MPRQ_MEMCPY_DEFAULT_LEN,
2373                         .min_rxqs_num = MLX5_MPRQ_MIN_RXQS,
2374                 },
2375                 .dv_esw_en = 1,
2376         };
2377         /* Device specific configuration. */
2378         switch (pci_dev->id.device_id) {
2379         case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
2380         case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
2381         case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
2382         case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
2383                 dev_config.vf = 1;
2384                 break;
2385         default:
2386                 break;
2387         }
2388         for (i = 0; i != ns; ++i) {
2389                 uint32_t restore;
2390
2391                 list[i].eth_dev = mlx5_dev_spawn(&pci_dev->device,
2392                                                  &list[i],
2393                                                  dev_config);
2394                 if (!list[i].eth_dev) {
2395                         if (rte_errno != EBUSY && rte_errno != EEXIST)
2396                                 break;
2397                         /* Device is disabled or already spawned. Ignore it. */
2398                         continue;
2399                 }
2400                 restore = list[i].eth_dev->data->dev_flags;
2401                 rte_eth_copy_pci_info(list[i].eth_dev, pci_dev);
2402                 /* Restore non-PCI flags cleared by the above call. */
2403                 list[i].eth_dev->data->dev_flags |= restore;
2404                 rte_eth_dev_probing_finish(list[i].eth_dev);
2405         }
2406         if (i != ns) {
2407                 DRV_LOG(ERR,
2408                         "probe of PCI device " PCI_PRI_FMT " aborted after"
2409                         " encountering an error: %s",
2410                         pci_dev->addr.domain, pci_dev->addr.bus,
2411                         pci_dev->addr.devid, pci_dev->addr.function,
2412                         strerror(rte_errno));
2413                 ret = -rte_errno;
2414                 /* Roll back. */
2415                 while (i--) {
2416                         if (!list[i].eth_dev)
2417                                 continue;
2418                         mlx5_dev_close(list[i].eth_dev);
2419                         /* mac_addrs must not be freed because in dev_private */
2420                         list[i].eth_dev->data->mac_addrs = NULL;
2421                         claim_zero(rte_eth_dev_release_port(list[i].eth_dev));
2422                 }
2423                 /* Restore original error. */
2424                 rte_errno = -ret;
2425         } else {
2426                 ret = 0;
2427         }
2428 exit:
2429         /*
2430          * Do the routine cleanup:
2431          * - close opened Netlink sockets
2432          * - free the Infiniband device list
2433          */
2434         if (nl_rdma >= 0)
2435                 close(nl_rdma);
2436         if (nl_route >= 0)
2437                 close(nl_route);
2438         assert(ibv_list);
2439         mlx5_glue->free_device_list(ibv_list);
2440         return ret;
2441 }
2442
2443 /**
2444  * DPDK callback to remove a PCI device.
2445  *
2446  * This function removes all Ethernet devices belong to a given PCI device.
2447  *
2448  * @param[in] pci_dev
2449  *   Pointer to the PCI device.
2450  *
2451  * @return
2452  *   0 on success, the function cannot fail.
2453  */
2454 static int
2455 mlx5_pci_remove(struct rte_pci_device *pci_dev)
2456 {
2457         uint16_t port_id;
2458
2459         RTE_ETH_FOREACH_DEV_OF(port_id, &pci_dev->device)
2460                 rte_eth_dev_close(port_id);
2461         return 0;
2462 }
2463
2464 static const struct rte_pci_id mlx5_pci_id_map[] = {
2465         {
2466                 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2467                                PCI_DEVICE_ID_MELLANOX_CONNECTX4)
2468         },
2469         {
2470                 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2471                                PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
2472         },
2473         {
2474                 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2475                                PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
2476         },
2477         {
2478                 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2479                                PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
2480         },
2481         {
2482                 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2483                                PCI_DEVICE_ID_MELLANOX_CONNECTX5)
2484         },
2485         {
2486                 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2487                                PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
2488         },
2489         {
2490                 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2491                                PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
2492         },
2493         {
2494                 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2495                                PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
2496         },
2497         {
2498                 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2499                                PCI_DEVICE_ID_MELLANOX_CONNECTX5BF)
2500         },
2501         {
2502                 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2503                                PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF)
2504         },
2505         {
2506                 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2507                                 PCI_DEVICE_ID_MELLANOX_CONNECTX6)
2508         },
2509         {
2510                 RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
2511                                 PCI_DEVICE_ID_MELLANOX_CONNECTX6VF)
2512         },
2513         {
2514                 .vendor_id = 0
2515         }
2516 };
2517
2518 static struct rte_pci_driver mlx5_driver = {
2519         .driver = {
2520                 .name = MLX5_DRIVER_NAME
2521         },
2522         .id_table = mlx5_pci_id_map,
2523         .probe = mlx5_pci_probe,
2524         .remove = mlx5_pci_remove,
2525         .dma_map = mlx5_dma_map,
2526         .dma_unmap = mlx5_dma_unmap,
2527         .drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV |
2528                      RTE_PCI_DRV_PROBE_AGAIN,
2529 };
2530
2531 #ifdef RTE_IBVERBS_LINK_DLOPEN
2532
2533 /**
2534  * Suffix RTE_EAL_PMD_PATH with "-glue".
2535  *
2536  * This function performs a sanity check on RTE_EAL_PMD_PATH before
2537  * suffixing its last component.
2538  *
2539  * @param buf[out]
2540  *   Output buffer, should be large enough otherwise NULL is returned.
2541  * @param size
2542  *   Size of @p out.
2543  *
2544  * @return
2545  *   Pointer to @p buf or @p NULL in case suffix cannot be appended.
2546  */
2547 static char *
2548 mlx5_glue_path(char *buf, size_t size)
2549 {
2550         static const char *const bad[] = { "/", ".", "..", NULL };
2551         const char *path = RTE_EAL_PMD_PATH;
2552         size_t len = strlen(path);
2553         size_t off;
2554         int i;
2555
2556         while (len && path[len - 1] == '/')
2557                 --len;
2558         for (off = len; off && path[off - 1] != '/'; --off)
2559                 ;
2560         for (i = 0; bad[i]; ++i)
2561                 if (!strncmp(path + off, bad[i], (int)(len - off)))
2562                         goto error;
2563         i = snprintf(buf, size, "%.*s-glue", (int)len, path);
2564         if (i == -1 || (size_t)i >= size)
2565                 goto error;
2566         return buf;
2567 error:
2568         DRV_LOG(ERR,
2569                 "unable to append \"-glue\" to last component of"
2570                 " RTE_EAL_PMD_PATH (\"" RTE_EAL_PMD_PATH "\"),"
2571                 " please re-configure DPDK");
2572         return NULL;
2573 }
2574
2575 /**
2576  * Initialization routine for run-time dependency on rdma-core.
2577  */
2578 static int
2579 mlx5_glue_init(void)
2580 {
2581         char glue_path[sizeof(RTE_EAL_PMD_PATH) - 1 + sizeof("-glue")];
2582         const char *path[] = {
2583                 /*
2584                  * A basic security check is necessary before trusting
2585                  * MLX5_GLUE_PATH, which may override RTE_EAL_PMD_PATH.
2586                  */
2587                 (geteuid() == getuid() && getegid() == getgid() ?
2588                  getenv("MLX5_GLUE_PATH") : NULL),
2589                 /*
2590                  * When RTE_EAL_PMD_PATH is set, use its glue-suffixed
2591                  * variant, otherwise let dlopen() look up libraries on its
2592                  * own.
2593                  */
2594                 (*RTE_EAL_PMD_PATH ?
2595                  mlx5_glue_path(glue_path, sizeof(glue_path)) : ""),
2596         };
2597         unsigned int i = 0;
2598         void *handle = NULL;
2599         void **sym;
2600         const char *dlmsg;
2601
2602         while (!handle && i != RTE_DIM(path)) {
2603                 const char *end;
2604                 size_t len;
2605                 int ret;
2606
2607                 if (!path[i]) {
2608                         ++i;
2609                         continue;
2610                 }
2611                 end = strpbrk(path[i], ":;");
2612                 if (!end)
2613                         end = path[i] + strlen(path[i]);
2614                 len = end - path[i];
2615                 ret = 0;
2616                 do {
2617                         char name[ret + 1];
2618
2619                         ret = snprintf(name, sizeof(name), "%.*s%s" MLX5_GLUE,
2620                                        (int)len, path[i],
2621                                        (!len || *(end - 1) == '/') ? "" : "/");
2622                         if (ret == -1)
2623                                 break;
2624                         if (sizeof(name) != (size_t)ret + 1)
2625                                 continue;
2626                         DRV_LOG(DEBUG, "looking for rdma-core glue as \"%s\"",
2627                                 name);
2628                         handle = dlopen(name, RTLD_LAZY);
2629                         break;
2630                 } while (1);
2631                 path[i] = end + 1;
2632                 if (!*end)
2633                         ++i;
2634         }
2635         if (!handle) {
2636                 rte_errno = EINVAL;
2637                 dlmsg = dlerror();
2638                 if (dlmsg)
2639                         DRV_LOG(WARNING, "cannot load glue library: %s", dlmsg);
2640                 goto glue_error;
2641         }
2642         sym = dlsym(handle, "mlx5_glue");
2643         if (!sym || !*sym) {
2644                 rte_errno = EINVAL;
2645                 dlmsg = dlerror();
2646                 if (dlmsg)
2647                         DRV_LOG(ERR, "cannot resolve glue symbol: %s", dlmsg);
2648                 goto glue_error;
2649         }
2650         mlx5_glue = *sym;
2651         return 0;
2652 glue_error:
2653         if (handle)
2654                 dlclose(handle);
2655         DRV_LOG(WARNING,
2656                 "cannot initialize PMD due to missing run-time dependency on"
2657                 " rdma-core libraries (libibverbs, libmlx5)");
2658         return -rte_errno;
2659 }
2660
2661 #endif
2662
2663 /**
2664  * Driver initialization routine.
2665  */
2666 RTE_INIT(rte_mlx5_pmd_init)
2667 {
2668         /* Initialize driver log type. */
2669         mlx5_logtype = rte_log_register("pmd.net.mlx5");
2670         if (mlx5_logtype >= 0)
2671                 rte_log_set_level(mlx5_logtype, RTE_LOG_NOTICE);
2672
2673         /* Build the static tables for Verbs conversion. */
2674         mlx5_set_ptype_table();
2675         mlx5_set_cksum_table();
2676         mlx5_set_swp_types_table();
2677         /*
2678          * RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use
2679          * huge pages. Calling ibv_fork_init() during init allows
2680          * applications to use fork() safely for purposes other than
2681          * using this PMD, which is not supported in forked processes.
2682          */
2683         setenv("RDMAV_HUGEPAGES_SAFE", "1", 1);
2684         /* Match the size of Rx completion entry to the size of a cacheline. */
2685         if (RTE_CACHE_LINE_SIZE == 128)
2686                 setenv("MLX5_CQE_SIZE", "128", 0);
2687         /*
2688          * MLX5_DEVICE_FATAL_CLEANUP tells ibv_destroy functions to
2689          * cleanup all the Verbs resources even when the device was removed.
2690          */
2691         setenv("MLX5_DEVICE_FATAL_CLEANUP", "1", 1);
2692 #ifdef RTE_IBVERBS_LINK_DLOPEN
2693         if (mlx5_glue_init())
2694                 return;
2695         assert(mlx5_glue);
2696 #endif
2697 #ifndef NDEBUG
2698         /* Glue structure must not contain any NULL pointers. */
2699         {
2700                 unsigned int i;
2701
2702                 for (i = 0; i != sizeof(*mlx5_glue) / sizeof(void *); ++i)
2703                         assert(((const void *const *)mlx5_glue)[i]);
2704         }
2705 #endif
2706         if (strcmp(mlx5_glue->version, MLX5_GLUE_VERSION)) {
2707                 DRV_LOG(ERR,
2708                         "rdma-core glue \"%s\" mismatch: \"%s\" is required",
2709                         mlx5_glue->version, MLX5_GLUE_VERSION);
2710                 return;
2711         }
2712         mlx5_glue->fork_init();
2713         rte_pci_register(&mlx5_driver);
2714 }
2715
2716 RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
2717 RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
2718 RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");