1 /* SPDX-License-Identifier: BSD-3-Clause
2 * Copyright 2018 Mellanox Technologies, Ltd
5 #ifndef RTE_PMD_MLX5_FLOW_H_
6 #define RTE_PMD_MLX5_FLOW_H_
8 #include <netinet/in.h>
15 /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
17 #pragma GCC diagnostic ignored "-Wpedantic"
19 #include <infiniband/verbs.h>
21 #pragma GCC diagnostic error "-Wpedantic"
27 /* Pattern outer Layer bits. */
28 #define MLX5_FLOW_LAYER_OUTER_L2 (1u << 0)
29 #define MLX5_FLOW_LAYER_OUTER_L3_IPV4 (1u << 1)
30 #define MLX5_FLOW_LAYER_OUTER_L3_IPV6 (1u << 2)
31 #define MLX5_FLOW_LAYER_OUTER_L4_UDP (1u << 3)
32 #define MLX5_FLOW_LAYER_OUTER_L4_TCP (1u << 4)
33 #define MLX5_FLOW_LAYER_OUTER_VLAN (1u << 5)
35 /* Pattern inner Layer bits. */
36 #define MLX5_FLOW_LAYER_INNER_L2 (1u << 6)
37 #define MLX5_FLOW_LAYER_INNER_L3_IPV4 (1u << 7)
38 #define MLX5_FLOW_LAYER_INNER_L3_IPV6 (1u << 8)
39 #define MLX5_FLOW_LAYER_INNER_L4_UDP (1u << 9)
40 #define MLX5_FLOW_LAYER_INNER_L4_TCP (1u << 10)
41 #define MLX5_FLOW_LAYER_INNER_VLAN (1u << 11)
43 /* Pattern tunnel Layer bits. */
44 #define MLX5_FLOW_LAYER_VXLAN (1u << 12)
45 #define MLX5_FLOW_LAYER_VXLAN_GPE (1u << 13)
46 #define MLX5_FLOW_LAYER_GRE (1u << 14)
47 #define MLX5_FLOW_LAYER_MPLS (1u << 15)
49 /* General pattern items bits. */
50 #define MLX5_FLOW_ITEM_METADATA (1u << 16)
51 #define MLX5_FLOW_ITEM_PORT_ID (1u << 17)
54 #define MLX5_FLOW_LAYER_OUTER_L3 \
55 (MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_OUTER_L3_IPV6)
56 #define MLX5_FLOW_LAYER_OUTER_L4 \
57 (MLX5_FLOW_LAYER_OUTER_L4_UDP | MLX5_FLOW_LAYER_OUTER_L4_TCP)
58 #define MLX5_FLOW_LAYER_OUTER \
59 (MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_OUTER_L3 | \
60 MLX5_FLOW_LAYER_OUTER_L4)
63 #define MLX5_FLOW_LAYER_TUNNEL \
64 (MLX5_FLOW_LAYER_VXLAN | MLX5_FLOW_LAYER_VXLAN_GPE | \
65 MLX5_FLOW_LAYER_GRE | MLX5_FLOW_LAYER_MPLS)
68 #define MLX5_FLOW_LAYER_INNER_L3 \
69 (MLX5_FLOW_LAYER_INNER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
70 #define MLX5_FLOW_LAYER_INNER_L4 \
71 (MLX5_FLOW_LAYER_INNER_L4_UDP | MLX5_FLOW_LAYER_INNER_L4_TCP)
72 #define MLX5_FLOW_LAYER_INNER \
73 (MLX5_FLOW_LAYER_INNER_L2 | MLX5_FLOW_LAYER_INNER_L3 | \
74 MLX5_FLOW_LAYER_INNER_L4)
77 #define MLX5_FLOW_LAYER_L2 \
78 (MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_INNER_L2)
79 #define MLX5_FLOW_LAYER_L3_IPV4 \
80 (MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV4)
81 #define MLX5_FLOW_LAYER_L3_IPV6 \
82 (MLX5_FLOW_LAYER_OUTER_L3_IPV6 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
83 #define MLX5_FLOW_LAYER_L3 \
84 (MLX5_FLOW_LAYER_L3_IPV4 | MLX5_FLOW_LAYER_L3_IPV6)
85 #define MLX5_FLOW_LAYER_L4 \
86 (MLX5_FLOW_LAYER_OUTER_L4 | MLX5_FLOW_LAYER_INNER_L4)
89 #define MLX5_FLOW_ACTION_DROP (1u << 0)
90 #define MLX5_FLOW_ACTION_QUEUE (1u << 1)
91 #define MLX5_FLOW_ACTION_RSS (1u << 2)
92 #define MLX5_FLOW_ACTION_FLAG (1u << 3)
93 #define MLX5_FLOW_ACTION_MARK (1u << 4)
94 #define MLX5_FLOW_ACTION_COUNT (1u << 5)
95 #define MLX5_FLOW_ACTION_PORT_ID (1u << 6)
96 #define MLX5_FLOW_ACTION_OF_POP_VLAN (1u << 7)
97 #define MLX5_FLOW_ACTION_OF_PUSH_VLAN (1u << 8)
98 #define MLX5_FLOW_ACTION_OF_SET_VLAN_VID (1u << 9)
99 #define MLX5_FLOW_ACTION_OF_SET_VLAN_PCP (1u << 10)
100 #define MLX5_FLOW_ACTION_SET_IPV4_SRC (1u << 11)
101 #define MLX5_FLOW_ACTION_SET_IPV4_DST (1u << 12)
102 #define MLX5_FLOW_ACTION_SET_IPV6_SRC (1u << 13)
103 #define MLX5_FLOW_ACTION_SET_IPV6_DST (1u << 14)
104 #define MLX5_FLOW_ACTION_SET_TP_SRC (1u << 15)
105 #define MLX5_FLOW_ACTION_SET_TP_DST (1u << 16)
106 #define MLX5_FLOW_ACTION_JUMP (1u << 17)
107 #define MLX5_FLOW_ACTION_SET_TTL (1u << 18)
108 #define MLX5_FLOW_ACTION_DEC_TTL (1u << 19)
109 #define MLX5_FLOW_ACTION_SET_MAC_SRC (1u << 20)
110 #define MLX5_FLOW_ACTION_SET_MAC_DST (1u << 21)
111 #define MLX5_FLOW_ACTION_VXLAN_ENCAP (1u << 22)
112 #define MLX5_FLOW_ACTION_VXLAN_DECAP (1u << 23)
113 #define MLX5_FLOW_ACTION_NVGRE_ENCAP (1u << 24)
114 #define MLX5_FLOW_ACTION_NVGRE_DECAP (1u << 25)
115 #define MLX5_FLOW_ACTION_RAW_ENCAP (1u << 26)
116 #define MLX5_FLOW_ACTION_RAW_DECAP (1u << 27)
118 #define MLX5_FLOW_FATE_ACTIONS \
119 (MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_QUEUE | \
120 MLX5_FLOW_ACTION_RSS | MLX5_FLOW_ACTION_JUMP)
122 #define MLX5_FLOW_FATE_ESWITCH_ACTIONS \
123 (MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_PORT_ID | \
124 MLX5_FLOW_ACTION_JUMP)
126 #define MLX5_FLOW_ENCAP_ACTIONS (MLX5_FLOW_ACTION_VXLAN_ENCAP | \
127 MLX5_FLOW_ACTION_NVGRE_ENCAP | \
128 MLX5_FLOW_ACTION_RAW_ENCAP)
130 #define MLX5_FLOW_DECAP_ACTIONS (MLX5_FLOW_ACTION_VXLAN_DECAP | \
131 MLX5_FLOW_ACTION_NVGRE_DECAP | \
132 MLX5_FLOW_ACTION_RAW_DECAP)
134 #define MLX5_FLOW_MODIFY_HDR_ACTIONS (MLX5_FLOW_ACTION_SET_IPV4_SRC | \
135 MLX5_FLOW_ACTION_SET_IPV4_DST | \
136 MLX5_FLOW_ACTION_SET_IPV6_SRC | \
137 MLX5_FLOW_ACTION_SET_IPV6_DST | \
138 MLX5_FLOW_ACTION_SET_TP_SRC | \
139 MLX5_FLOW_ACTION_SET_TP_DST | \
140 MLX5_FLOW_ACTION_SET_TTL | \
141 MLX5_FLOW_ACTION_DEC_TTL | \
142 MLX5_FLOW_ACTION_SET_MAC_SRC | \
143 MLX5_FLOW_ACTION_SET_MAC_DST)
146 #define IPPROTO_MPLS 137
149 /* UDP port number for MPLS */
150 #define MLX5_UDP_PORT_MPLS 6635
152 /* UDP port numbers for VxLAN. */
153 #define MLX5_UDP_PORT_VXLAN 4789
154 #define MLX5_UDP_PORT_VXLAN_GPE 4790
156 /* Priority reserved for default flows. */
157 #define MLX5_FLOW_PRIO_RSVD ((uint32_t)-1)
160 * Number of sub priorities.
161 * For each kind of pattern matching i.e. L2, L3, L4 to have a correct
162 * matching on the NIC (firmware dependent) L4 most have the higher priority
163 * followed by L3 and ending with L2.
165 #define MLX5_PRIORITY_MAP_L2 2
166 #define MLX5_PRIORITY_MAP_L3 1
167 #define MLX5_PRIORITY_MAP_L4 0
168 #define MLX5_PRIORITY_MAP_MAX 3
170 /* Valid layer type for IPV4 RSS. */
171 #define MLX5_IPV4_LAYER_TYPES \
172 (ETH_RSS_IPV4 | ETH_RSS_FRAG_IPV4 | \
173 ETH_RSS_NONFRAG_IPV4_TCP | ETH_RSS_NONFRAG_IPV4_UDP | \
174 ETH_RSS_NONFRAG_IPV4_OTHER)
176 /* IBV hash source bits for IPV4. */
177 #define MLX5_IPV4_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4)
179 /* Valid layer type for IPV6 RSS. */
180 #define MLX5_IPV6_LAYER_TYPES \
181 (ETH_RSS_IPV6 | ETH_RSS_FRAG_IPV6 | ETH_RSS_NONFRAG_IPV6_TCP | \
182 ETH_RSS_NONFRAG_IPV6_UDP | ETH_RSS_IPV6_EX | ETH_RSS_IPV6_TCP_EX | \
183 ETH_RSS_IPV6_UDP_EX | ETH_RSS_NONFRAG_IPV6_OTHER)
185 /* IBV hash source bits for IPV6. */
186 #define MLX5_IPV6_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6)
188 enum mlx5_flow_drv_type {
192 MLX5_FLOW_TYPE_VERBS,
196 /* Matcher PRM representation */
197 struct mlx5_flow_dv_match_params {
199 /**< Size of match value. Do NOT split size and key! */
200 uint32_t buf[MLX5_ST_SZ_DW(fte_match_param)];
201 /**< Matcher value. This value is used as the mask or as a key. */
204 /* Matcher structure. */
205 struct mlx5_flow_dv_matcher {
206 LIST_ENTRY(mlx5_flow_dv_matcher) next;
207 /* Pointer to the next element. */
208 rte_atomic32_t refcnt; /**< Reference counter. */
209 void *matcher_object; /**< Pointer to DV matcher */
210 uint16_t crc; /**< CRC of key. */
211 uint16_t priority; /**< Priority of matcher. */
212 uint8_t egress; /**< Egress matcher. */
213 uint32_t group; /**< The matcher group. */
214 struct mlx5_flow_dv_match_params mask; /**< Matcher mask. */
217 #define MLX5_ENCAP_MAX_LEN 132
219 /* Encap/decap resource structure. */
220 struct mlx5_flow_dv_encap_decap_resource {
221 LIST_ENTRY(mlx5_flow_dv_encap_decap_resource) next;
222 /* Pointer to next element. */
223 rte_atomic32_t refcnt; /**< Reference counter. */
225 /**< Verbs encap/decap action object. */
226 uint8_t buf[MLX5_ENCAP_MAX_LEN];
228 uint8_t reformat_type;
230 uint64_t flags; /**< Flags for RDMA API. */
233 /* Tag resource structure. */
234 struct mlx5_flow_dv_tag_resource {
235 LIST_ENTRY(mlx5_flow_dv_tag_resource) next;
236 /* Pointer to next element. */
237 rte_atomic32_t refcnt; /**< Reference counter. */
239 /**< Verbs tag action object. */
240 uint32_t tag; /**< the tag value. */
243 /* Number of modification commands. */
244 #define MLX5_MODIFY_NUM 8
246 /* Modify resource structure */
247 struct mlx5_flow_dv_modify_hdr_resource {
248 LIST_ENTRY(mlx5_flow_dv_modify_hdr_resource) next;
249 /* Pointer to next element. */
250 rte_atomic32_t refcnt; /**< Reference counter. */
251 struct ibv_flow_action *verbs_action;
252 /**< Verbs modify header action object. */
253 uint8_t ft_type; /**< Flow table type, Rx or Tx. */
254 uint32_t actions_num; /**< Number of modification actions. */
255 struct mlx5_modification_cmd actions[MLX5_MODIFY_NUM];
256 /**< Modification actions. */
259 /* Jump action resource structure. */
260 struct mlx5_flow_dv_jump_tbl_resource {
261 LIST_ENTRY(mlx5_flow_dv_jump_tbl_resource) next;
262 /* Pointer to next element. */
263 rte_atomic32_t refcnt; /**< Reference counter. */
264 void *action; /**< Pointer to the rdma core action. */
265 uint8_t ft_type; /**< Flow table type, Rx or Tx. */
266 struct mlx5_flow_tbl_resource *tbl; /**< The target table. */
270 * Max number of actions per DV flow.
271 * See CREATE_FLOW_MAX_FLOW_ACTIONS_SUPPORTED
272 * In rdma-core file providers/mlx5/verbs.c
274 #define MLX5_DV_MAX_NUMBER_OF_ACTIONS 8
276 /* DV flows structure. */
277 struct mlx5_flow_dv {
278 uint64_t hash_fields; /**< Fields that participate in the hash. */
279 struct mlx5_hrxq *hrxq; /**< Hash Rx queues. */
281 struct mlx5_flow_dv_matcher *matcher; /**< Cache to matcher. */
282 struct mlx5_flow_dv_match_params value;
283 /**< Holds the value that the packet is compared to. */
284 struct mlx5_flow_dv_encap_decap_resource *encap_decap;
285 /**< Pointer to encap/decap resource in cache. */
286 struct mlx5_flow_dv_modify_hdr_resource *modify_hdr;
287 /**< Pointer to modify header resource in cache. */
288 struct ibv_flow *flow; /**< Installed flow. */
289 struct mlx5_flow_dv_jump_tbl_resource *jump;
290 /**< Pointer to the jump action resource. */
291 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
292 void *actions[MLX5_DV_MAX_NUMBER_OF_ACTIONS];
295 int actions_n; /**< number of actions. */
298 /** Linux TC flower driver for E-Switch flow. */
299 struct mlx5_flow_tcf {
300 struct nlmsghdr *nlh;
302 uint32_t *ptc_flags; /**< tc rule applied flags. */
303 union { /**< Tunnel encap/decap descriptor. */
304 struct flow_tcf_tunnel_hdr *tunnel;
305 struct flow_tcf_vxlan_decap *vxlan_decap;
306 struct flow_tcf_vxlan_encap *vxlan_encap;
308 uint32_t applied:1; /**< Whether rule is currently applied. */
310 uint32_t nlsize; /**< Size of NL message buffer for debug check. */
314 /* Verbs specification header. */
315 struct ibv_spec_header {
316 enum ibv_flow_spec_type type;
320 /** Handles information leading to a drop fate. */
321 struct mlx5_flow_verbs {
322 LIST_ENTRY(mlx5_flow_verbs) next;
323 unsigned int size; /**< Size of the attribute. */
325 struct ibv_flow_attr *attr;
326 /**< Pointer to the Specification buffer. */
327 uint8_t *specs; /**< Pointer to the specifications. */
329 struct ibv_flow *flow; /**< Verbs flow pointer. */
330 struct mlx5_hrxq *hrxq; /**< Hash Rx queue object. */
331 uint64_t hash_fields; /**< Verbs hash Rx queue hash fields. */
334 /** Device flow structure. */
336 LIST_ENTRY(mlx5_flow) next;
337 struct rte_flow *flow; /**< Pointer to the main flow. */
339 /**< Bit-fields of present layers, see MLX5_FLOW_LAYER_*. */
341 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
342 struct mlx5_flow_dv dv;
344 struct mlx5_flow_tcf tcf;
345 struct mlx5_flow_verbs verbs;
349 /* Counters information. */
350 struct mlx5_flow_counter {
351 LIST_ENTRY(mlx5_flow_counter) next; /**< Pointer to the next counter. */
352 uint32_t shared:1; /**< Share counter ID with other flow rules. */
353 uint32_t ref_cnt:31; /**< Reference counter. */
354 uint32_t id; /**< Counter ID. */
355 union { /**< Holds the counters for the rule. */
356 #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42)
357 struct ibv_counter_set *cs;
358 #elif defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
359 struct ibv_counters *cs;
361 struct mlx5_devx_counter_set *dcs;
363 uint64_t hits; /**< Number of packets matched by the rule. */
364 uint64_t bytes; /**< Number of bytes matched by the rule. */
365 void *action; /**< Pointer to the dv action. */
368 /* Flow structure. */
370 TAILQ_ENTRY(rte_flow) next; /**< Pointer to the next flow structure. */
371 enum mlx5_flow_drv_type drv_type; /**< Driver type. */
372 struct mlx5_flow_counter *counter; /**< Holds flow counter. */
373 struct mlx5_flow_dv_tag_resource *tag_resource;
374 /**< pointer to the tag action. */
375 struct rte_flow_action_rss rss;/**< RSS context. */
376 uint8_t key[MLX5_RSS_HASH_KEY_LEN]; /**< RSS hash key. */
377 uint16_t (*queue)[]; /**< Destination queues to redirect traffic to. */
378 LIST_HEAD(dev_flows, mlx5_flow) dev_flows;
379 /**< Device flows that are part of the flow. */
381 /**< Bit-fields of detected actions, see MLX5_FLOW_ACTION_*. */
382 struct mlx5_fdir *fdir; /**< Pointer to associated FDIR if any. */
383 uint8_t ingress; /**< 1 if the flow is ingress. */
384 uint32_t group; /**< The group index. */
387 typedef int (*mlx5_flow_validate_t)(struct rte_eth_dev *dev,
388 const struct rte_flow_attr *attr,
389 const struct rte_flow_item items[],
390 const struct rte_flow_action actions[],
391 struct rte_flow_error *error);
392 typedef struct mlx5_flow *(*mlx5_flow_prepare_t)
393 (const struct rte_flow_attr *attr, const struct rte_flow_item items[],
394 const struct rte_flow_action actions[], struct rte_flow_error *error);
395 typedef int (*mlx5_flow_translate_t)(struct rte_eth_dev *dev,
396 struct mlx5_flow *dev_flow,
397 const struct rte_flow_attr *attr,
398 const struct rte_flow_item items[],
399 const struct rte_flow_action actions[],
400 struct rte_flow_error *error);
401 typedef int (*mlx5_flow_apply_t)(struct rte_eth_dev *dev, struct rte_flow *flow,
402 struct rte_flow_error *error);
403 typedef void (*mlx5_flow_remove_t)(struct rte_eth_dev *dev,
404 struct rte_flow *flow);
405 typedef void (*mlx5_flow_destroy_t)(struct rte_eth_dev *dev,
406 struct rte_flow *flow);
407 typedef int (*mlx5_flow_query_t)(struct rte_eth_dev *dev,
408 struct rte_flow *flow,
409 const struct rte_flow_action *actions,
411 struct rte_flow_error *error);
412 struct mlx5_flow_driver_ops {
413 mlx5_flow_validate_t validate;
414 mlx5_flow_prepare_t prepare;
415 mlx5_flow_translate_t translate;
416 mlx5_flow_apply_t apply;
417 mlx5_flow_remove_t remove;
418 mlx5_flow_destroy_t destroy;
419 mlx5_flow_query_t query;
424 uint64_t mlx5_flow_hashfields_adjust(struct mlx5_flow *dev_flow, int tunnel,
425 uint64_t layer_types,
426 uint64_t hash_fields);
427 uint32_t mlx5_flow_adjust_priority(struct rte_eth_dev *dev, int32_t priority,
428 uint32_t subpriority);
429 int mlx5_flow_validate_action_count(struct rte_eth_dev *dev,
430 const struct rte_flow_attr *attr,
431 struct rte_flow_error *error);
432 int mlx5_flow_validate_action_drop(uint64_t action_flags,
433 const struct rte_flow_attr *attr,
434 struct rte_flow_error *error);
435 int mlx5_flow_validate_action_flag(uint64_t action_flags,
436 const struct rte_flow_attr *attr,
437 struct rte_flow_error *error);
438 int mlx5_flow_validate_action_mark(const struct rte_flow_action *action,
439 uint64_t action_flags,
440 const struct rte_flow_attr *attr,
441 struct rte_flow_error *error);
442 int mlx5_flow_validate_action_queue(const struct rte_flow_action *action,
443 uint64_t action_flags,
444 struct rte_eth_dev *dev,
445 const struct rte_flow_attr *attr,
446 struct rte_flow_error *error);
447 int mlx5_flow_validate_action_rss(const struct rte_flow_action *action,
448 uint64_t action_flags,
449 struct rte_eth_dev *dev,
450 const struct rte_flow_attr *attr,
452 struct rte_flow_error *error);
453 int mlx5_flow_validate_attributes(struct rte_eth_dev *dev,
454 const struct rte_flow_attr *attributes,
455 struct rte_flow_error *error);
456 int mlx5_flow_item_acceptable(const struct rte_flow_item *item,
458 const uint8_t *nic_mask,
460 struct rte_flow_error *error);
461 int mlx5_flow_validate_item_eth(const struct rte_flow_item *item,
463 struct rte_flow_error *error);
464 int mlx5_flow_validate_item_gre(const struct rte_flow_item *item,
466 uint8_t target_protocol,
467 struct rte_flow_error *error);
468 int mlx5_flow_validate_item_ipv4(const struct rte_flow_item *item,
470 const struct rte_flow_item_ipv4 *acc_mask,
471 struct rte_flow_error *error);
472 int mlx5_flow_validate_item_ipv6(const struct rte_flow_item *item,
474 const struct rte_flow_item_ipv6 *acc_mask,
475 struct rte_flow_error *error);
476 int mlx5_flow_validate_item_mpls(struct rte_eth_dev *dev,
477 const struct rte_flow_item *item,
480 struct rte_flow_error *error);
481 int mlx5_flow_validate_item_tcp(const struct rte_flow_item *item,
483 uint8_t target_protocol,
484 const struct rte_flow_item_tcp *flow_mask,
485 struct rte_flow_error *error);
486 int mlx5_flow_validate_item_udp(const struct rte_flow_item *item,
488 uint8_t target_protocol,
489 struct rte_flow_error *error);
490 int mlx5_flow_validate_item_vlan(const struct rte_flow_item *item,
492 struct rte_flow_error *error);
493 int mlx5_flow_validate_item_vxlan(const struct rte_flow_item *item,
495 struct rte_flow_error *error);
496 int mlx5_flow_validate_item_vxlan_gpe(const struct rte_flow_item *item,
498 struct rte_eth_dev *dev,
499 struct rte_flow_error *error);
501 /* mlx5_flow_tcf.c */
503 int mlx5_flow_tcf_init(struct mlx5_flow_tcf_context *ctx,
504 unsigned int ifindex, struct rte_flow_error *error);
505 struct mlx5_flow_tcf_context *mlx5_flow_tcf_context_create(void);
506 void mlx5_flow_tcf_context_destroy(struct mlx5_flow_tcf_context *ctx);
508 #endif /* RTE_PMD_MLX5_FLOW_H_ */