ethdev: move info filling of PCI into drivers
[dpdk.git] / drivers / net / qede / qede_ethdev.c
1 /*
2  * Copyright (c) 2016 QLogic Corporation.
3  * All rights reserved.
4  * www.qlogic.com
5  *
6  * See LICENSE.qede_pmd for copyright and licensing details.
7  */
8
9 #include "qede_ethdev.h"
10 #include <rte_alarm.h>
11 #include <rte_version.h>
12
13 /* Globals */
14 static const struct qed_eth_ops *qed_ops;
15 static const char *drivername = "qede pmd";
16 static int64_t timer_period = 1;
17
18 struct rte_qede_xstats_name_off {
19         char name[RTE_ETH_XSTATS_NAME_SIZE];
20         uint64_t offset;
21 };
22
23 static const struct rte_qede_xstats_name_off qede_xstats_strings[] = {
24         {"rx_unicast_bytes", offsetof(struct ecore_eth_stats, rx_ucast_bytes)},
25         {"rx_multicast_bytes",
26                 offsetof(struct ecore_eth_stats, rx_mcast_bytes)},
27         {"rx_broadcast_bytes",
28                 offsetof(struct ecore_eth_stats, rx_bcast_bytes)},
29         {"rx_unicast_packets", offsetof(struct ecore_eth_stats, rx_ucast_pkts)},
30         {"rx_multicast_packets",
31                 offsetof(struct ecore_eth_stats, rx_mcast_pkts)},
32         {"rx_broadcast_packets",
33                 offsetof(struct ecore_eth_stats, rx_bcast_pkts)},
34
35         {"tx_unicast_bytes", offsetof(struct ecore_eth_stats, tx_ucast_bytes)},
36         {"tx_multicast_bytes",
37                 offsetof(struct ecore_eth_stats, tx_mcast_bytes)},
38         {"tx_broadcast_bytes",
39                 offsetof(struct ecore_eth_stats, tx_bcast_bytes)},
40         {"tx_unicast_packets", offsetof(struct ecore_eth_stats, tx_ucast_pkts)},
41         {"tx_multicast_packets",
42                 offsetof(struct ecore_eth_stats, tx_mcast_pkts)},
43         {"tx_broadcast_packets",
44                 offsetof(struct ecore_eth_stats, tx_bcast_pkts)},
45
46         {"rx_64_byte_packets",
47                 offsetof(struct ecore_eth_stats, rx_64_byte_packets)},
48         {"rx_65_to_127_byte_packets",
49                 offsetof(struct ecore_eth_stats, rx_65_to_127_byte_packets)},
50         {"rx_128_to_255_byte_packets",
51                 offsetof(struct ecore_eth_stats, rx_128_to_255_byte_packets)},
52         {"rx_256_to_511_byte_packets",
53                 offsetof(struct ecore_eth_stats, rx_256_to_511_byte_packets)},
54         {"rx_512_to_1023_byte_packets",
55                 offsetof(struct ecore_eth_stats, rx_512_to_1023_byte_packets)},
56         {"rx_1024_to_1518_byte_packets",
57                 offsetof(struct ecore_eth_stats, rx_1024_to_1518_byte_packets)},
58         {"rx_1519_to_1522_byte_packets",
59                 offsetof(struct ecore_eth_stats, rx_1519_to_1522_byte_packets)},
60         {"rx_1519_to_2047_byte_packets",
61                 offsetof(struct ecore_eth_stats, rx_1519_to_2047_byte_packets)},
62         {"rx_2048_to_4095_byte_packets",
63                 offsetof(struct ecore_eth_stats, rx_2048_to_4095_byte_packets)},
64         {"rx_4096_to_9216_byte_packets",
65                 offsetof(struct ecore_eth_stats, rx_4096_to_9216_byte_packets)},
66         {"rx_9217_to_16383_byte_packets",
67                 offsetof(struct ecore_eth_stats,
68                          rx_9217_to_16383_byte_packets)},
69         {"tx_64_byte_packets",
70                 offsetof(struct ecore_eth_stats, tx_64_byte_packets)},
71         {"tx_65_to_127_byte_packets",
72                 offsetof(struct ecore_eth_stats, tx_65_to_127_byte_packets)},
73         {"tx_128_to_255_byte_packets",
74                 offsetof(struct ecore_eth_stats, tx_128_to_255_byte_packets)},
75         {"tx_256_to_511_byte_packets",
76                 offsetof(struct ecore_eth_stats, tx_256_to_511_byte_packets)},
77         {"tx_512_to_1023_byte_packets",
78                 offsetof(struct ecore_eth_stats, tx_512_to_1023_byte_packets)},
79         {"tx_1024_to_1518_byte_packets",
80                 offsetof(struct ecore_eth_stats, tx_1024_to_1518_byte_packets)},
81         {"trx_1519_to_1522_byte_packets",
82                 offsetof(struct ecore_eth_stats, tx_1519_to_2047_byte_packets)},
83         {"tx_2048_to_4095_byte_packets",
84                 offsetof(struct ecore_eth_stats, tx_2048_to_4095_byte_packets)},
85         {"tx_4096_to_9216_byte_packets",
86                 offsetof(struct ecore_eth_stats, tx_4096_to_9216_byte_packets)},
87         {"tx_9217_to_16383_byte_packets",
88                 offsetof(struct ecore_eth_stats,
89                          tx_9217_to_16383_byte_packets)},
90
91         {"rx_mac_crtl_frames",
92                 offsetof(struct ecore_eth_stats, rx_mac_crtl_frames)},
93         {"tx_mac_control_frames",
94                 offsetof(struct ecore_eth_stats, tx_mac_ctrl_frames)},
95         {"rx_pause_frames", offsetof(struct ecore_eth_stats, rx_pause_frames)},
96         {"tx_pause_frames", offsetof(struct ecore_eth_stats, tx_pause_frames)},
97         {"rx_priority_flow_control_frames",
98                 offsetof(struct ecore_eth_stats, rx_pfc_frames)},
99         {"tx_priority_flow_control_frames",
100                 offsetof(struct ecore_eth_stats, tx_pfc_frames)},
101
102         {"rx_crc_errors", offsetof(struct ecore_eth_stats, rx_crc_errors)},
103         {"rx_align_errors", offsetof(struct ecore_eth_stats, rx_align_errors)},
104         {"rx_carrier_errors",
105                 offsetof(struct ecore_eth_stats, rx_carrier_errors)},
106         {"rx_oversize_packet_errors",
107                 offsetof(struct ecore_eth_stats, rx_oversize_packets)},
108         {"rx_jabber_errors", offsetof(struct ecore_eth_stats, rx_jabbers)},
109         {"rx_undersize_packet_errors",
110                 offsetof(struct ecore_eth_stats, rx_undersize_packets)},
111         {"rx_fragments", offsetof(struct ecore_eth_stats, rx_fragments)},
112         {"rx_host_buffer_not_available",
113                 offsetof(struct ecore_eth_stats, no_buff_discards)},
114         /* Number of packets discarded because they are bigger than MTU */
115         {"rx_packet_too_big_discards",
116                 offsetof(struct ecore_eth_stats, packet_too_big_discard)},
117         {"rx_ttl_zero_discards",
118                 offsetof(struct ecore_eth_stats, ttl0_discard)},
119         {"rx_multi_function_tag_filter_discards",
120                 offsetof(struct ecore_eth_stats, mftag_filter_discards)},
121         {"rx_mac_filter_discards",
122                 offsetof(struct ecore_eth_stats, mac_filter_discards)},
123         {"rx_hw_buffer_truncates",
124                 offsetof(struct ecore_eth_stats, brb_truncates)},
125         {"rx_hw_buffer_discards",
126                 offsetof(struct ecore_eth_stats, brb_discards)},
127         {"tx_lpi_entry_count",
128                 offsetof(struct ecore_eth_stats, tx_lpi_entry_count)},
129         {"tx_total_collisions",
130                 offsetof(struct ecore_eth_stats, tx_total_collisions)},
131         {"tx_error_drop_packets",
132                 offsetof(struct ecore_eth_stats, tx_err_drop_pkts)},
133
134         {"rx_mac_bytes", offsetof(struct ecore_eth_stats, rx_mac_bytes)},
135         {"rx_mac_unicast_packets",
136                 offsetof(struct ecore_eth_stats, rx_mac_uc_packets)},
137         {"rx_mac_multicast_packets",
138                 offsetof(struct ecore_eth_stats, rx_mac_mc_packets)},
139         {"rx_mac_broadcast_packets",
140                 offsetof(struct ecore_eth_stats, rx_mac_bc_packets)},
141         {"rx_mac_frames_ok",
142                 offsetof(struct ecore_eth_stats, rx_mac_frames_ok)},
143         {"tx_mac_bytes", offsetof(struct ecore_eth_stats, tx_mac_bytes)},
144         {"tx_mac_unicast_packets",
145                 offsetof(struct ecore_eth_stats, tx_mac_uc_packets)},
146         {"tx_mac_multicast_packets",
147                 offsetof(struct ecore_eth_stats, tx_mac_mc_packets)},
148         {"tx_mac_broadcast_packets",
149                 offsetof(struct ecore_eth_stats, tx_mac_bc_packets)},
150
151         {"lro_coalesced_packets",
152                 offsetof(struct ecore_eth_stats, tpa_coalesced_pkts)},
153         {"lro_coalesced_events",
154                 offsetof(struct ecore_eth_stats, tpa_coalesced_events)},
155         {"lro_aborts_num",
156                 offsetof(struct ecore_eth_stats, tpa_aborts_num)},
157         {"lro_not_coalesced_packets",
158                 offsetof(struct ecore_eth_stats, tpa_not_coalesced_pkts)},
159         {"lro_coalesced_bytes",
160                 offsetof(struct ecore_eth_stats, tpa_coalesced_bytes)},
161 };
162
163 static const struct rte_qede_xstats_name_off qede_rxq_xstats_strings[] = {
164         {"rx_q_segments",
165                 offsetof(struct qede_rx_queue, rx_segs)},
166         {"rx_q_hw_errors",
167                 offsetof(struct qede_rx_queue, rx_hw_errors)},
168         {"rx_q_allocation_errors",
169                 offsetof(struct qede_rx_queue, rx_alloc_errors)}
170 };
171
172 static void qede_interrupt_action(struct ecore_hwfn *p_hwfn)
173 {
174         ecore_int_sp_dpc((osal_int_ptr_t)(p_hwfn));
175 }
176
177 static void
178 qede_interrupt_handler(struct rte_intr_handle *handle, void *param)
179 {
180         struct rte_eth_dev *eth_dev = (struct rte_eth_dev *)param;
181         struct qede_dev *qdev = eth_dev->data->dev_private;
182         struct ecore_dev *edev = &qdev->edev;
183
184         qede_interrupt_action(ECORE_LEADING_HWFN(edev));
185         if (rte_intr_enable(handle))
186                 DP_ERR(edev, "rte_intr_enable failed\n");
187 }
188
189 static void
190 qede_alloc_etherdev(struct qede_dev *qdev, struct qed_dev_eth_info *info)
191 {
192         rte_memcpy(&qdev->dev_info, info, sizeof(*info));
193         qdev->num_tc = qdev->dev_info.num_tc;
194         qdev->ops = qed_ops;
195 }
196
197 static void qede_print_adapter_info(struct qede_dev *qdev)
198 {
199         struct ecore_dev *edev = &qdev->edev;
200         struct qed_dev_info *info = &qdev->dev_info.common;
201         static char drv_ver[QEDE_PMD_DRV_VER_STR_SIZE];
202         static char ver_str[QEDE_PMD_DRV_VER_STR_SIZE];
203
204         DP_INFO(edev, "*********************************\n");
205         DP_INFO(edev, " DPDK version:%s\n", rte_version());
206         DP_INFO(edev, " Chip details : %s%d\n",
207                   ECORE_IS_BB(edev) ? "BB" : "AH",
208                   CHIP_REV_IS_A0(edev) ? 0 : 1);
209         snprintf(ver_str, QEDE_PMD_DRV_VER_STR_SIZE, "%d.%d.%d.%d",
210                  info->fw_major, info->fw_minor, info->fw_rev, info->fw_eng);
211         snprintf(drv_ver, QEDE_PMD_DRV_VER_STR_SIZE, "%s_%s",
212                  ver_str, QEDE_PMD_VERSION);
213         DP_INFO(edev, " Driver version : %s\n", drv_ver);
214         DP_INFO(edev, " Firmware version : %s\n", ver_str);
215
216         snprintf(ver_str, MCP_DRV_VER_STR_SIZE,
217                  "%d.%d.%d.%d",
218                 (info->mfw_rev >> 24) & 0xff,
219                 (info->mfw_rev >> 16) & 0xff,
220                 (info->mfw_rev >> 8) & 0xff, (info->mfw_rev) & 0xff);
221         DP_INFO(edev, " Management Firmware version : %s\n", ver_str);
222         DP_INFO(edev, " Firmware file : %s\n", fw_file);
223         DP_INFO(edev, "*********************************\n");
224 }
225
226 static int
227 qede_set_ucast_rx_mac(struct qede_dev *qdev,
228                       enum qed_filter_xcast_params_type opcode,
229                       uint8_t mac[ETHER_ADDR_LEN])
230 {
231         struct ecore_dev *edev = &qdev->edev;
232         struct qed_filter_params filter_cmd;
233
234         memset(&filter_cmd, 0, sizeof(filter_cmd));
235         filter_cmd.type = QED_FILTER_TYPE_UCAST;
236         filter_cmd.filter.ucast.type = opcode;
237         filter_cmd.filter.ucast.mac_valid = 1;
238         rte_memcpy(&filter_cmd.filter.ucast.mac[0], &mac[0], ETHER_ADDR_LEN);
239         return qdev->ops->filter_config(edev, &filter_cmd);
240 }
241
242 static void
243 qede_mac_addr_add(struct rte_eth_dev *eth_dev, struct ether_addr *mac_addr,
244                   uint32_t index, __rte_unused uint32_t pool)
245 {
246         struct qede_dev *qdev = eth_dev->data->dev_private;
247         struct ecore_dev *edev = &qdev->edev;
248         int rc;
249
250         PMD_INIT_FUNC_TRACE(edev);
251
252         if (index >= qdev->dev_info.num_mac_addrs) {
253                 DP_ERR(edev, "Index %u is above MAC filter limit %u\n",
254                        index, qdev->dev_info.num_mac_addrs);
255                 return;
256         }
257
258         /* Adding macaddr even though promiscuous mode is set */
259         if (rte_eth_promiscuous_get(eth_dev->data->port_id) == 1)
260                 DP_INFO(edev, "Port is in promisc mode, yet adding it\n");
261
262         /* Add MAC filters according to the unicast secondary macs */
263         rc = qede_set_ucast_rx_mac(qdev, QED_FILTER_XCAST_TYPE_ADD,
264                                    mac_addr->addr_bytes);
265         if (rc)
266                 DP_ERR(edev, "Unable to add macaddr rc=%d\n", rc);
267 }
268
269 static void
270 qede_mac_addr_remove(struct rte_eth_dev *eth_dev, uint32_t index)
271 {
272         struct qede_dev *qdev = eth_dev->data->dev_private;
273         struct ecore_dev *edev = &qdev->edev;
274         struct ether_addr mac_addr;
275         int rc;
276
277         PMD_INIT_FUNC_TRACE(edev);
278
279         if (index >= qdev->dev_info.num_mac_addrs) {
280                 DP_ERR(edev, "Index %u is above MAC filter limit %u\n",
281                        index, qdev->dev_info.num_mac_addrs);
282                 return;
283         }
284
285         /* Use the index maintained by rte */
286         ether_addr_copy(&eth_dev->data->mac_addrs[index], &mac_addr);
287         rc = qede_set_ucast_rx_mac(qdev, QED_FILTER_XCAST_TYPE_DEL,
288                                    mac_addr.addr_bytes);
289         if (rc)
290                 DP_ERR(edev, "Unable to remove macaddr rc=%d\n", rc);
291 }
292
293 static void
294 qede_mac_addr_set(struct rte_eth_dev *eth_dev, struct ether_addr *mac_addr)
295 {
296         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
297         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
298         int rc;
299
300         if (IS_VF(edev) && !ecore_vf_check_mac(ECORE_LEADING_HWFN(edev),
301                                                mac_addr->addr_bytes)) {
302                 DP_ERR(edev, "Setting MAC address is not allowed\n");
303                 ether_addr_copy(&qdev->primary_mac,
304                                 &eth_dev->data->mac_addrs[0]);
305                 return;
306         }
307
308         /* First remove the primary mac */
309         rc = qede_set_ucast_rx_mac(qdev, QED_FILTER_XCAST_TYPE_DEL,
310                                    qdev->primary_mac.addr_bytes);
311
312         if (rc) {
313                 DP_ERR(edev, "Unable to remove current macaddr"
314                              " Reverting to previous default mac\n");
315                 ether_addr_copy(&qdev->primary_mac,
316                                 &eth_dev->data->mac_addrs[0]);
317                 return;
318         }
319
320         /* Add new MAC */
321         rc = qede_set_ucast_rx_mac(qdev, QED_FILTER_XCAST_TYPE_ADD,
322                                    mac_addr->addr_bytes);
323
324         if (rc)
325                 DP_ERR(edev, "Unable to add new default mac\n");
326         else
327                 ether_addr_copy(mac_addr, &qdev->primary_mac);
328 }
329
330
331
332
333 static void qede_config_accept_any_vlan(struct qede_dev *qdev, bool action)
334 {
335         struct ecore_dev *edev = &qdev->edev;
336         struct qed_update_vport_params params = {
337                 .vport_id = 0,
338                 .accept_any_vlan = action,
339                 .update_accept_any_vlan_flg = 1,
340         };
341         int rc;
342
343         /* Proceed only if action actually needs to be performed */
344         if (qdev->accept_any_vlan == action)
345                 return;
346
347         rc = qdev->ops->vport_update(edev, &params);
348         if (rc) {
349                 DP_ERR(edev, "Failed to %s accept-any-vlan\n",
350                        action ? "enable" : "disable");
351         } else {
352                 DP_INFO(edev, "%s accept-any-vlan\n",
353                         action ? "enabled" : "disabled");
354                 qdev->accept_any_vlan = action;
355         }
356 }
357
358 static int qede_vlan_stripping(struct rte_eth_dev *eth_dev, bool set_stripping)
359 {
360         struct qed_update_vport_params vport_update_params;
361         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
362         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
363         int rc;
364
365         memset(&vport_update_params, 0, sizeof(vport_update_params));
366         vport_update_params.vport_id = 0;
367         vport_update_params.update_inner_vlan_removal_flg = 1;
368         vport_update_params.inner_vlan_removal_flg = set_stripping;
369         rc = qdev->ops->vport_update(edev, &vport_update_params);
370         if (rc) {
371                 DP_ERR(edev, "Update V-PORT failed %d\n", rc);
372                 return rc;
373         }
374
375         return 0;
376 }
377
378 static void qede_vlan_offload_set(struct rte_eth_dev *eth_dev, int mask)
379 {
380         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
381         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
382         struct rte_eth_rxmode *rxmode = &eth_dev->data->dev_conf.rxmode;
383
384         if (mask & ETH_VLAN_STRIP_MASK) {
385                 if (rxmode->hw_vlan_strip)
386                         (void)qede_vlan_stripping(eth_dev, 1);
387                 else
388                         (void)qede_vlan_stripping(eth_dev, 0);
389         }
390
391         if (mask & ETH_VLAN_FILTER_MASK) {
392                 /* VLAN filtering kicks in when a VLAN is added */
393                 if (rxmode->hw_vlan_filter) {
394                         qede_vlan_filter_set(eth_dev, 0, 1);
395                 } else {
396                         if (qdev->configured_vlans > 1) { /* Excluding VLAN0 */
397                                 DP_NOTICE(edev, false,
398                                   " Please remove existing VLAN filters"
399                                   " before disabling VLAN filtering\n");
400                                 /* Signal app that VLAN filtering is still
401                                  * enabled
402                                  */
403                                 rxmode->hw_vlan_filter = true;
404                         } else {
405                                 qede_vlan_filter_set(eth_dev, 0, 0);
406                         }
407                 }
408         }
409
410         if (mask & ETH_VLAN_EXTEND_MASK)
411                 DP_INFO(edev, "No offloads are supported with VLAN Q-in-Q"
412                         " and classification is based on outer tag only\n");
413
414         DP_INFO(edev, "vlan offload mask %d vlan-strip %d vlan-filter %d\n",
415                 mask, rxmode->hw_vlan_strip, rxmode->hw_vlan_filter);
416 }
417
418 static int qede_set_ucast_rx_vlan(struct qede_dev *qdev,
419                                   enum qed_filter_xcast_params_type opcode,
420                                   uint16_t vid)
421 {
422         struct qed_filter_params filter_cmd;
423         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
424
425         memset(&filter_cmd, 0, sizeof(filter_cmd));
426         filter_cmd.type = QED_FILTER_TYPE_UCAST;
427         filter_cmd.filter.ucast.type = opcode;
428         filter_cmd.filter.ucast.vlan_valid = 1;
429         filter_cmd.filter.ucast.vlan = vid;
430
431         return qdev->ops->filter_config(edev, &filter_cmd);
432 }
433
434 static int qede_vlan_filter_set(struct rte_eth_dev *eth_dev,
435                                 uint16_t vlan_id, int on)
436 {
437         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
438         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
439         struct qed_dev_eth_info *dev_info = &qdev->dev_info;
440         struct qede_vlan_entry *tmp = NULL;
441         struct qede_vlan_entry *vlan;
442         int rc;
443
444         if (on) {
445                 if (qdev->configured_vlans == dev_info->num_vlan_filters) {
446                         DP_INFO(edev, "Reached max VLAN filter limit"
447                                       " enabling accept_any_vlan\n");
448                         qede_config_accept_any_vlan(qdev, true);
449                         return 0;
450                 }
451
452                 SLIST_FOREACH(tmp, &qdev->vlan_list_head, list) {
453                         if (tmp->vid == vlan_id) {
454                                 DP_ERR(edev, "VLAN %u already configured\n",
455                                        vlan_id);
456                                 return -EEXIST;
457                         }
458                 }
459
460                 vlan = rte_malloc(NULL, sizeof(struct qede_vlan_entry),
461                                   RTE_CACHE_LINE_SIZE);
462
463                 if (!vlan) {
464                         DP_ERR(edev, "Did not allocate memory for VLAN\n");
465                         return -ENOMEM;
466                 }
467
468                 rc = qede_set_ucast_rx_vlan(qdev, QED_FILTER_XCAST_TYPE_ADD,
469                                             vlan_id);
470                 if (rc) {
471                         DP_ERR(edev, "Failed to add VLAN %u rc %d\n", vlan_id,
472                                rc);
473                         rte_free(vlan);
474                 } else {
475                         vlan->vid = vlan_id;
476                         SLIST_INSERT_HEAD(&qdev->vlan_list_head, vlan, list);
477                         qdev->configured_vlans++;
478                         DP_INFO(edev, "VLAN %u added, configured_vlans %u\n",
479                                 vlan_id, qdev->configured_vlans);
480                 }
481         } else {
482                 SLIST_FOREACH(tmp, &qdev->vlan_list_head, list) {
483                         if (tmp->vid == vlan_id)
484                                 break;
485                 }
486
487                 if (!tmp) {
488                         if (qdev->configured_vlans == 0) {
489                                 DP_INFO(edev,
490                                         "No VLAN filters configured yet\n");
491                                 return 0;
492                         }
493
494                         DP_ERR(edev, "VLAN %u not configured\n", vlan_id);
495                         return -EINVAL;
496                 }
497
498                 SLIST_REMOVE(&qdev->vlan_list_head, tmp, qede_vlan_entry, list);
499
500                 rc = qede_set_ucast_rx_vlan(qdev, QED_FILTER_XCAST_TYPE_DEL,
501                                             vlan_id);
502                 if (rc) {
503                         DP_ERR(edev, "Failed to delete VLAN %u rc %d\n",
504                                vlan_id, rc);
505                 } else {
506                         qdev->configured_vlans--;
507                         DP_INFO(edev, "VLAN %u removed configured_vlans %u\n",
508                                 vlan_id, qdev->configured_vlans);
509                 }
510         }
511
512         return rc;
513 }
514
515 static int qede_init_vport(struct qede_dev *qdev)
516 {
517         struct ecore_dev *edev = &qdev->edev;
518         struct qed_start_vport_params start = {0};
519         int rc;
520
521         start.remove_inner_vlan = 1;
522         start.gro_enable = 0;
523         start.mtu = ETHER_MTU + QEDE_ETH_OVERHEAD;
524         start.vport_id = 0;
525         start.drop_ttl0 = false;
526         start.clear_stats = 1;
527         start.handle_ptp_pkts = 0;
528
529         rc = qdev->ops->vport_start(edev, &start);
530         if (rc) {
531                 DP_ERR(edev, "Start V-PORT failed %d\n", rc);
532                 return rc;
533         }
534
535         DP_INFO(edev,
536                 "Start vport ramrod passed, vport_id = %d, MTU = %u\n",
537                 start.vport_id, ETHER_MTU);
538
539         return 0;
540 }
541
542 static int qede_dev_configure(struct rte_eth_dev *eth_dev)
543 {
544         struct qede_dev *qdev = eth_dev->data->dev_private;
545         struct ecore_dev *edev = &qdev->edev;
546         struct rte_eth_rxmode *rxmode = &eth_dev->data->dev_conf.rxmode;
547         int rc, i, j;
548
549         PMD_INIT_FUNC_TRACE(edev);
550
551         /* Check requirements for 100G mode */
552         if (edev->num_hwfns > 1) {
553                 if (eth_dev->data->nb_rx_queues < 2 ||
554                     eth_dev->data->nb_tx_queues < 2) {
555                         DP_NOTICE(edev, false,
556                                   "100G mode needs min. 2 RX/TX queues\n");
557                         return -EINVAL;
558                 }
559
560                 if ((eth_dev->data->nb_rx_queues % 2 != 0) ||
561                     (eth_dev->data->nb_tx_queues % 2 != 0)) {
562                         DP_NOTICE(edev, false,
563                                   "100G mode needs even no. of RX/TX queues\n");
564                         return -EINVAL;
565                 }
566         }
567
568         /* Sanity checks and throw warnings */
569         if (rxmode->enable_scatter == 1)
570                 eth_dev->data->scattered_rx = 1;
571
572         if (rxmode->enable_lro == 1) {
573                 DP_INFO(edev, "LRO is not supported\n");
574                 return -EINVAL;
575         }
576
577         if (!rxmode->hw_strip_crc)
578                 DP_INFO(edev, "L2 CRC stripping is always enabled in hw\n");
579
580         if (!rxmode->hw_ip_checksum)
581                 DP_INFO(edev, "IP/UDP/TCP checksum offload is always enabled "
582                               "in hw\n");
583
584         /* Check for the port restart case */
585         if (qdev->state != QEDE_DEV_INIT) {
586                 rc = qdev->ops->vport_stop(edev, 0);
587                 if (rc != 0)
588                         return rc;
589                 qede_dealloc_fp_resc(eth_dev);
590         }
591
592         qdev->fp_num_tx = eth_dev->data->nb_tx_queues;
593         qdev->fp_num_rx = eth_dev->data->nb_rx_queues;
594         qdev->num_queues = qdev->fp_num_tx + qdev->fp_num_rx;
595
596         /* Fastpath status block should be initialized before sending
597          * VPORT-START in the case of VF. Anyway, do it for both VF/PF.
598          */
599         rc = qede_alloc_fp_resc(qdev);
600         if (rc != 0)
601                 return rc;
602
603         /* Issue VPORT-START with default config values to allow
604          * other port configurations early on.
605          */
606         rc = qede_init_vport(qdev);
607         if (rc != 0)
608                 return rc;
609
610         SLIST_INIT(&qdev->vlan_list_head);
611
612         /* Add primary mac for PF */
613         if (IS_PF(edev))
614                 qede_mac_addr_set(eth_dev, &qdev->primary_mac);
615
616         /* Enable VLAN offloads by default */
617         qede_vlan_offload_set(eth_dev, ETH_VLAN_STRIP_MASK  |
618                                        ETH_VLAN_FILTER_MASK |
619                                        ETH_VLAN_EXTEND_MASK);
620
621         qdev->state = QEDE_DEV_CONFIG;
622
623         DP_INFO(edev, "Allocated RSS=%d TSS=%d (with CoS=%d)\n",
624                 (int)QEDE_RSS_COUNT(qdev), (int)QEDE_TSS_COUNT(qdev),
625                 qdev->num_tc);
626
627         return 0;
628 }
629
630 /* Info about HW descriptor ring limitations */
631 static const struct rte_eth_desc_lim qede_rx_desc_lim = {
632         .nb_max = NUM_RX_BDS_MAX,
633         .nb_min = 128,
634         .nb_align = 128 /* lowest common multiple */
635 };
636
637 static const struct rte_eth_desc_lim qede_tx_desc_lim = {
638         .nb_max = NUM_TX_BDS_MAX,
639         .nb_min = 256,
640         .nb_align = 256
641 };
642
643 static void
644 qede_dev_info_get(struct rte_eth_dev *eth_dev,
645                   struct rte_eth_dev_info *dev_info)
646 {
647         struct qede_dev *qdev = eth_dev->data->dev_private;
648         struct ecore_dev *edev = &qdev->edev;
649         struct qed_link_output link;
650         uint32_t speed_cap = 0;
651
652         PMD_INIT_FUNC_TRACE(edev);
653
654         dev_info->pci_dev = eth_dev->pci_dev;
655         dev_info->min_rx_bufsize = (uint32_t)(ETHER_MIN_MTU +
656                                               QEDE_ETH_OVERHEAD);
657         dev_info->max_rx_pktlen = (uint32_t)ETH_TX_MAX_NON_LSO_PKT_LEN;
658         dev_info->rx_desc_lim = qede_rx_desc_lim;
659         dev_info->tx_desc_lim = qede_tx_desc_lim;
660         dev_info->max_rx_queues = (uint16_t)QEDE_MAX_RSS_CNT(qdev);
661         dev_info->max_tx_queues = dev_info->max_rx_queues;
662         dev_info->max_mac_addrs = qdev->dev_info.num_mac_addrs;
663         if (IS_VF(edev))
664                 dev_info->max_vfs = 0;
665         else
666                 dev_info->max_vfs = (uint16_t)NUM_OF_VFS(&qdev->edev);
667         dev_info->driver_name = qdev->drv_ver;
668         dev_info->reta_size = ECORE_RSS_IND_TABLE_SIZE;
669         dev_info->flow_type_rss_offloads = (uint64_t)QEDE_RSS_OFFLOAD_ALL;
670
671         dev_info->default_txconf = (struct rte_eth_txconf) {
672                 .txq_flags = QEDE_TXQ_FLAGS,
673         };
674
675         dev_info->rx_offload_capa = (DEV_RX_OFFLOAD_VLAN_STRIP |
676                                      DEV_RX_OFFLOAD_IPV4_CKSUM |
677                                      DEV_RX_OFFLOAD_UDP_CKSUM |
678                                      DEV_RX_OFFLOAD_TCP_CKSUM);
679         dev_info->tx_offload_capa = (DEV_TX_OFFLOAD_VLAN_INSERT |
680                                      DEV_TX_OFFLOAD_IPV4_CKSUM |
681                                      DEV_TX_OFFLOAD_UDP_CKSUM |
682                                      DEV_TX_OFFLOAD_TCP_CKSUM);
683
684         memset(&link, 0, sizeof(struct qed_link_output));
685         qdev->ops->common->get_link(edev, &link);
686         if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
687                 speed_cap |= ETH_LINK_SPEED_1G;
688         if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
689                 speed_cap |= ETH_LINK_SPEED_10G;
690         if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
691                 speed_cap |= ETH_LINK_SPEED_25G;
692         if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
693                 speed_cap |= ETH_LINK_SPEED_40G;
694         if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
695                 speed_cap |= ETH_LINK_SPEED_50G;
696         if (link.adv_speed & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
697                 speed_cap |= ETH_LINK_SPEED_100G;
698         dev_info->speed_capa = speed_cap;
699 }
700
701 /* return 0 means link status changed, -1 means not changed */
702 static int
703 qede_link_update(struct rte_eth_dev *eth_dev, __rte_unused int wait_to_complete)
704 {
705         struct qede_dev *qdev = eth_dev->data->dev_private;
706         struct ecore_dev *edev = &qdev->edev;
707         uint16_t link_duplex;
708         struct qed_link_output link;
709         struct rte_eth_link *curr = &eth_dev->data->dev_link;
710
711         memset(&link, 0, sizeof(struct qed_link_output));
712         qdev->ops->common->get_link(edev, &link);
713
714         /* Link Speed */
715         curr->link_speed = link.speed;
716
717         /* Link Mode */
718         switch (link.duplex) {
719         case QEDE_DUPLEX_HALF:
720                 link_duplex = ETH_LINK_HALF_DUPLEX;
721                 break;
722         case QEDE_DUPLEX_FULL:
723                 link_duplex = ETH_LINK_FULL_DUPLEX;
724                 break;
725         case QEDE_DUPLEX_UNKNOWN:
726         default:
727                 link_duplex = -1;
728         }
729         curr->link_duplex = link_duplex;
730
731         /* Link Status */
732         curr->link_status = (link.link_up) ? ETH_LINK_UP : ETH_LINK_DOWN;
733
734         /* AN */
735         curr->link_autoneg = (link.supported_caps & QEDE_SUPPORTED_AUTONEG) ?
736                              ETH_LINK_AUTONEG : ETH_LINK_FIXED;
737
738         DP_INFO(edev, "Link - Speed %u Mode %u AN %u Status %u\n",
739                 curr->link_speed, curr->link_duplex,
740                 curr->link_autoneg, curr->link_status);
741
742         /* return 0 means link status changed, -1 means not changed */
743         return ((curr->link_status == link.link_up) ? -1 : 0);
744 }
745
746 static void
747 qede_rx_mode_setting(struct rte_eth_dev *eth_dev,
748                      enum qed_filter_rx_mode_type accept_flags)
749 {
750         struct qede_dev *qdev = eth_dev->data->dev_private;
751         struct ecore_dev *edev = &qdev->edev;
752         struct qed_filter_params rx_mode;
753
754         DP_INFO(edev, "%s mode %u\n", __func__, accept_flags);
755
756         memset(&rx_mode, 0, sizeof(struct qed_filter_params));
757         rx_mode.type = QED_FILTER_TYPE_RX_MODE;
758         rx_mode.filter.accept_flags = accept_flags;
759         qdev->ops->filter_config(edev, &rx_mode);
760 }
761
762 static void qede_promiscuous_enable(struct rte_eth_dev *eth_dev)
763 {
764         struct qede_dev *qdev = eth_dev->data->dev_private;
765         struct ecore_dev *edev = &qdev->edev;
766
767         PMD_INIT_FUNC_TRACE(edev);
768
769         enum qed_filter_rx_mode_type type = QED_FILTER_RX_MODE_TYPE_PROMISC;
770
771         if (rte_eth_allmulticast_get(eth_dev->data->port_id) == 1)
772                 type |= QED_FILTER_RX_MODE_TYPE_MULTI_PROMISC;
773
774         qede_rx_mode_setting(eth_dev, type);
775 }
776
777 static void qede_promiscuous_disable(struct rte_eth_dev *eth_dev)
778 {
779         struct qede_dev *qdev = eth_dev->data->dev_private;
780         struct ecore_dev *edev = &qdev->edev;
781
782         PMD_INIT_FUNC_TRACE(edev);
783
784         if (rte_eth_allmulticast_get(eth_dev->data->port_id) == 1)
785                 qede_rx_mode_setting(eth_dev,
786                                      QED_FILTER_RX_MODE_TYPE_MULTI_PROMISC);
787         else
788                 qede_rx_mode_setting(eth_dev, QED_FILTER_RX_MODE_TYPE_REGULAR);
789 }
790
791 static void qede_poll_sp_sb_cb(void *param)
792 {
793         struct rte_eth_dev *eth_dev = (struct rte_eth_dev *)param;
794         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
795         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
796         int rc;
797
798         qede_interrupt_action(ECORE_LEADING_HWFN(edev));
799         qede_interrupt_action(&edev->hwfns[1]);
800
801         rc = rte_eal_alarm_set(timer_period * US_PER_S,
802                                qede_poll_sp_sb_cb,
803                                (void *)eth_dev);
804         if (rc != 0) {
805                 DP_ERR(edev, "Unable to start periodic"
806                              " timer rc %d\n", rc);
807                 assert(false && "Unable to start periodic timer");
808         }
809 }
810
811 static void qede_dev_close(struct rte_eth_dev *eth_dev)
812 {
813         struct rte_pci_device *pci_dev = eth_dev->pci_dev;
814         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
815         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
816         int rc;
817
818         PMD_INIT_FUNC_TRACE(edev);
819
820         /* dev_stop() shall cleanup fp resources in hw but without releasing
821          * dma memories and sw structures so that dev_start() can be called
822          * by the app without reconfiguration. However, in dev_close() we
823          * can release all the resources and device can be brought up newly
824          */
825         if (qdev->state != QEDE_DEV_STOP)
826                 qede_dev_stop(eth_dev);
827         else
828                 DP_INFO(edev, "Device is already stopped\n");
829
830         rc = qdev->ops->vport_stop(edev, 0);
831         if (rc != 0)
832                 DP_ERR(edev, "Failed to stop VPORT\n");
833
834         qede_dealloc_fp_resc(eth_dev);
835
836         qdev->ops->common->slowpath_stop(edev);
837
838         qdev->ops->common->remove(edev);
839
840         rte_intr_disable(&pci_dev->intr_handle);
841
842         rte_intr_callback_unregister(&pci_dev->intr_handle,
843                                      qede_interrupt_handler, (void *)eth_dev);
844
845         if (edev->num_hwfns > 1)
846                 rte_eal_alarm_cancel(qede_poll_sp_sb_cb, (void *)eth_dev);
847
848         qdev->state = QEDE_DEV_INIT; /* Go back to init state */
849 }
850
851 static void
852 qede_get_stats(struct rte_eth_dev *eth_dev, struct rte_eth_stats *eth_stats)
853 {
854         struct qede_dev *qdev = eth_dev->data->dev_private;
855         struct ecore_dev *edev = &qdev->edev;
856         struct ecore_eth_stats stats;
857         unsigned int i = 0, j = 0, qid;
858         struct qede_tx_queue *txq;
859
860         qdev->ops->get_vport_stats(edev, &stats);
861
862         /* RX Stats */
863         eth_stats->ipackets = stats.rx_ucast_pkts +
864             stats.rx_mcast_pkts + stats.rx_bcast_pkts;
865
866         eth_stats->ibytes = stats.rx_ucast_bytes +
867             stats.rx_mcast_bytes + stats.rx_bcast_bytes;
868
869         eth_stats->ierrors = stats.rx_crc_errors +
870             stats.rx_align_errors +
871             stats.rx_carrier_errors +
872             stats.rx_oversize_packets +
873             stats.rx_jabbers + stats.rx_undersize_packets;
874
875         eth_stats->rx_nombuf = stats.no_buff_discards;
876
877         eth_stats->imissed = stats.mftag_filter_discards +
878             stats.mac_filter_discards +
879             stats.no_buff_discards + stats.brb_truncates + stats.brb_discards;
880
881         /* TX stats */
882         eth_stats->opackets = stats.tx_ucast_pkts +
883             stats.tx_mcast_pkts + stats.tx_bcast_pkts;
884
885         eth_stats->obytes = stats.tx_ucast_bytes +
886             stats.tx_mcast_bytes + stats.tx_bcast_bytes;
887
888         eth_stats->oerrors = stats.tx_err_drop_pkts;
889
890         /* Queue stats */
891         for (qid = 0; qid < QEDE_QUEUE_CNT(qdev); qid++) {
892                 if (qdev->fp_array[qid].type & QEDE_FASTPATH_RX) {
893                         eth_stats->q_ipackets[i] =
894                                 *(uint64_t *)(
895                                         ((char *)(qdev->fp_array[(qid)].rxq)) +
896                                         offsetof(struct qede_rx_queue,
897                                         rcv_pkts));
898                         eth_stats->q_errors[i] =
899                                 *(uint64_t *)(
900                                         ((char *)(qdev->fp_array[(qid)].rxq)) +
901                                         offsetof(struct qede_rx_queue,
902                                         rx_hw_errors)) +
903                                 *(uint64_t *)(
904                                         ((char *)(qdev->fp_array[(qid)].rxq)) +
905                                         offsetof(struct qede_rx_queue,
906                                         rx_alloc_errors));
907                         i++;
908                 }
909
910                 if (qdev->fp_array[qid].type & QEDE_FASTPATH_TX) {
911                         txq = qdev->fp_array[(qid)].txqs[0];
912                         eth_stats->q_opackets[j] =
913                                 *((uint64_t *)(uintptr_t)
914                                         (((uint64_t)(uintptr_t)(txq)) +
915                                          offsetof(struct qede_tx_queue,
916                                                   xmit_pkts)));
917                         j++;
918                 }
919         }
920 }
921
922 static unsigned
923 qede_get_xstats_count(struct qede_dev *qdev) {
924         return RTE_DIM(qede_xstats_strings) +
925                 (RTE_DIM(qede_rxq_xstats_strings) * QEDE_RSS_COUNT(qdev));
926 }
927
928 static int
929 qede_get_xstats_names(__rte_unused struct rte_eth_dev *dev,
930                       struct rte_eth_xstat_name *xstats_names, unsigned limit)
931 {
932         struct qede_dev *qdev = dev->data->dev_private;
933         const unsigned int stat_cnt = qede_get_xstats_count(qdev);
934         unsigned int i, qid, stat_idx = 0;
935
936         if (xstats_names != NULL) {
937                 for (i = 0; i < RTE_DIM(qede_xstats_strings); i++) {
938                         snprintf(xstats_names[stat_idx].name,
939                                 sizeof(xstats_names[stat_idx].name),
940                                 "%s",
941                                 qede_xstats_strings[i].name);
942                         stat_idx++;
943                 }
944
945                 for (qid = 0; qid < QEDE_RSS_COUNT(qdev); qid++) {
946                         for (i = 0; i < RTE_DIM(qede_rxq_xstats_strings); i++) {
947                                 snprintf(xstats_names[stat_idx].name,
948                                         sizeof(xstats_names[stat_idx].name),
949                                         "%.4s%d%s",
950                                         qede_rxq_xstats_strings[i].name, qid,
951                                         qede_rxq_xstats_strings[i].name + 4);
952                                 stat_idx++;
953                         }
954                 }
955         }
956
957         return stat_cnt;
958 }
959
960 static int
961 qede_get_xstats(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
962                 unsigned int n)
963 {
964         struct qede_dev *qdev = dev->data->dev_private;
965         struct ecore_dev *edev = &qdev->edev;
966         struct ecore_eth_stats stats;
967         const unsigned int num = qede_get_xstats_count(qdev);
968         unsigned int i, qid, stat_idx = 0;
969
970         if (n < num)
971                 return num;
972
973         qdev->ops->get_vport_stats(edev, &stats);
974
975         for (i = 0; i < RTE_DIM(qede_xstats_strings); i++) {
976                 xstats[stat_idx].value = *(uint64_t *)(((char *)&stats) +
977                                              qede_xstats_strings[i].offset);
978                 stat_idx++;
979         }
980
981         for (qid = 0; qid < QEDE_QUEUE_CNT(qdev); qid++) {
982                 if (qdev->fp_array[qid].type & QEDE_FASTPATH_RX) {
983                         for (i = 0; i < RTE_DIM(qede_rxq_xstats_strings); i++) {
984                                 xstats[stat_idx].value = *(uint64_t *)(
985                                         ((char *)(qdev->fp_array[(qid)].rxq)) +
986                                          qede_rxq_xstats_strings[i].offset);
987                                 stat_idx++;
988                         }
989                 }
990         }
991
992         return stat_idx;
993 }
994
995 static void
996 qede_reset_xstats(struct rte_eth_dev *dev)
997 {
998         struct qede_dev *qdev = dev->data->dev_private;
999         struct ecore_dev *edev = &qdev->edev;
1000
1001         ecore_reset_vport_stats(edev);
1002 }
1003
1004 int qede_dev_set_link_state(struct rte_eth_dev *eth_dev, bool link_up)
1005 {
1006         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1007         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1008         struct qed_link_params link_params;
1009         int rc;
1010
1011         DP_INFO(edev, "setting link state %d\n", link_up);
1012         memset(&link_params, 0, sizeof(link_params));
1013         link_params.link_up = link_up;
1014         rc = qdev->ops->common->set_link(edev, &link_params);
1015         if (rc != ECORE_SUCCESS)
1016                 DP_ERR(edev, "Unable to set link state %d\n", link_up);
1017
1018         return rc;
1019 }
1020
1021 static int qede_dev_set_link_up(struct rte_eth_dev *eth_dev)
1022 {
1023         return qede_dev_set_link_state(eth_dev, true);
1024 }
1025
1026 static int qede_dev_set_link_down(struct rte_eth_dev *eth_dev)
1027 {
1028         return qede_dev_set_link_state(eth_dev, false);
1029 }
1030
1031 static void qede_reset_stats(struct rte_eth_dev *eth_dev)
1032 {
1033         struct qede_dev *qdev = eth_dev->data->dev_private;
1034         struct ecore_dev *edev = &qdev->edev;
1035
1036         ecore_reset_vport_stats(edev);
1037 }
1038
1039 static void qede_allmulticast_enable(struct rte_eth_dev *eth_dev)
1040 {
1041         enum qed_filter_rx_mode_type type =
1042             QED_FILTER_RX_MODE_TYPE_MULTI_PROMISC;
1043
1044         if (rte_eth_promiscuous_get(eth_dev->data->port_id) == 1)
1045                 type |= QED_FILTER_RX_MODE_TYPE_PROMISC;
1046
1047         qede_rx_mode_setting(eth_dev, type);
1048 }
1049
1050 static void qede_allmulticast_disable(struct rte_eth_dev *eth_dev)
1051 {
1052         if (rte_eth_promiscuous_get(eth_dev->data->port_id) == 1)
1053                 qede_rx_mode_setting(eth_dev, QED_FILTER_RX_MODE_TYPE_PROMISC);
1054         else
1055                 qede_rx_mode_setting(eth_dev, QED_FILTER_RX_MODE_TYPE_REGULAR);
1056 }
1057
1058 static int qede_flow_ctrl_set(struct rte_eth_dev *eth_dev,
1059                               struct rte_eth_fc_conf *fc_conf)
1060 {
1061         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1062         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1063         struct qed_link_output current_link;
1064         struct qed_link_params params;
1065
1066         memset(&current_link, 0, sizeof(current_link));
1067         qdev->ops->common->get_link(edev, &current_link);
1068
1069         memset(&params, 0, sizeof(params));
1070         params.override_flags |= QED_LINK_OVERRIDE_PAUSE_CONFIG;
1071         if (fc_conf->autoneg) {
1072                 if (!(current_link.supported_caps & QEDE_SUPPORTED_AUTONEG)) {
1073                         DP_ERR(edev, "Autoneg not supported\n");
1074                         return -EINVAL;
1075                 }
1076                 params.pause_config |= QED_LINK_PAUSE_AUTONEG_ENABLE;
1077         }
1078
1079         /* Pause is assumed to be supported (SUPPORTED_Pause) */
1080         if (fc_conf->mode == RTE_FC_FULL)
1081                 params.pause_config |= (QED_LINK_PAUSE_TX_ENABLE |
1082                                         QED_LINK_PAUSE_RX_ENABLE);
1083         if (fc_conf->mode == RTE_FC_TX_PAUSE)
1084                 params.pause_config |= QED_LINK_PAUSE_TX_ENABLE;
1085         if (fc_conf->mode == RTE_FC_RX_PAUSE)
1086                 params.pause_config |= QED_LINK_PAUSE_RX_ENABLE;
1087
1088         params.link_up = true;
1089         (void)qdev->ops->common->set_link(edev, &params);
1090
1091         return 0;
1092 }
1093
1094 static int qede_flow_ctrl_get(struct rte_eth_dev *eth_dev,
1095                               struct rte_eth_fc_conf *fc_conf)
1096 {
1097         struct qede_dev *qdev = QEDE_INIT_QDEV(eth_dev);
1098         struct ecore_dev *edev = QEDE_INIT_EDEV(qdev);
1099         struct qed_link_output current_link;
1100
1101         memset(&current_link, 0, sizeof(current_link));
1102         qdev->ops->common->get_link(edev, &current_link);
1103
1104         if (current_link.pause_config & QED_LINK_PAUSE_AUTONEG_ENABLE)
1105                 fc_conf->autoneg = true;
1106
1107         if (current_link.pause_config & (QED_LINK_PAUSE_RX_ENABLE |
1108                                          QED_LINK_PAUSE_TX_ENABLE))
1109                 fc_conf->mode = RTE_FC_FULL;
1110         else if (current_link.pause_config & QED_LINK_PAUSE_RX_ENABLE)
1111                 fc_conf->mode = RTE_FC_RX_PAUSE;
1112         else if (current_link.pause_config & QED_LINK_PAUSE_TX_ENABLE)
1113                 fc_conf->mode = RTE_FC_TX_PAUSE;
1114         else
1115                 fc_conf->mode = RTE_FC_NONE;
1116
1117         return 0;
1118 }
1119
1120 static const uint32_t *
1121 qede_dev_supported_ptypes_get(struct rte_eth_dev *eth_dev)
1122 {
1123         static const uint32_t ptypes[] = {
1124                 RTE_PTYPE_L3_IPV4,
1125                 RTE_PTYPE_L3_IPV6,
1126                 RTE_PTYPE_UNKNOWN
1127         };
1128
1129         if (eth_dev->rx_pkt_burst == qede_recv_pkts)
1130                 return ptypes;
1131
1132         return NULL;
1133 }
1134
1135 void qede_init_rss_caps(uint8_t *rss_caps, uint64_t hf)
1136 {
1137         *rss_caps = 0;
1138         *rss_caps |= (hf & ETH_RSS_IPV4)              ? ECORE_RSS_IPV4 : 0;
1139         *rss_caps |= (hf & ETH_RSS_IPV6)              ? ECORE_RSS_IPV6 : 0;
1140         *rss_caps |= (hf & ETH_RSS_IPV6_EX)           ? ECORE_RSS_IPV6 : 0;
1141         *rss_caps |= (hf & ETH_RSS_NONFRAG_IPV4_TCP)  ? ECORE_RSS_IPV4_TCP : 0;
1142         *rss_caps |= (hf & ETH_RSS_NONFRAG_IPV6_TCP)  ? ECORE_RSS_IPV6_TCP : 0;
1143         *rss_caps |= (hf & ETH_RSS_IPV6_TCP_EX)       ? ECORE_RSS_IPV6_TCP : 0;
1144 }
1145
1146 static int qede_rss_hash_update(struct rte_eth_dev *eth_dev,
1147                                 struct rte_eth_rss_conf *rss_conf)
1148 {
1149         struct qed_update_vport_params vport_update_params;
1150         struct qede_dev *qdev = eth_dev->data->dev_private;
1151         struct ecore_dev *edev = &qdev->edev;
1152         uint32_t *key = (uint32_t *)rss_conf->rss_key;
1153         uint64_t hf = rss_conf->rss_hf;
1154         int i;
1155
1156         memset(&vport_update_params, 0, sizeof(vport_update_params));
1157
1158         if (hf != 0) {
1159                 /* Enable RSS */
1160                 qede_init_rss_caps(&qdev->rss_params.rss_caps, hf);
1161                 memcpy(&vport_update_params.rss_params, &qdev->rss_params,
1162                        sizeof(vport_update_params.rss_params));
1163                 if (key)
1164                         memcpy(qdev->rss_params.rss_key, rss_conf->rss_key,
1165                                rss_conf->rss_key_len);
1166                 vport_update_params.update_rss_flg = 1;
1167                 qdev->rss_enabled = 1;
1168         } else {
1169                 /* Disable RSS */
1170                 qdev->rss_enabled = 0;
1171         }
1172
1173         /* If the mapping doesn't fit any supported, return */
1174         if (qdev->rss_params.rss_caps == 0 && hf != 0)
1175                 return -EINVAL;
1176
1177         DP_INFO(edev, "%s\n", (vport_update_params.update_rss_flg) ?
1178                                 "Enabling RSS" : "Disabling RSS");
1179
1180         vport_update_params.vport_id = 0;
1181
1182         return qdev->ops->vport_update(edev, &vport_update_params);
1183 }
1184
1185 int qede_rss_hash_conf_get(struct rte_eth_dev *eth_dev,
1186                            struct rte_eth_rss_conf *rss_conf)
1187 {
1188         struct qede_dev *qdev = eth_dev->data->dev_private;
1189         uint64_t hf;
1190
1191         if (rss_conf->rss_key_len < sizeof(qdev->rss_params.rss_key))
1192                 return -EINVAL;
1193
1194         if (rss_conf->rss_key)
1195                 memcpy(rss_conf->rss_key, qdev->rss_params.rss_key,
1196                        sizeof(qdev->rss_params.rss_key));
1197
1198         hf = 0;
1199         hf |= (qdev->rss_params.rss_caps & ECORE_RSS_IPV4)     ?
1200                         ETH_RSS_IPV4 : 0;
1201         hf |= (qdev->rss_params.rss_caps & ECORE_RSS_IPV6)     ?
1202                         ETH_RSS_IPV6 : 0;
1203         hf |= (qdev->rss_params.rss_caps & ECORE_RSS_IPV6)     ?
1204                         ETH_RSS_IPV6_EX : 0;
1205         hf |= (qdev->rss_params.rss_caps & ECORE_RSS_IPV4_TCP) ?
1206                         ETH_RSS_NONFRAG_IPV4_TCP : 0;
1207         hf |= (qdev->rss_params.rss_caps & ECORE_RSS_IPV6_TCP) ?
1208                         ETH_RSS_NONFRAG_IPV6_TCP : 0;
1209         hf |= (qdev->rss_params.rss_caps & ECORE_RSS_IPV6_TCP) ?
1210                         ETH_RSS_IPV6_TCP_EX : 0;
1211
1212         rss_conf->rss_hf = hf;
1213
1214         return 0;
1215 }
1216
1217 static int qede_rss_reta_update(struct rte_eth_dev *eth_dev,
1218                                 struct rte_eth_rss_reta_entry64 *reta_conf,
1219                                 uint16_t reta_size)
1220 {
1221         struct qed_update_vport_params vport_update_params;
1222         struct qede_dev *qdev = eth_dev->data->dev_private;
1223         struct ecore_dev *edev = &qdev->edev;
1224         uint16_t i, idx, shift;
1225
1226         if (reta_size > ETH_RSS_RETA_SIZE_128) {
1227                 DP_ERR(edev, "reta_size %d is not supported by hardware\n",
1228                        reta_size);
1229                 return -EINVAL;
1230         }
1231
1232         memset(&vport_update_params, 0, sizeof(vport_update_params));
1233         memcpy(&vport_update_params.rss_params, &qdev->rss_params,
1234                sizeof(vport_update_params.rss_params));
1235
1236         for (i = 0; i < reta_size; i++) {
1237                 idx = i / RTE_RETA_GROUP_SIZE;
1238                 shift = i % RTE_RETA_GROUP_SIZE;
1239                 if (reta_conf[idx].mask & (1ULL << shift)) {
1240                         uint8_t entry = reta_conf[idx].reta[shift];
1241                         qdev->rss_params.rss_ind_table[i] = entry;
1242                 }
1243         }
1244
1245         vport_update_params.update_rss_flg = 1;
1246         vport_update_params.vport_id = 0;
1247
1248         return qdev->ops->vport_update(edev, &vport_update_params);
1249 }
1250
1251 int qede_rss_reta_query(struct rte_eth_dev *eth_dev,
1252                         struct rte_eth_rss_reta_entry64 *reta_conf,
1253                         uint16_t reta_size)
1254 {
1255         struct qede_dev *qdev = eth_dev->data->dev_private;
1256         uint16_t i, idx, shift;
1257
1258         if (reta_size > ETH_RSS_RETA_SIZE_128) {
1259                 struct ecore_dev *edev = &qdev->edev;
1260                 DP_ERR(edev, "reta_size %d is not supported\n",
1261                        reta_size);
1262         }
1263
1264         for (i = 0; i < reta_size; i++) {
1265                 idx = i / RTE_RETA_GROUP_SIZE;
1266                 shift = i % RTE_RETA_GROUP_SIZE;
1267                 if (reta_conf[idx].mask & (1ULL << shift)) {
1268                         uint8_t entry = qdev->rss_params.rss_ind_table[i];
1269                         reta_conf[idx].reta[shift] = entry;
1270                 }
1271         }
1272
1273         return 0;
1274 }
1275
1276 int qede_set_mtu(struct rte_eth_dev *dev, uint16_t mtu)
1277 {
1278         uint32_t frame_size;
1279         struct qede_dev *qdev = dev->data->dev_private;
1280         struct rte_eth_dev_info dev_info = {0};
1281
1282         qede_dev_info_get(dev, &dev_info);
1283
1284         /* VLAN_TAG = 4 */
1285         frame_size = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + 4;
1286
1287         if ((mtu < ETHER_MIN_MTU) || (frame_size > dev_info.max_rx_pktlen))
1288                 return -EINVAL;
1289
1290         if (!dev->data->scattered_rx &&
1291             frame_size > dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM)
1292                 return -EINVAL;
1293
1294         if (frame_size > ETHER_MAX_LEN)
1295                 dev->data->dev_conf.rxmode.jumbo_frame = 1;
1296         else
1297                 dev->data->dev_conf.rxmode.jumbo_frame = 0;
1298
1299         /* update max frame size */
1300         dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
1301         qdev->mtu = mtu;
1302         qede_dev_stop(dev);
1303         qede_dev_start(dev);
1304
1305         return 0;
1306 }
1307
1308 static const struct eth_dev_ops qede_eth_dev_ops = {
1309         .dev_configure = qede_dev_configure,
1310         .dev_infos_get = qede_dev_info_get,
1311         .rx_queue_setup = qede_rx_queue_setup,
1312         .rx_queue_release = qede_rx_queue_release,
1313         .tx_queue_setup = qede_tx_queue_setup,
1314         .tx_queue_release = qede_tx_queue_release,
1315         .dev_start = qede_dev_start,
1316         .dev_set_link_up = qede_dev_set_link_up,
1317         .dev_set_link_down = qede_dev_set_link_down,
1318         .link_update = qede_link_update,
1319         .promiscuous_enable = qede_promiscuous_enable,
1320         .promiscuous_disable = qede_promiscuous_disable,
1321         .allmulticast_enable = qede_allmulticast_enable,
1322         .allmulticast_disable = qede_allmulticast_disable,
1323         .dev_stop = qede_dev_stop,
1324         .dev_close = qede_dev_close,
1325         .stats_get = qede_get_stats,
1326         .stats_reset = qede_reset_stats,
1327         .xstats_get = qede_get_xstats,
1328         .xstats_reset = qede_reset_xstats,
1329         .xstats_get_names = qede_get_xstats_names,
1330         .mac_addr_add = qede_mac_addr_add,
1331         .mac_addr_remove = qede_mac_addr_remove,
1332         .mac_addr_set = qede_mac_addr_set,
1333         .vlan_offload_set = qede_vlan_offload_set,
1334         .vlan_filter_set = qede_vlan_filter_set,
1335         .flow_ctrl_set = qede_flow_ctrl_set,
1336         .flow_ctrl_get = qede_flow_ctrl_get,
1337         .dev_supported_ptypes_get = qede_dev_supported_ptypes_get,
1338         .rss_hash_update = qede_rss_hash_update,
1339         .rss_hash_conf_get = qede_rss_hash_conf_get,
1340         .reta_update  = qede_rss_reta_update,
1341         .reta_query  = qede_rss_reta_query,
1342         .mtu_set = qede_set_mtu,
1343 };
1344
1345 static const struct eth_dev_ops qede_eth_vf_dev_ops = {
1346         .dev_configure = qede_dev_configure,
1347         .dev_infos_get = qede_dev_info_get,
1348         .rx_queue_setup = qede_rx_queue_setup,
1349         .rx_queue_release = qede_rx_queue_release,
1350         .tx_queue_setup = qede_tx_queue_setup,
1351         .tx_queue_release = qede_tx_queue_release,
1352         .dev_start = qede_dev_start,
1353         .dev_set_link_up = qede_dev_set_link_up,
1354         .dev_set_link_down = qede_dev_set_link_down,
1355         .link_update = qede_link_update,
1356         .promiscuous_enable = qede_promiscuous_enable,
1357         .promiscuous_disable = qede_promiscuous_disable,
1358         .allmulticast_enable = qede_allmulticast_enable,
1359         .allmulticast_disable = qede_allmulticast_disable,
1360         .dev_stop = qede_dev_stop,
1361         .dev_close = qede_dev_close,
1362         .stats_get = qede_get_stats,
1363         .stats_reset = qede_reset_stats,
1364         .xstats_get = qede_get_xstats,
1365         .xstats_reset = qede_reset_xstats,
1366         .xstats_get_names = qede_get_xstats_names,
1367         .vlan_offload_set = qede_vlan_offload_set,
1368         .vlan_filter_set = qede_vlan_filter_set,
1369         .dev_supported_ptypes_get = qede_dev_supported_ptypes_get,
1370         .rss_hash_update = qede_rss_hash_update,
1371         .rss_hash_conf_get = qede_rss_hash_conf_get,
1372         .reta_update  = qede_rss_reta_update,
1373         .reta_query  = qede_rss_reta_query,
1374         .mtu_set = qede_set_mtu,
1375 };
1376
1377 static void qede_update_pf_params(struct ecore_dev *edev)
1378 {
1379         struct ecore_pf_params pf_params;
1380         /* 32 rx + 32 tx */
1381         memset(&pf_params, 0, sizeof(struct ecore_pf_params));
1382         pf_params.eth_pf_params.num_cons = 64;
1383         qed_ops->common->update_pf_params(edev, &pf_params);
1384 }
1385
1386 static int qede_common_dev_init(struct rte_eth_dev *eth_dev, bool is_vf)
1387 {
1388         struct rte_pci_device *pci_dev;
1389         struct rte_pci_addr pci_addr;
1390         struct qede_dev *adapter;
1391         struct ecore_dev *edev;
1392         struct qed_dev_eth_info dev_info;
1393         struct qed_slowpath_params params;
1394         static bool do_once = true;
1395         uint8_t bulletin_change;
1396         uint8_t vf_mac[ETHER_ADDR_LEN];
1397         uint8_t is_mac_forced;
1398         bool is_mac_exist;
1399         /* Fix up ecore debug level */
1400         uint32_t dp_module = ~0 & ~ECORE_MSG_HW;
1401         uint8_t dp_level = ECORE_LEVEL_VERBOSE;
1402         uint32_t max_mac_addrs;
1403         int rc;
1404
1405         /* Extract key data structures */
1406         adapter = eth_dev->data->dev_private;
1407         edev = &adapter->edev;
1408         pci_dev = eth_dev->pci_dev;
1409         pci_addr = pci_dev->addr;
1410
1411         PMD_INIT_FUNC_TRACE(edev);
1412
1413         snprintf(edev->name, NAME_SIZE, PCI_SHORT_PRI_FMT ":dpdk-port-%u",
1414                  pci_addr.bus, pci_addr.devid, pci_addr.function,
1415                  eth_dev->data->port_id);
1416
1417         eth_dev->rx_pkt_burst = qede_recv_pkts;
1418         eth_dev->tx_pkt_burst = qede_xmit_pkts;
1419
1420         if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1421                 DP_NOTICE(edev, false,
1422                           "Skipping device init from secondary process\n");
1423                 return 0;
1424         }
1425
1426         rte_eth_copy_pci_info(eth_dev, pci_dev);
1427
1428         qed_ops = qed_get_eth_ops();
1429         if (!qed_ops) {
1430                 DP_ERR(edev, "Failed to get qed_eth_ops_pass\n");
1431                 return -EINVAL;
1432         }
1433
1434         DP_INFO(edev, "Starting qede probe\n");
1435
1436         rc = qed_ops->common->probe(edev, pci_dev, QED_PROTOCOL_ETH,
1437                                     dp_module, dp_level, is_vf);
1438
1439         if (rc != 0) {
1440                 DP_ERR(edev, "qede probe failed rc %d\n", rc);
1441                 return -ENODEV;
1442         }
1443
1444         qede_update_pf_params(edev);
1445
1446         rte_intr_callback_register(&pci_dev->intr_handle,
1447                                    qede_interrupt_handler, (void *)eth_dev);
1448
1449         if (rte_intr_enable(&pci_dev->intr_handle)) {
1450                 DP_ERR(edev, "rte_intr_enable() failed\n");
1451                 return -ENODEV;
1452         }
1453
1454         /* Start the Slowpath-process */
1455         memset(&params, 0, sizeof(struct qed_slowpath_params));
1456         params.int_mode = ECORE_INT_MODE_MSIX;
1457         params.drv_major = QEDE_PMD_VERSION_MAJOR;
1458         params.drv_minor = QEDE_PMD_VERSION_MINOR;
1459         params.drv_rev = QEDE_PMD_VERSION_REVISION;
1460         params.drv_eng = QEDE_PMD_VERSION_PATCH;
1461         strncpy((char *)params.name, QEDE_PMD_VER_PREFIX,
1462                 QEDE_PMD_DRV_VER_STR_SIZE);
1463
1464         /* For CMT mode device do periodic polling for slowpath events.
1465          * This is required since uio device uses only one MSI-x
1466          * interrupt vector but we need one for each engine.
1467          */
1468         if (edev->num_hwfns > 1 && IS_PF(edev)) {
1469                 rc = rte_eal_alarm_set(timer_period * US_PER_S,
1470                                        qede_poll_sp_sb_cb,
1471                                        (void *)eth_dev);
1472                 if (rc != 0) {
1473                         DP_ERR(edev, "Unable to start periodic"
1474                                      " timer rc %d\n", rc);
1475                         return -EINVAL;
1476                 }
1477         }
1478
1479         rc = qed_ops->common->slowpath_start(edev, &params);
1480         if (rc) {
1481                 DP_ERR(edev, "Cannot start slowpath rc = %d\n", rc);
1482                 rte_eal_alarm_cancel(qede_poll_sp_sb_cb,
1483                                      (void *)eth_dev);
1484                 return -ENODEV;
1485         }
1486
1487         rc = qed_ops->fill_dev_info(edev, &dev_info);
1488         if (rc) {
1489                 DP_ERR(edev, "Cannot get device_info rc %d\n", rc);
1490                 qed_ops->common->slowpath_stop(edev);
1491                 qed_ops->common->remove(edev);
1492                 rte_eal_alarm_cancel(qede_poll_sp_sb_cb,
1493                                      (void *)eth_dev);
1494                 return -ENODEV;
1495         }
1496
1497         qede_alloc_etherdev(adapter, &dev_info);
1498
1499         adapter->ops->common->set_id(edev, edev->name, QEDE_PMD_VERSION);
1500
1501         if (!is_vf)
1502                 adapter->dev_info.num_mac_addrs =
1503                         (uint32_t)RESC_NUM(ECORE_LEADING_HWFN(edev),
1504                                             ECORE_MAC);
1505         else
1506                 ecore_vf_get_num_mac_filters(ECORE_LEADING_HWFN(edev),
1507                                              &adapter->dev_info.num_mac_addrs);
1508
1509         /* Allocate memory for storing MAC addr */
1510         eth_dev->data->mac_addrs = rte_zmalloc(edev->name,
1511                                         (ETHER_ADDR_LEN *
1512                                         adapter->dev_info.num_mac_addrs),
1513                                         RTE_CACHE_LINE_SIZE);
1514
1515         if (eth_dev->data->mac_addrs == NULL) {
1516                 DP_ERR(edev, "Failed to allocate MAC address\n");
1517                 qed_ops->common->slowpath_stop(edev);
1518                 qed_ops->common->remove(edev);
1519                 rte_eal_alarm_cancel(qede_poll_sp_sb_cb,
1520                                      (void *)eth_dev);
1521                 return -ENOMEM;
1522         }
1523
1524         if (!is_vf) {
1525                 ether_addr_copy((struct ether_addr *)edev->hwfns[0].
1526                                 hw_info.hw_mac_addr,
1527                                 &eth_dev->data->mac_addrs[0]);
1528                 ether_addr_copy(&eth_dev->data->mac_addrs[0],
1529                                 &adapter->primary_mac);
1530         } else {
1531                 ecore_vf_read_bulletin(ECORE_LEADING_HWFN(edev),
1532                                        &bulletin_change);
1533                 if (bulletin_change) {
1534                         is_mac_exist =
1535                             ecore_vf_bulletin_get_forced_mac(
1536                                                 ECORE_LEADING_HWFN(edev),
1537                                                 vf_mac,
1538                                                 &is_mac_forced);
1539                         if (is_mac_exist && is_mac_forced) {
1540                                 DP_INFO(edev, "VF macaddr received from PF\n");
1541                                 ether_addr_copy((struct ether_addr *)&vf_mac,
1542                                                 &eth_dev->data->mac_addrs[0]);
1543                                 ether_addr_copy(&eth_dev->data->mac_addrs[0],
1544                                                 &adapter->primary_mac);
1545                         } else {
1546                                 DP_NOTICE(edev, false,
1547                                           "No VF macaddr assigned\n");
1548                         }
1549                 }
1550         }
1551
1552         eth_dev->dev_ops = (is_vf) ? &qede_eth_vf_dev_ops : &qede_eth_dev_ops;
1553
1554         if (do_once) {
1555                 qede_print_adapter_info(adapter);
1556                 do_once = false;
1557         }
1558
1559         adapter->state = QEDE_DEV_INIT;
1560
1561         DP_NOTICE(edev, false, "MAC address : %02x:%02x:%02x:%02x:%02x:%02x\n",
1562                   adapter->primary_mac.addr_bytes[0],
1563                   adapter->primary_mac.addr_bytes[1],
1564                   adapter->primary_mac.addr_bytes[2],
1565                   adapter->primary_mac.addr_bytes[3],
1566                   adapter->primary_mac.addr_bytes[4],
1567                   adapter->primary_mac.addr_bytes[5]);
1568
1569         return rc;
1570 }
1571
1572 static int qedevf_eth_dev_init(struct rte_eth_dev *eth_dev)
1573 {
1574         return qede_common_dev_init(eth_dev, 1);
1575 }
1576
1577 static int qede_eth_dev_init(struct rte_eth_dev *eth_dev)
1578 {
1579         return qede_common_dev_init(eth_dev, 0);
1580 }
1581
1582 static int qede_dev_common_uninit(struct rte_eth_dev *eth_dev)
1583 {
1584         /* only uninitialize in the primary process */
1585         if (rte_eal_process_type() != RTE_PROC_PRIMARY)
1586                 return 0;
1587
1588         /* safe to close dev here */
1589         qede_dev_close(eth_dev);
1590
1591         eth_dev->dev_ops = NULL;
1592         eth_dev->rx_pkt_burst = NULL;
1593         eth_dev->tx_pkt_burst = NULL;
1594
1595         if (eth_dev->data->mac_addrs)
1596                 rte_free(eth_dev->data->mac_addrs);
1597
1598         eth_dev->data->mac_addrs = NULL;
1599
1600         return 0;
1601 }
1602
1603 static int qede_eth_dev_uninit(struct rte_eth_dev *eth_dev)
1604 {
1605         return qede_dev_common_uninit(eth_dev);
1606 }
1607
1608 static int qedevf_eth_dev_uninit(struct rte_eth_dev *eth_dev)
1609 {
1610         return qede_dev_common_uninit(eth_dev);
1611 }
1612
1613 static struct rte_pci_id pci_id_qedevf_map[] = {
1614 #define QEDEVF_RTE_PCI_DEVICE(dev) RTE_PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, dev)
1615         {
1616                 QEDEVF_RTE_PCI_DEVICE(PCI_DEVICE_ID_NX2_VF)
1617         },
1618         {
1619                 QEDEVF_RTE_PCI_DEVICE(PCI_DEVICE_ID_57980S_IOV)
1620         },
1621         {.vendor_id = 0,}
1622 };
1623
1624 static struct rte_pci_id pci_id_qede_map[] = {
1625 #define QEDE_RTE_PCI_DEVICE(dev) RTE_PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, dev)
1626         {
1627                 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_NX2_57980E)
1628         },
1629         {
1630                 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_NX2_57980S)
1631         },
1632         {
1633                 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_57980S_40)
1634         },
1635         {
1636                 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_57980S_25)
1637         },
1638         {
1639                 QEDE_RTE_PCI_DEVICE(PCI_DEVICE_ID_57980S_100)
1640         },
1641         {.vendor_id = 0,}
1642 };
1643
1644 static struct eth_driver rte_qedevf_pmd = {
1645         .pci_drv = {
1646                     .id_table = pci_id_qedevf_map,
1647                     .drv_flags =
1648                     RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
1649                     .probe = rte_eth_dev_pci_probe,
1650                     .remove = rte_eth_dev_pci_remove,
1651                    },
1652         .eth_dev_init = qedevf_eth_dev_init,
1653         .eth_dev_uninit = qedevf_eth_dev_uninit,
1654         .dev_private_size = sizeof(struct qede_dev),
1655 };
1656
1657 static struct eth_driver rte_qede_pmd = {
1658         .pci_drv = {
1659                     .id_table = pci_id_qede_map,
1660                     .drv_flags =
1661                     RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
1662                     .probe = rte_eth_dev_pci_probe,
1663                     .remove = rte_eth_dev_pci_remove,
1664                    },
1665         .eth_dev_init = qede_eth_dev_init,
1666         .eth_dev_uninit = qede_eth_dev_uninit,
1667         .dev_private_size = sizeof(struct qede_dev),
1668 };
1669
1670 RTE_PMD_REGISTER_PCI(net_qede, rte_qede_pmd.pci_drv);
1671 RTE_PMD_REGISTER_PCI_TABLE(net_qede, pci_id_qede_map);
1672 RTE_PMD_REGISTER_KMOD_DEP(net_qede, "* igb_uio | uio_pci_generic | vfio");
1673 RTE_PMD_REGISTER_PCI(net_qede_vf, rte_qedevf_pmd.pci_drv);
1674 RTE_PMD_REGISTER_PCI_TABLE(net_qede_vf, pci_id_qedevf_map);
1675 RTE_PMD_REGISTER_KMOD_DEP(net_qede_vf, "* igb_uio | vfio");