net/qede/base: use proper units for rate limiting
authorRasesh Mody <rasesh.mody@cavium.com>
Tue, 19 Sep 2017 01:51:22 +0000 (18:51 -0700)
committerFerruh Yigit <ferruh.yigit@intel.com>
Fri, 6 Oct 2017 00:49:49 +0000 (02:49 +0200)
Change module parameter semantics to standard units (Rate limiting is used
for DCQCN feature).

Signed-off-by: Rasesh Mody <rasesh.mody@cavium.com>
drivers/net/qede/base/ecore_sp_commands.c
drivers/net/qede/base/ecore_sp_commands.h

index d67805c..2f5d453 100644 (file)
@@ -422,6 +422,22 @@ enum _ecore_status_t ecore_sp_pf_update_dcbx(struct ecore_hwfn *p_hwfn)
        return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
 }
 
+/* QM rate limiter resolution is 1.6Mbps */
+#define QM_RL_RESOLUTION(mb_val)       ((mb_val) * 10 / 16)
+
+/* FW uses 1/64k to express gd */
+#define FW_GD_RESOLUTION(gd)           (64 * 1024 / (gd))
+
+u16 ecore_sp_rl_mb_to_qm(u32 mb_val)
+{
+       return (u16)OSAL_MIN_T(u32, (u16)(~0U), QM_RL_RESOLUTION(mb_val));
+}
+
+u16 ecore_sp_rl_gd_denom(u32 gd)
+{
+       return gd ? (u16)OSAL_MIN_T(u32, (u16)(~0U), FW_GD_RESOLUTION(gd)) : 0;
+}
+
 enum _ecore_status_t ecore_sp_rl_update(struct ecore_hwfn *p_hwfn,
                                        struct ecore_rl_update_params *params)
 {
@@ -453,15 +469,30 @@ enum _ecore_status_t ecore_sp_rl_update(struct ecore_hwfn *p_hwfn,
        rl_update->rl_id_last = params->rl_id_last;
        rl_update->rl_dc_qcn_flg = params->rl_dc_qcn_flg;
        rl_update->rl_bc_rate = OSAL_CPU_TO_LE32(params->rl_bc_rate);
-       rl_update->rl_max_rate = OSAL_CPU_TO_LE16(params->rl_max_rate);
-       rl_update->rl_r_ai = OSAL_CPU_TO_LE16(params->rl_r_ai);
-       rl_update->rl_r_hai = OSAL_CPU_TO_LE16(params->rl_r_hai);
-       rl_update->dcqcn_g = OSAL_CPU_TO_LE16(params->dcqcn_g);
+       rl_update->rl_max_rate =
+               OSAL_CPU_TO_LE16(ecore_sp_rl_mb_to_qm(params->rl_max_rate));
+       rl_update->rl_r_ai =
+               OSAL_CPU_TO_LE16(ecore_sp_rl_mb_to_qm(params->rl_r_ai));
+       rl_update->rl_r_hai =
+               OSAL_CPU_TO_LE16(ecore_sp_rl_mb_to_qm(params->rl_r_hai));
+       rl_update->dcqcn_g =
+               OSAL_CPU_TO_LE16(ecore_sp_rl_gd_denom(params->dcqcn_gd));
        rl_update->dcqcn_k_us = OSAL_CPU_TO_LE32(params->dcqcn_k_us);
-       rl_update->dcqcn_timeuot_us = OSAL_CPU_TO_LE32(
-               params->dcqcn_timeuot_us);
+       rl_update->dcqcn_timeuot_us =
+               OSAL_CPU_TO_LE32(params->dcqcn_timeuot_us);
        rl_update->qcn_timeuot_us = OSAL_CPU_TO_LE32(params->qcn_timeuot_us);
 
+       DP_VERBOSE(p_hwfn, ECORE_MSG_SPQ, "rl_params: qcn_update_param_flg %x, dcqcn_update_param_flg %x, rl_init_flg %x, rl_start_flg %x, rl_stop_flg %x, rl_id_first %x, rl_id_last %x, rl_dc_qcn_flg %x, rl_bc_rate %x, rl_max_rate %x, rl_r_ai %x, rl_r_hai %x, dcqcn_g %x, dcqcn_k_us %x, dcqcn_timeuot_us %x, qcn_timeuot_us %x\n",
+                  rl_update->qcn_update_param_flg,
+                  rl_update->dcqcn_update_param_flg,
+                  rl_update->rl_init_flg, rl_update->rl_start_flg,
+                  rl_update->rl_stop_flg, rl_update->rl_id_first,
+                  rl_update->rl_id_last, rl_update->rl_dc_qcn_flg,
+                  rl_update->rl_bc_rate, rl_update->rl_max_rate,
+                  rl_update->rl_r_ai, rl_update->rl_r_hai,
+                  rl_update->dcqcn_g, rl_update->dcqcn_k_us,
+                  rl_update->dcqcn_timeuot_us, rl_update->qcn_timeuot_us);
+
        return ecore_spq_post(p_hwfn, p_ent, OSAL_NULL);
 }
 
index 34d5a76..74f6a34 100644 (file)
@@ -125,10 +125,10 @@ struct ecore_rl_update_params {
        u8 rl_id_last;
        u8 rl_dc_qcn_flg; /* If set, RL will used for DCQCN */
        u32 rl_bc_rate; /* Byte Counter Limit */
-       u16 rl_max_rate; /* Maximum rate in 1.6 Mbps resolution */
-       u16 rl_r_ai; /* Active increase rate */
-       u16 rl_r_hai; /* Hyper active increase rate */
-       u16 dcqcn_g; /* DCQCN Alpha update gain in 1/64K resolution */
+       u32 rl_max_rate; /* Maximum rate in Mbps resolution */
+       u32 rl_r_ai; /* Active increase rate */
+       u32 rl_r_hai; /* Hyper active increase rate */
+       u32 dcqcn_gd; /* DCQCN Alpha update gain */
        u32 dcqcn_k_us; /* DCQCN Alpha update interval */
        u32 dcqcn_timeuot_us;
        u32 qcn_timeuot_us;