common/octeontx2: prevent STP instruction fissure
authorJerin Jacob <jerinj@marvell.com>
Fri, 26 Jul 2019 05:24:43 +0000 (10:54 +0530)
committerThomas Monjalon <thomas@monjalon.net>
Mon, 29 Jul 2019 20:18:41 +0000 (22:18 +0200)
OTX2 AP core can sometimes fissure STP instructions when it is more
optimal to send such writes into the pipeline as 2 separate
instructions. However registers should be excluded from such
optimization. This commit ensures that no CSR write is ever fissured
by introducing zero cost workaround by setting STP pre-index by zero to
make sure OTX2 AP core prevent fissure.

Fixes: 8a4f835971f5 ("common/octeontx2: add IO handling APIs")

Signed-off-by: Jerin Jacob <jerinj@marvell.com>
Acked-by: Pavan Nikhilesh <pbhagavatula@marvell.com>
drivers/common/octeontx2/otx2_io_arm64.h

index 468243c..7e45329 100644 (file)
@@ -14,7 +14,7 @@
 
 #define otx2_store_pair(val0, val1, addr) ({           \
        asm volatile(                                   \
-       "stp %x[x0], %x[x1], [%x[p1]]"                  \
+       "stp %x[x0], %x[x1], [%x[p1],#0]!"              \
        ::[x0]"r"(val0), [x1]"r"(val1), [p1]"r"(addr)   \
        ); })